blob: bfdd858252e56227b6f0b2e57e1b59fbb153b2b3 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000017 */
18
19/*
20 * Contains the board specific flash enables.
21 */
22
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000023#include <strings.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000024#include <string.h>
Felix Singerd1ab7d22022-08-19 03:03:47 +020025#include <stdbool.h>
Stefan Taunerb4e06bd2012-08-20 00:24:22 +000026#include <stdlib.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000028#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000029#include "hwaccess.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +000070/* Winbond W83697 documentation indicates that the index register has to be written for each access. */
Jacob Garberbeeb8bc2019-06-21 15:24:17 -060071static void sio_mask_alzheimer(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +000072{
73 uint8_t tmp;
74
75 OUTB(reg, port);
76 tmp = INB(port + 1) & ~mask;
77 OUTB(reg, port);
78 OUTB(tmp | (data & mask), port + 1);
79}
80
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000081/* Not used yet. */
82#if 0
83static int enable_flash_decode_superio(void)
84{
85 int ret;
86 uint8_t tmp;
87
88 switch (superio.vendor) {
89 case SUPERIO_VENDOR_NONE:
90 ret = -1;
91 break;
92 case SUPERIO_VENDOR_ITE:
93 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000094 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000095 tmp = sio_read(superio.port, 0x24);
96 tmp |= 0xfc;
97 sio_write(superio.port, 0x24, tmp);
98 exit_conf_mode_ite(superio.port);
99 ret = 0;
100 break;
101 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000102 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000103 ret = -1;
104 break;
105 }
106 return ret;
107}
108#endif
109
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000110/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000111 * SMSC FDC37B787: Raise GPIO50
112 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000113static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000114{
115 uint8_t id, val;
116
117 OUTB(0x55, port); /* enter conf mode */
118 id = sio_read(port, 0x20);
119 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000120 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000121 OUTB(0xAA, port); /* leave conf mode */
122 return -1;
123 }
124
125 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
126
127 val = sio_read(port, 0xC8); /* GP50 */
128 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
129 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000130 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000131 OUTB(0xAA, port);
132 return -1;
133 }
134
135 sio_mask(port, 0xF9, 0x01, 0x01);
136
137 OUTB(0xAA, port); /* Leave conf mode */
138 return 0;
139}
140
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000141/*
142 * Suited for:
143 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000144 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000145static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000146{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000147 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000148}
149
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000150struct winbond_mux {
151 uint8_t reg; /* 0 if the corresponding pin is not muxed */
152 uint8_t data; /* reg/data/mask may be directly ... */
153 uint8_t mask; /* ... passed to sio_mask */
154};
155
156struct winbond_port {
157 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
158 uint8_t ldn; /* LDN this GPIO register is located in */
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200159 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000160 the GPIO port */
161 uint8_t base; /* base register in that LDN for the port */
162};
163
164struct winbond_chip {
165 uint8_t device_id; /* reg 0x20 of the expected w83626x */
166 uint8_t gpio_port_count;
167 const struct winbond_port *port;
168};
169
170
171#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
172
173enum winbond_id {
174 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000175 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000176 WINBOND_W83627THF_ID = 0x82,
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000177 WINBOND_W83697HF_ID = 0x60,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000178};
179
180static const struct winbond_mux w83627hf_port2_mux[8] = {
181 {0x2A, 0x01, 0x01}, /* or MIDI */
182 {0x2B, 0x80, 0x80}, /* or SPI */
183 {0x2B, 0x40, 0x40}, /* or SPI */
184 {0x2B, 0x20, 0x20}, /* or power LED */
185 {0x2B, 0x10, 0x10}, /* or watchdog */
186 {0x2B, 0x08, 0x08}, /* or infra red */
187 {0x2B, 0x04, 0x04}, /* or infra red */
188 {0x2B, 0x03, 0x03} /* or IRQ1 input */
189};
190
191static const struct winbond_port w83627hf[3] = {
192 UNIMPLEMENTED_PORT,
193 {w83627hf_port2_mux, 0x08, 0, 0xF0},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000194 UNIMPLEMENTED_PORT,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000195};
196
Michael Karcherea36c9c2010-06-27 15:07:52 +0000197static const struct winbond_mux w83627ehf_port2_mux[8] = {
198 {0x29, 0x06, 0x02}, /* or MIDI */
199 {0x29, 0x06, 0x02},
200 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
201 {0x24, 0x02, 0x00},
202 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
203 {0x2A, 0x01, 0x01},
204 {0x2A, 0x01, 0x01},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000205 {0x2A, 0x01, 0x01},
Michael Karcherea36c9c2010-06-27 15:07:52 +0000206};
207
208static const struct winbond_port w83627ehf[6] = {
209 UNIMPLEMENTED_PORT,
210 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
211 UNIMPLEMENTED_PORT,
212 UNIMPLEMENTED_PORT,
213 UNIMPLEMENTED_PORT,
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000214 UNIMPLEMENTED_PORT,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000215};
216
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000217static const struct winbond_mux w83627thf_port4_mux[8] = {
218 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
219 {0x2D, 0x02, 0x02}, /* or resume reset */
220 {0x2D, 0x04, 0x04}, /* or S3 input */
221 {0x2D, 0x08, 0x08}, /* or PSON# */
222 {0x2D, 0x10, 0x10}, /* or PWROK */
223 {0x2D, 0x20, 0x20}, /* or suspend LED */
224 {0x2D, 0x40, 0x40}, /* or panel switch input */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000225 {0x2D, 0x80, 0x80}, /* or panel switch output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000226};
227
228static const struct winbond_port w83627thf[5] = {
229 UNIMPLEMENTED_PORT, /* GPIO1 */
230 UNIMPLEMENTED_PORT, /* GPIO2 */
231 UNIMPLEMENTED_PORT, /* GPIO3 */
232 {w83627thf_port4_mux, 0x09, 1, 0xF4},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000233 UNIMPLEMENTED_PORT, /* GPIO5 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000234};
235
236static const struct winbond_chip winbond_chips[] = {
237 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000238 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000239 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
240};
241
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000242#define WINBOND_SUPERIO_PORT1 0x2e
243#define WINBOND_SUPERIO_PORT2 0x4e
244
245/* We don't really care about the hardware monitor, but it offers better (more specific) device ID info than
246 * the simple device ID in the normal configuration registers.
247 * Note: This function expects to be called while the Super I/O is in config mode.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 */
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000249static uint8_t w836xx_deviceid_hwmon(uint16_t sio_port)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250{
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000251 uint16_t hwmport;
252 uint16_t hwm_vendorid;
253 uint8_t hwm_deviceid;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000254
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000255 sio_write(sio_port, 0x07, 0x0b); /* Select LDN 0xb (HWM). */
256 if ((sio_read(sio_port, 0x30) & (1 << 0)) != (1 << 0)) {
257 msg_pinfo("W836xx hardware monitor disabled or does not exist.\n");
258 return 0;
259 }
260 /* Get HWM base address (stored in LDN 0xb, index 0x60/0x61). */
261 hwmport = sio_read(sio_port, 0x60) << 8;
262 hwmport |= sio_read(sio_port, 0x61);
263 /* HWM address register = HWM base address + 5. */
264 hwmport += 5;
265 msg_pdbg2("W836xx Hardware Monitor at port %04x\n", hwmport);
266 /* FIXME: This busy check should happen before each HWM access. */
267 if (INB(hwmport) & 0x80) {
268 msg_pinfo("W836xx hardware monitor busy, ignoring it.\n");
269 return 0;
270 }
271 /* Set HBACS=1. */
272 sio_mask_alzheimer(hwmport, 0x4e, 0x80, 0x80);
273 /* Read upper byte of vendor ID. */
274 hwm_vendorid = sio_read(hwmport, 0x4f) << 8;
275 /* Set HBACS=0. */
276 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x80);
277 /* Read lower byte of vendor ID. */
278 hwm_vendorid |= sio_read(hwmport, 0x4f);
279 if (hwm_vendorid != 0x5ca3) {
280 msg_pinfo("W836xx hardware monitor vendor ID weirdness: expected 0x5ca3, got %04x\n",
281 hwm_vendorid);
282 return 0;
283 }
284 /* Set Bank=0. */
285 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x07);
286 /* Read "chip" ID. We call this one the device ID. */
287 hwm_deviceid = sio_read(hwmport, 0x58);
288 return hwm_deviceid;
289}
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000290
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000291void probe_superio_winbond(void)
292{
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +0000293 struct superio s = {0};
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000294 uint16_t winbond_ports[] = {WINBOND_SUPERIO_PORT1, WINBOND_SUPERIO_PORT2, 0};
295 uint16_t *i = winbond_ports;
296 uint8_t model;
297 uint8_t tmp;
298
299 s.vendor = SUPERIO_VENDOR_WINBOND;
300 for (; *i; i++) {
301 s.port = *i;
302 /* If we're already in Super I/O config more, the W836xx enter sequence won't hurt. */
303 w836xx_ext_enter(s.port);
304 model = sio_read(s.port, 0x20);
305 /* No response, no point leaving the config mode. */
306 if (model == 0xff)
307 continue;
308 /* Try to leave config mode. If the ID register is still readable, it's not a Winbond chip. */
309 w836xx_ext_leave(s.port);
310 if (model == sio_read(s.port, 0x20)) {
311 msg_pdbg("W836xx enter config mode worked or we were already in config mode. W836xx "
312 "leave config mode had no effect.\n");
313 if (model == 0x87) {
314 /* ITE IT8707F and IT8710F are special: They need the W837xx enter sequence,
315 * but they want the ITE exit sequence. Handle them here.
316 */
317 tmp = sio_read(s.port, 0x21);
318 switch (tmp) {
319 case 0x07:
320 case 0x10:
321 s.vendor = SUPERIO_VENDOR_ITE;
322 s.model = (0x87 << 8) | tmp ;
323 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port "
324 "0x%x\n", s.model, s.port);
325 register_superio(s);
326 /* Exit ITE config mode. */
327 exit_conf_mode_ite(s.port);
328 /* Restore vendor for next loop iteration. */
329 s.vendor = SUPERIO_VENDOR_WINBOND;
330 continue;
331 }
332 }
Stefan Tauner23e10b82016-01-23 16:16:49 +0000333 msg_pdbg("Active config mode, unknown reg 0x20 ID: %02x.\n", model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000334 continue;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000335 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000336 /* The Super I/O reacts to W836xx enter and exit config mode, it's probably Winbond. */
337 w836xx_ext_enter(s.port);
338 s.model = sio_read(s.port, 0x20);
339 switch (s.model) {
340 case WINBOND_W83627HF_ID:
341 case WINBOND_W83627EHF_ID:
342 case WINBOND_W83627THF_ID:
Stefan Taunereb582572012-09-21 12:52:50 +0000343 msg_pdbg("Found Winbond Super I/O, id 0x%02hx\n", s.model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000344 register_superio(s);
345 break;
346 case WINBOND_W83697HF_ID:
347 /* This code is extremely paranoid. */
348 tmp = sio_read(s.port, 0x26) & 0x40;
349 if (((tmp == 0x00) && (s.port != WINBOND_SUPERIO_PORT1)) ||
350 ((tmp == 0x40) && (s.port != WINBOND_SUPERIO_PORT2))) {
351 msg_pdbg("Winbond Super I/O probe weirdness: Port mismatch for ID "
Stefan Taunereb582572012-09-21 12:52:50 +0000352 "0x%02x at port 0x%04x\n", s.model, s.port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000353 break;
354 }
355 tmp = w836xx_deviceid_hwmon(s.port);
356 /* FIXME: This might be too paranoid... */
357 if (!tmp) {
358 msg_pdbg("Probably not a Winbond Super I/O\n");
359 break;
360 }
361 if (tmp != s.model) {
Stefan Taunereb582572012-09-21 12:52:50 +0000362 msg_pinfo("W83 series hardware monitor device ID weirdness: expected 0x%02x, "
363 "got 0x%02x\n", WINBOND_W83697HF_ID, tmp);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000364 break;
365 }
Stefan Taunereb582572012-09-21 12:52:50 +0000366 msg_pinfo("Found Winbond Super I/O, id 0x%02hx\n", s.model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000367 register_superio(s);
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000368 break;
369 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000370 w836xx_ext_leave(s.port);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000372 return;
373}
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000374
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000375static const struct winbond_chip *winbond_superio_chipdef(void)
376{
Nico Huber519be662018-12-23 20:03:35 +0100377 int i;
378 unsigned int j;
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000379
380 for (i = 0; i < superio_count; i++) {
381 if (superios[i].vendor != SUPERIO_VENDOR_WINBOND)
382 continue;
383 for (j = 0; j < ARRAY_SIZE(winbond_chips); j++)
384 if (winbond_chips[j].device_id == superios[i].model)
385 return &winbond_chips[j];
386 }
387 return NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000388}
389
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000390/*
391 * The chipid parameter goes away as soon as we have Super I/O matching in the
392 * board enable table. The call to winbond_superio_detect() goes away as
393 * soon as we have generic Super I/O detection code.
394 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000395static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
396 int pin, int raise)
397{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000398 const struct winbond_chip *chip = NULL;
399 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000400 int port = pin / 10;
401 int bit = pin % 10;
402
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000403 chip = winbond_superio_chipdef();
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000404 if (!chip) {
405 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
406 return -1;
407 }
Michael Karcher979d9252010-06-29 14:44:40 +0000408 if (chip->device_id != chipid) {
409 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
410 "expected %x\n", chip->device_id, chipid);
411 return -1;
412 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000413 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
414 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
415 pin);
416 return -1;
417 }
418
419 gpio = &chip->port[port - 1];
420
421 if (gpio->ldn == 0) {
422 msg_perr("\nERROR: GPIO%d is not supported yet on this"
423 " winbond chip\n", port);
424 return -1;
425 }
426
427 w836xx_ext_enter(base);
428
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000429 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000430 sio_write(base, 0x07, gpio->ldn);
431
432 /* Activate logical device. */
433 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
434
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000435 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000436 if (gpio->mux && gpio->mux[bit].reg)
437 sio_mask(base, gpio->mux[bit].reg,
438 gpio->mux[bit].data, gpio->mux[bit].mask);
439
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000440 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000441 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
442 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
443
444 w836xx_ext_leave(base);
445
446 return 0;
447}
448
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000449/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000450 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000451 *
452 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000453 * - Agami Aruma
454 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000455 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000456static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000457{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000458 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000459}
460
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000461/*
Joshua Roysf280a382010-08-07 21:49:11 +0000462 * Winbond W83627HF: Raise GPIO25.
463 *
464 * Suited for:
465 * - MSI MS-6577
466 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000467static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000468{
469 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
470}
471
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000472/*
Stefan Taunerff80e682011-07-20 16:34:18 +0000473 * Winbond W83627EHF: Raise GPIO22.
Michael Karcherea36c9c2010-06-27 15:07:52 +0000474 *
475 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000476 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000477 */
Stefan Taunerff80e682011-07-20 16:34:18 +0000478static int w83627ehf_gpio22_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000479{
Stefan Taunerff80e682011-07-20 16:34:18 +0000480 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
Michael Karcherea36c9c2010-06-27 15:07:52 +0000481}
482
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000483/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000484 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000485 *
486 * Suited for:
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000487 * - MSI K8T Neo2-F V2.0
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000488 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000489static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000490{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000491 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000492}
493
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000494/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000495 * Winbond W83627THF: Raise GPIO 44.
496 *
497 * Suited for:
498 * - MSI K8N Neo3
499 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000500static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000501{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000502 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000503}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000504
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000505/*
David Borgb6417a62010-08-02 08:29:34 +0000506 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000507 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000508 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000509static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000510{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000511 w836xx_ext_enter(port);
512 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000513 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000514 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000515 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000516 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000517}
518
David Borgb02c62b2012-05-05 20:43:42 +0000519/**
520 * Enable MEMW# and set ROM size to max.
521 * Supported chips:
522 * W83697HF/F/HG, W83697SF/UF/UG
523 */
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600524static void w83697xx_memw_enable(uint16_t port)
David Borgb02c62b2012-05-05 20:43:42 +0000525{
526 w836xx_ext_enter(port);
527 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
528 if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
529
530 /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
531 /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
Elyes HAOUASac01baa2018-05-28 16:52:21 +0200532 /* These bits are reserved on W83697HF/F/HG */
533 /* Shouldn't be needed though. */
David Borgb02c62b2012-05-05 20:43:42 +0000534
Elyes HAOUASac01baa2018-05-28 16:52:21 +0200535 /* CR28 Bit3 must be set to 1 to enable flash access to */
David Borgb02c62b2012-05-05 20:43:42 +0000536 /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
537 /* This bit is reserved on W83697HF/F/HG which default to 0 */
538 sio_mask(port, 0x28, 0x08, 0x08);
539
540 /* Enable MEMW# and set ROM size select to max. (4M)*/
541 sio_mask(port, 0x24, 0x28, 0x38);
542
543 } else {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000544 msg_pwarn("Warning: Flash interface in use by GPIO!\n");
David Borgb02c62b2012-05-05 20:43:42 +0000545 }
546 } else {
547 msg_pinfo("BIOS ROM is disabled\n");
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200548 }
549 w836xx_ext_leave(port);
David Borgb02c62b2012-05-05 20:43:42 +0000550}
551
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000552/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000553 * Suited for:
Stefan Taunerb6304c12012-08-09 23:25:27 +0000554 * - Biostar M7VIQ: VIA KM266 + VT8235
555 */
556static int w83697xx_memw_enable_2e(void)
557{
558 w83697xx_memw_enable(0x2E);
559
560 return 0;
561}
562
563
564/*
565 * Suited for:
Tadas Slotkus3dcdc032012-08-25 03:53:12 +0000566 * - DFI AD77: VIA KT400 + VT8235 + W83697HF
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000567 * - EPoX EP-8K5A2: VIA KT333 + VT8235
568 * - Albatron PM266A Pro: VIA P4M266A + VT8235
569 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
570 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
571 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000572 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Mattias Mattssone8388242010-09-11 15:25:48 +0000573 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
Sergey A Lichackf3a4bff2010-09-07 18:14:53 +0000574 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
Uwe Hermann17da61e2010-10-05 21:48:43 +0000575 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
Pawel Rozanski1d233072011-06-19 16:52:48 +0000576 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000577 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000578static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000579{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000580 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000581
Luc Verhaegen73d21192009-12-23 00:54:26 +0000582 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000583}
584
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000585/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000586 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000587 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000588 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000589static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000590{
591 w836xx_memw_enable(0x4E);
592
593 return 0;
594}
595
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000596/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000597 * Suited for all boards with ITE IT8705F.
598 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000599 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000600int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000601{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000602 uint8_t tmp;
603 int ret = 0;
604
Nico Huber2e50cdc2018-09-23 20:20:26 +0200605 if (!(internal_buses_supported & BUS_PARALLEL))
606 return 1;
607
Luc Verhaegen21f54962010-01-20 14:45:07 +0000608 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000609 tmp = sio_read(port, 0x24);
610 /* Check if at least one flash segment is enabled. */
611 if (tmp & 0xf0) {
612 /* The IT8705F will respond to LPC cycles and translate them. */
Nico Huber2e50cdc2018-09-23 20:20:26 +0200613 internal_buses_supported &= BUS_PARALLEL;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000614 /* Flash ROM I/F Writes Enable */
615 tmp |= 0x04;
616 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
617 if (tmp & 0x02) {
618 /* The data sheet contradicts itself about max size. */
619 max_rom_decode.parallel = 1024 * 1024;
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000620 msg_pinfo("IT8705F with very unusual settings.\n"
621 "Please send the output of \"flashrom -V -p internal\" to flashrom@flashrom.org\n"
622 "with \"IT8705: your board name: flashrom -V\" as the subject to help us finish\n"
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000623 "support for your Super I/O. Thanks.\n");
624 ret = 1;
625 } else if (tmp & 0x08) {
626 max_rom_decode.parallel = 512 * 1024;
627 } else {
628 max_rom_decode.parallel = 256 * 1024;
629 }
630 /* Safety checks. The data sheet is unclear here: Segments 1+3
631 * overlap, no segment seems to cover top - 1MB to top - 512kB.
632 * We assume that certain combinations make no sense.
633 */
634 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
635 (!(tmp & 0x10)) || /* 128 kB dis */
636 (!(tmp & 0x40))) { /* 256/512 kB dis */
637 msg_perr("Inconsistent IT8705F decode size!\n");
638 ret = 1;
639 }
640 if (sio_read(port, 0x25) != 0) {
641 msg_perr("IT8705F flash data pins disabled!\n");
642 ret = 1;
643 }
644 if (sio_read(port, 0x26) != 0) {
645 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
646 ret = 1;
647 }
648 if (sio_read(port, 0x27) != 0) {
649 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
650 ret = 1;
651 }
652 if ((sio_read(port, 0x29) & 0x10) != 0) {
653 msg_perr("IT8705F flash write enable pin disabled!\n");
654 ret = 1;
655 }
656 if ((sio_read(port, 0x29) & 0x08) != 0) {
657 msg_perr("IT8705F flash chip select pin disabled!\n");
658 ret = 1;
659 }
660 if ((sio_read(port, 0x29) & 0x04) != 0) {
661 msg_perr("IT8705F flash read strobe pin disabled!\n");
662 ret = 1;
663 }
664 if ((sio_read(port, 0x29) & 0x03) != 0) {
665 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
666 /* Not really an error if you use flash chips smaller
667 * than 256 kByte, but such a configuration is unlikely.
668 */
669 ret = 1;
670 }
671 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
672 max_rom_decode.parallel);
673 if (ret) {
674 msg_pinfo("Not enabling IT8705F flash write.\n");
675 } else {
676 sio_write(port, 0x24, tmp);
677 }
678 } else {
679 msg_pdbg("No IT8705F flash segment enabled.\n");
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000680 ret = 0;
681 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000682 exit_conf_mode_ite(port);
683
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000684 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000685}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000686
Mattias Mattssonfb60cec2010-09-13 19:39:25 +0000687/*
688 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
689 * It uses the Winbond command sequence to enter extended configuration
690 * mode and the ITE sequence to exit.
691 *
692 * Registers seems similar to the ones on ITE IT8710F.
693 */
694static int it8707f_write_enable(uint8_t port)
695{
696 uint8_t tmp;
697
698 w836xx_ext_enter(port);
699
700 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
701 tmp = sio_read(port, 0x23);
702 tmp |= (1 << 3);
703 sio_write(port, 0x23, tmp);
704
705 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
706 tmp = sio_read(port, 0x24);
707 tmp |= (1 << 2) | (1 << 3);
708 sio_write(port, 0x24, tmp);
709
710 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
711 tmp = sio_read(port, 0x23);
712 tmp &= ~(1 << 3);
713 sio_write(port, 0x23, tmp);
714
715 exit_conf_mode_ite(port);
716
717 return 0;
718}
719
720/*
721 * Suited for:
722 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
723 */
724static int it8707f_write_enable_2e(void)
725{
726 return it8707f_write_enable(0x2e);
727}
728
Michael Karchercba52de2011-03-06 12:07:19 +0000729#define PC87360_ID 0xE1
730#define PC87364_ID 0xE4
731
732static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000733{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000734 static const int bankbase[] = {0, 4, 8, 10, 12};
735 int gpio_bank = gpio / 8;
736 int gpio_pin = gpio % 8;
737 uint16_t baseport;
738 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000739
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000740 if (gpio_bank > 4) {
Michael Karchercba52de2011-03-06 12:07:19 +0000741 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000742 return -1;
743 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000744
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000745 id = sio_read(0x2E, 0x20);
Michael Karchercba52de2011-03-06 12:07:19 +0000746 if (id != chipid) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000747 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
748 id, chipid);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000749 return -1;
750 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000751
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000752 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
753 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
754 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
755 msg_perr("PC87360: invalid GPIO base address %04x\n",
756 baseport);
757 return -1;
758 }
759 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
760 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
761 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000762
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000763 val = INB(baseport + bankbase[gpio_bank]);
764 if (raise)
765 val |= 1 << gpio_pin;
766 else
767 val &= ~(1 << gpio_pin);
768 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000769
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000770 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000771}
772
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000773/*
774 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000775 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000776static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000777{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000778 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000779 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000780 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000781
Luc Verhaegen73d21192009-12-23 00:54:26 +0000782 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
783 switch (dev->device_id) {
784 case 0x3177: /* VT8235 */
Helge Wagnerdd73d832012-08-24 23:03:46 +0000785 case 0x3227: /* VT8237/VT8237R */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000786 case 0x3337: /* VT8237A */
787 break;
788 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000789 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000790 return -1;
791 }
792
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000793 if ((gpio >= 12) && (gpio <= 15)) {
794 /* GPIO12-15 -> output */
795 val = pci_read_byte(dev, 0xE4);
796 val |= 0x10;
797 pci_write_byte(dev, 0xE4, val);
798 } else if (gpio == 9) {
799 /* GPIO9 -> Output */
800 val = pci_read_byte(dev, 0xE4);
801 val |= 0x20;
802 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000803 } else if (gpio == 5) {
804 val = pci_read_byte(dev, 0xE4);
805 val |= 0x01;
806 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000807 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000808 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000809 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000810 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000811 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000812
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000813 /* We need the I/O Base Address for this board's flash enable. */
814 base = pci_read_word(dev, 0x88) & 0xff80;
815
David Bartleyf58d3642009-12-09 07:53:01 +0000816 offset = 0x4C + gpio / 8;
817 bit = 0x01 << (gpio % 8);
818
819 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000820 if (raise)
821 val |= bit;
822 else
823 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000824 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000825
Uwe Hermanna7e05482007-05-09 10:17:44 +0000826 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000827}
828
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000829/*
830 * Suited for:
831 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000832 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000833static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000834{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000835 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
836 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000837}
838
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000839/*
840 * Suited for:
841 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000842 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000843static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000844{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000845 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000846}
847
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000848/*
849 * Suited for:
850 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000851 *
852 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
853 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000854 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000855static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000856{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000857 return via_vt823x_gpio_set(15, 1);
858}
859
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000860/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000861 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
862 *
863 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000864 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
865 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000866 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000867static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000868{
869 int ret;
870
871 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000872 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000873
Luc Verhaegen73d21192009-12-23 00:54:26 +0000874 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000875}
876
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000877/*
878 * Suited for:
Keith Hui91486202020-05-12 21:43:58 -0400879 * - ASUS P3B-F
880 *
881 * We are talking to a proprietary device on SMBus: the AS99127F which does
882 * much more than the Winbond W83781D it tries to be compatible with.
883 */
884static int board_asus_p3b_f(void)
885{
886 /*
887 * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00.
888 */
889 struct pci_dev *dev;
890 uint16_t smbba;
891 uint8_t b;
892
893 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */
894 if (!dev) {
895 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
896 return -1;
897 }
898
899 smbba = pci_read_word(dev, 0x90) & 0xfff0;
900
901 OUTB(0xFF, smbba); /* Clear previous SMBus status. */
902 OUTB(0x48 << 1, smbba + 4);
903 OUTB(0x80, smbba + 3);
904 OUTB(0x80, smbba + 5);
905 OUTB(0x48, smbba + 2);
906
907 /* Wait until SMBus transaction is complete. */
908 b = 0x1;
909 while (b & 0x01) {
aaryac9c7d522022-03-13 00:05:56 +0530910 INB(0x80);
Keith Hui91486202020-05-12 21:43:58 -0400911 b = INB(smbba);
912 }
913
914 /* Write failed if any status is set. */
915 if (b & 0x1e) {
916 msg_perr("Failed to write to device.\n");
917 return -1;
918 }
919
920 return 0;
921}
922
923/*
924 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000925 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000926 *
927 * This is rather nasty code, but there's no way to do this cleanly.
928 * We're basically talking to some unknown device on SMBus, my guess
929 * is that it is the Winbond W83781D that lives near the DIP BIOS.
930 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000931static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000932{
933 uint8_t tmp;
934 int i;
935
936#define ASUSP5A_LOOP 5000
937
Andriy Gapon65c1b862008-05-22 13:22:45 +0000938 OUTB(0x00, 0xE807);
939 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000940
Andriy Gapon65c1b862008-05-22 13:22:45 +0000941 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000942
943 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000944 OUTB(0xE1, 0xFF);
945 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000946 break;
947 }
948
949 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000950 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000951 return -1;
952 }
953
Andriy Gapon65c1b862008-05-22 13:22:45 +0000954 OUTB(0x20, 0xE801);
955 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000956
Andriy Gapon65c1b862008-05-22 13:22:45 +0000957 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000958
959 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000960 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000961 if (tmp & 0x70)
962 break;
963 }
964
965 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000966 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000967 return -1;
968 }
969
Andriy Gapon65c1b862008-05-22 13:22:45 +0000970 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000971 tmp &= ~0x02;
972
Andriy Gapon65c1b862008-05-22 13:22:45 +0000973 OUTB(0x00, 0xE807);
974 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000975
Andriy Gapon65c1b862008-05-22 13:22:45 +0000976 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000977
Andriy Gapon65c1b862008-05-22 13:22:45 +0000978 OUTB(0xFF, 0xE800);
979 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000980
Andriy Gapon65c1b862008-05-22 13:22:45 +0000981 OUTB(0x20, 0xE801);
982 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000983
Andriy Gapon65c1b862008-05-22 13:22:45 +0000984 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000985
986 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000987 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000988 if (tmp & 0x70)
989 break;
990 }
991
992 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000993 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000994 return -1;
995 }
996
997 return 0;
998}
999
Luc Verhaegena7e30502009-12-09 11:39:02 +00001000/*
1001 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1002 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001003 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +00001004 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001005static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +00001006{
1007 /* GPIO 0 reg from PM regs */
1008 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
1009 sio_mask(0xcd6, 0x44, 0x24, 0x24);
1010
1011 return 0;
1012}
1013
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +00001014/*
1015 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1016 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001017 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +00001018 */
1019static int board_hp_dl165_g6_enable(void)
1020{
1021 /* Variant of DL145, with slightly different pin placement. */
1022 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
1023 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
1024
1025 return 0;
1026}
1027
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001028static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +00001029{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001030 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +00001031 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +00001032
1033 return 0;
1034}
1035
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001036/*
1037 * Suited for:
Mattias Mattssonf4925162010-09-16 22:09:18 +00001038 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
1039 */
Mattias Mattssonf4925162010-09-16 22:09:18 +00001040static int board_ecs_geforce6100sm_m(void)
1041{
1042 struct pci_dev *dev;
1043 uint32_t tmp;
1044
1045 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
1046 if (!dev) {
1047 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
1048 return -1;
1049 }
1050
1051 tmp = pci_read_byte(dev, 0xE0);
1052 tmp &= ~(1 << 3);
1053 pci_write_byte(dev, 0xE0, tmp);
1054
1055 return 0;
1056}
1057
1058/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001059 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001060 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001061static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001062{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001063 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001064 uint16_t base, devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001065 uint8_t tmp;
1066
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001067 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001068 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +00001069 return -1;
1070 }
1071
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001072 /* Check for the ISA bridge first. */
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001073 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001074 switch (dev->device_id) {
1075 case 0x0030: /* CK804 */
1076 case 0x0050: /* MCP04 */
1077 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001078 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001079 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +00001080 case 0x0260: /* MCP51 */
Michael Karcher242efd42011-03-06 12:09:05 +00001081 case 0x0261: /* MCP51 */
Joshua Roys6e48a022012-06-29 23:07:14 +00001082 case 0x0360: /* MCP55 */
Michael Karcher2ead2e22010-06-01 16:09:06 +00001083 case 0x0364: /* MCP55 */
1084 /* find SMBus controller on *this* southbridge */
1085 /* The infamous Tyan S2915-E has two south bridges; they are
Elyes HAOUAS124ef382018-03-27 12:15:09 +02001086 easily told apart from each other by the class of the
Michael Karcher2ead2e22010-06-01 16:09:06 +00001087 LPC bridge, but have the same SMBus bridge IDs */
1088 if (dev->func != 0) {
1089 msg_perr("MCP LPC bridge at unexpected function"
1090 " number %d\n", dev->func);
1091 return -1;
1092 }
1093
Stefan Tauner56734502015-02-08 21:58:04 +00001094#if !defined(OLD_PCI_GET_DEV)
Michael Karcher2ead2e22010-06-01 16:09:06 +00001095 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +00001096#else
1097 /* pciutils/libpci before version 2.2 is too old to support
1098 * PCI domains. Such old machines usually don't have domains
1099 * besides domain 0, so this is not a problem.
1100 */
1101 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
1102#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +00001103 if (!dev) {
1104 msg_perr("MCP SMBus controller could not be found\n");
1105 return -1;
1106 }
1107 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
1108 if (devclass != 0x0C05) {
1109 msg_perr("Unexpected device class %04x for SMBus"
1110 " controller\n", devclass);
1111 return -1;
1112 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001113 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +00001114 default:
Sean Nelson316a29f2010-05-07 20:09:04 +00001115 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001116 return -1;
1117 }
1118
1119 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
1120 base += 0xC0;
1121
1122 tmp = INB(base + gpio);
1123 tmp &= ~0x0F; /* null lower nibble */
1124 tmp |= 0x04; /* gpio -> output. */
1125 if (raise)
1126 tmp |= 0x01;
1127 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +00001128
1129 return 0;
1130}
1131
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001132/*
1133 * Suited for:
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001134 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
Sean Nelson0a247512010-08-15 14:36:18 +00001135 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001136 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +00001137 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001138static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +00001139{
1140 return nvidia_mcp_gpio_set(0x00, 1);
1141}
1142
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001143/*
1144 * Suited for:
1145 * - abit KN8 Ultra: NVIDIA CK804
Stefan Tauner74dc73f2015-03-01 22:04:38 +00001146 * - abit KN9 Ultra: NVIDIA MCP55
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001147 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001148static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001149{
1150 return nvidia_mcp_gpio_set(0x02, 0);
1151}
1152
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001153/*
1154 * Suited for:
Michael Karcher2842db32011-04-14 23:14:27 +00001155 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00001156 * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804
Uwe Hermannead705f2010-08-15 15:26:30 +00001157 * - MSI K8NGM2-L: NVIDIA MCP51
Joshua Roys6e48a022012-06-29 23:07:14 +00001158 * - MSI K9N SLI: NVIDIA MCP55
Luc Verhaegen6c5f7332009-12-23 03:01:36 +00001159 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001160static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +00001161{
1162 return nvidia_mcp_gpio_set(0x02, 1);
1163}
1164
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001165/*
1166 * Suited for:
Uwe Hermann83d349a2010-10-18 22:32:03 +00001167 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
Jonathan Kollaschf8db9592010-10-15 23:02:15 +00001168 */
1169static int nvidia_mcp_gpio4_raise(void)
1170{
1171 return nvidia_mcp_gpio_set(0x04, 1);
1172}
1173
1174/*
1175 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001176 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
1177 *
1178 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1179 * board. We can't tell the SMBus logical devices apart, but we
1180 * can tell the LPC bridge functions apart.
1181 * We need to choose the SMBus bridge next to the LPC bridge with
1182 * ID 0x364 and the "LPC bridge" class.
1183 * b) #TBL is hardwired on that board to a pull-down. It can be
1184 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +00001185 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001186static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +00001187{
1188 return nvidia_mcp_gpio_set(0x05, 1);
1189}
1190
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001191/*
1192 * Suited for:
1193 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +00001194 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001195static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +00001196{
1197 return nvidia_mcp_gpio_set(0x08, 1);
1198}
1199
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001200/*
1201 * Suited for:
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +00001202 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Stefan Tauner23e10b82016-01-23 16:16:49 +00001203 * - Probably other versions of the GA-K8NS
Idwer Volleringd8a00a02011-06-13 16:58:54 +00001204 */
1205static int nvidia_mcp_gpio0a_raise(void)
1206{
1207 return nvidia_mcp_gpio_set(0x0a, 1);
1208}
1209
1210/*
1211 * Suited for:
Stefan Tauner33366a02012-09-15 15:51:09 +00001212 * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001213 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001214 */
Michael Karcher51825082010-06-12 23:14:03 +00001215static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001216{
1217 return nvidia_mcp_gpio_set(0x0c, 1);
1218}
1219
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001220/*
1221 * Suited for:
1222 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +00001223 */
1224static int nvidia_mcp_gpio4_lower(void)
1225{
1226 return nvidia_mcp_gpio_set(0x04, 0);
1227}
1228
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001229/*
1230 * Suited for:
1231 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001232 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001233static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001234{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001235 return nvidia_mcp_gpio_set(0x10, 1);
1236}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001237
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001238/*
1239 * Suited for:
1240 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001241 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001242static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001243{
1244 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001245}
1246
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001247/*
1248 * Suited for:
1249 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001250 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001251static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001252{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001253 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001254}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001255
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001256/*
1257 * Suited for:
Michael Karcher242efd42011-03-06 12:09:05 +00001258 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1259 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
Joshua Roys2ee137f2010-09-07 17:52:09 +00001260 */
1261static int nvidia_mcp_gpio3b_raise(void)
1262{
1263 return nvidia_mcp_gpio_set(0x3b, 1);
1264}
1265
1266/*
1267 * Suited for:
Joshua Roysb992d342011-11-02 14:31:18 +00001268 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1269 */
1270static int board_sun_ultra_40_m2(void)
1271{
1272 int ret;
1273 uint8_t reg;
1274 uint16_t base;
1275 struct pci_dev *dev;
1276
1277 ret = nvidia_mcp_gpio4_lower();
1278 if (ret)
1279 return ret;
1280
1281 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1282 if (!dev) {
1283 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1284 return -1;
1285 }
1286
1287 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1288 if (!base)
1289 return -1;
1290
1291 reg = INB(base + 0x4b);
1292 reg |= 0x10;
1293 OUTB(reg, base + 0x4b);
1294
1295 return 0;
1296}
1297
1298/*
1299 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001300 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001301 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001302static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001303{
1304#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001305#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1306#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1307#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001308#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1309#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1310#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001311#define DBE6x_BOOT_LOC_FLASH 2
1312#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001313
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001314 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001315 unsigned long boot_loc;
1316
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001317 /* Geode only has a single core */
1318 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001319 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001320
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001321 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001322
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001323 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001324 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1325 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1326 else
1327 boot_loc = DBE6x_BOOT_LOC_FLASH;
1328
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001329 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1330 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +00001331 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001332
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001333 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001334
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001335 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001336
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001337 return 0;
1338}
1339
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001340/*
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001341 * Suited for:
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001342 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001343 * Datasheet(s) used:
1344 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1345 */
1346static int amd_sbxxx_gpio9_raise(void)
1347{
1348 struct pci_dev *dev;
1349 uint32_t reg;
1350
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001351 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001352 if (!dev) {
1353 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1354 return -1;
1355 }
1356
1357 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1358 /* enable output (0: enable, 1: tristate):
1359 GPIO9 output enable is at bit 5 in 0xA9 */
1360 reg &= ~((uint32_t)1<<(8+5));
1361 /* raise:
1362 GPIO9 output register is at bit 5 in 0xA8 */
1363 reg |= (1<<5);
1364 pci_write_long(dev, 0xA8, reg);
1365
1366 return 0;
1367}
1368
1369/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001370 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +00001371 */
1372static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1373{
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001374 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001375 struct pci_dev *dev;
1376 uint32_t tmp, base;
1377
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001378 /* GPO{0,8,27,28,30} are always available. */
1379 static const uint32_t nonmuxed_gpos = 0x58000101;
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001380
1381 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001382 {0},
1383 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1384 {0xB0, 0x0001, 0x0000},
1385 {0xB0, 0x0001, 0x0000},
1386 {0xB0, 0x0001, 0x0000},
1387 {0xB0, 0x0001, 0x0000},
1388 {0xB0, 0x0001, 0x0000},
1389 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1390 {0},
1391 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1392 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1393 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1394 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1395 {0x4E, 0x0100, 0x0000},
1396 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1397 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1398 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1399 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1400 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1401 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1402 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1403 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1404 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1405 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1406 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1407 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1408 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1409 {0},
1410 {0},
1411 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1412 {0}
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001413 };
1414
Luc Verhaegenf5226912009-12-14 10:41:58 +00001415 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1416 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001417 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001418 return -1;
1419 }
1420
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001421 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001422 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001423 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001424 return -1;
1425 }
1426
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001427 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001428 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1429 piix4_gpo[gpo].value)) {
1430 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001431 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001432 }
1433
Luc Verhaegenf5226912009-12-14 10:41:58 +00001434 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1435 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001436 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001437 return -1;
1438 }
1439
1440 /* PM IO base */
1441 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1442
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001443 gpo_byte = gpo >> 3;
1444 gpo_bit = gpo & 7;
1445 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001446 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001447 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001448 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001449 tmp &= ~(0x01 << gpo_bit);
1450 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001451
1452 return 0;
1453}
1454
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001455/*
1456 * Suited for:
Joshua Roysd708fad2012-02-17 14:51:15 +00001457 * - ASUS OPLX-M
Mattias Mattsson85016b92010-09-01 01:21:34 +00001458 * - ASUS P2B-N
1459 */
1460static int intel_piix4_gpo18_lower(void)
1461{
1462 return intel_piix4_gpo_set(18, 0);
1463}
1464
1465/*
1466 * Suited for:
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001467 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1468 */
1469static int intel_piix4_gpo14_raise(void)
1470{
1471 return intel_piix4_gpo_set(14, 1);
1472}
1473
1474/*
1475 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001476 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001477 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001478static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001479{
1480 return intel_piix4_gpo_set(22, 1);
1481}
1482
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001483/*
1484 * Suited for:
Tim ter Laak4b933f02010-09-13 23:00:57 +00001485 * - abit BM6
1486 */
1487static int intel_piix4_gpo26_lower(void)
1488{
1489 return intel_piix4_gpo_set(26, 0);
1490}
1491
1492/*
1493 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001494 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001495 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001496static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001497{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001498 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001499}
1500
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001501/*
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001502 * Suited for:
1503 * - Dell OptiPlex GX1
1504 */
1505static int intel_piix4_gpo30_lower(void)
1506{
1507 return intel_piix4_gpo_set(30, 0);
1508}
1509
1510/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001511 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001512 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001513static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001514{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001515 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001516 static struct {
1517 uint16_t id;
1518 uint8_t base_reg;
1519 uint32_t bank0;
1520 uint32_t bank1;
1521 uint32_t bank2;
1522 } intel_ich_gpio_table[] = {
1523 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1524 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1525 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1526 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1527 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1528 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1529 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1530 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1531 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1532 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1533 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1534 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
Stefan Tauner309dd2c2013-11-21 15:59:52 +00001535 {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001536 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1537 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1538 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1539 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1540 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1541 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1542 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1543 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1544 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1545 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1546 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1547 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1548 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1549 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1550 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1551 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1552 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1553 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1554 {0, 0, 0, 0, 0} /* end marker */
1555 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001556
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001557 struct pci_dev *dev;
1558 uint16_t base;
1559 uint32_t tmp;
1560 int i, allowed;
1561
1562 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001563 for (dev = pacc->devices; dev; dev = dev->next) {
Nico Huber380090f2022-05-23 01:45:11 +02001564 pci_fill_info(dev, PCI_FILL_IDENT);
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001565 uint16_t device_class;
1566 /* libpci before version 2.2.4 does not store class info. */
1567 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001568 if ((dev->vendor_id == 0x8086) &&
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001569 (device_class == 0x0601)) { /* ISA bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001570 /* Is this device in our list? */
1571 for (i = 0; intel_ich_gpio_table[i].id; i++)
1572 if (dev->device_id == intel_ich_gpio_table[i].id)
1573 break;
1574
1575 if (intel_ich_gpio_table[i].id)
1576 break;
1577 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001578 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001579
Uwe Hermann93f66db2008-05-22 21:19:38 +00001580 if (!dev) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001581 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001582 return -1;
1583 }
1584
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001585 /*
1586 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1587 * strapped to zero. From some mobile ICH9 version on, this becomes
1588 * 6:1. The mask below catches all.
1589 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001590 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001591
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001592 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001593 if (gpio < 32)
1594 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1595 else if (gpio < 64)
1596 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1597 else
1598 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1599
1600 if (!allowed) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001601 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1602 " setting GPIO%02d\n", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001603 return -1;
1604 }
1605
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001606 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1607 raise ? "Rais" : "Dropp", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001608
1609 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001610 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001611 tmp = INL(base);
1612 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1613 if ((gpio == 28) &&
1614 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1615 tmp |= 1 << 27;
1616 else
1617 tmp |= 1 << gpio;
1618 OUTL(tmp, base);
1619
1620 /* As soon as we are talking to ICH8 and above, this register
1621 decides whether we can set the gpio or not. */
1622 if (dev->device_id > 0x2800) {
1623 tmp = INL(base);
1624 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001625 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001626 " does not allow setting GPIO%02d\n",
1627 gpio);
1628 return -1;
1629 }
1630 }
1631
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001632 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001633 tmp = INL(base + 0x04);
1634 tmp &= ~(1 << gpio);
1635 OUTL(tmp, base + 0x04);
1636
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001637 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001638 tmp = INL(base + 0x0C);
1639 if (raise)
1640 tmp |= 1 << gpio;
1641 else
1642 tmp &= ~(1 << gpio);
1643 OUTL(tmp, base + 0x0C);
1644 } else if (gpio < 64) {
1645 gpio -= 32;
1646
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001647 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001648 tmp = INL(base + 0x30);
1649 tmp |= 1 << gpio;
1650 OUTL(tmp, base + 0x30);
1651
1652 /* As soon as we are talking to ICH8 and above, this register
1653 decides whether we can set the gpio or not. */
1654 if (dev->device_id > 0x2800) {
1655 tmp = INL(base + 30);
1656 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001657 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001658 " does not allow setting GPIO%02d\n",
1659 gpio + 32);
1660 return -1;
1661 }
1662 }
1663
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001664 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001665 tmp = INL(base + 0x34);
1666 tmp &= ~(1 << gpio);
1667 OUTL(tmp, base + 0x34);
1668
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001669 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001670 tmp = INL(base + 0x38);
1671 if (raise)
1672 tmp |= 1 << gpio;
1673 else
1674 tmp &= ~(1 << gpio);
1675 OUTL(tmp, base + 0x38);
1676 } else {
1677 gpio -= 64;
1678
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001679 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001680 tmp = INL(base + 0x40);
1681 tmp |= 1 << gpio;
1682 OUTL(tmp, base + 0x40);
1683
1684 tmp = INL(base + 40);
1685 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001686 msg_perr("\nERROR: This Intel LPC bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001687 "not allow setting GPIO%02d\n", gpio + 64);
1688 return -1;
1689 }
1690
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001691 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001692 tmp = INL(base + 0x44);
1693 tmp &= ~(1 << gpio);
1694 OUTL(tmp, base + 0x44);
1695
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001696 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001697 tmp = INL(base + 0x48);
1698 if (raise)
1699 tmp |= 1 << gpio;
1700 else
1701 tmp &= ~(1 << gpio);
1702 OUTL(tmp, base + 0x48);
1703 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001704
1705 return 0;
1706}
1707
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001708/*
1709 * Suited for:
1710 * - abit IP35: Intel P35 + ICH9R
1711 * - abit IP35 Pro: Intel P35 + ICH9R
Joshua Roysac8b2a12011-08-11 04:21:34 +00001712 * - ASUS P5LD2
Dima Veselov9d8f53d2014-07-14 18:04:15 +00001713 * - ASUS P5LD2-MQ
Idwer Vollering4d0cde12012-09-07 08:27:46 +00001714 * - ASUS P5LD2-VM
Stefan Tauner309dd2c2013-11-21 15:59:52 +00001715 * - ASUS P5LD2-VM DH
Tasos Sahanidis58cf5192022-04-20 09:30:42 +03001716 * - ASUS P5W DH Deluxe
Uwe Hermann93f66db2008-05-22 21:19:38 +00001717 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001718static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001719{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001720 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001721}
1722
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001723/*
1724 * Suited for:
1725 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001726 */
1727static int intel_ich_gpio18_raise(void)
1728{
1729 return intel_ich_gpio_set(18, 1);
1730}
1731
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001732/*
1733 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001734 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001735 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001736static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001737{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001738 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001739}
1740
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001741/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001742 * Suited for:
Stefan Tauner027e0182012-05-02 19:48:21 +00001743 * - ASUS P5BV-R: LGA775 + 3200 + ICH7
Luc Verhaegen3f7e3412018-03-28 12:31:22 +02001744 * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M
Stefan Tauner027e0182012-05-02 19:48:21 +00001745 */
1746static int intel_ich_gpio20_raise(void)
1747{
1748 return intel_ich_gpio_set(20, 1);
1749}
1750
1751/*
1752 * Suited for:
Stefan Taunereb582572012-09-21 12:52:50 +00001753 * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001754 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1755 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcherf4b58792010-09-10 14:54:18 +00001756 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001757 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001758 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Stefan Taunereb582572012-09-21 12:52:50 +00001759 * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
Miklós Mártonde77ad42019-08-06 22:43:19 +02001760 * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R
Michael Karcher4a23e442010-09-10 14:46:46 +00001761 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00001762 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
Joshua Roysb1d980f2010-09-13 14:02:22 +00001763 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001764 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
Stefan Taunerded71e52012-03-10 19:22:13 +00001765 * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001766 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001767 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001768static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001769{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001770 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001771}
1772
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001773/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001774 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001775 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001776 * - ASUS P4B533-E: socket478 + 845E + ICH4
1777 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Michael Karcherbfd89a52012-02-12 00:13:14 +00001778 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001779 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001780static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001781{
1782 return intel_ich_gpio_set(22, 1);
1783}
1784
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001785/*
1786 * Suited for:
Stefan Tauner716e0982011-07-25 20:38:52 +00001787 * - ASUS A8Jm (laptop): Intel 945 + ICH7
Michael Karcher14ab8d42011-08-25 14:06:50 +00001788 * - ASUS P5LP-LE used in ...
1789 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1790 * - Epson Endeavor MT7700
Stefan Tauner716e0982011-07-25 20:38:52 +00001791 */
1792static int intel_ich_gpio34_raise(void)
1793{
1794 return intel_ich_gpio_set(34, 1);
1795}
1796
1797/*
1798 * Suited for:
Stefan Taunerc6782182012-01-19 17:50:32 +00001799 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Paul Menzelac427b22012-02-16 21:07:07 +00001800 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Stefan Taunerc6782182012-01-19 17:50:32 +00001801 */
1802static int intel_ich_gpio38_raise(void)
1803{
1804 return intel_ich_gpio_set(38, 1);
1805}
1806
1807/*
1808 * Suited for:
Joshua Roysc73e2812011-07-09 19:46:53 +00001809 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1810 */
1811static int intel_ich_gpio43_raise(void)
1812{
1813 return intel_ich_gpio_set(43, 1);
1814}
1815
1816/*
1817 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001818 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001819 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001820static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001821{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001822 int ret;
1823 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1824 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001825 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001826 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001827 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1828 return ret;
1829}
1830
1831/*
1832 * Suited for:
1833 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1834 */
1835static int board_hp_p2706t(void)
1836{
1837 int ret;
1838 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1839 if (!ret)
1840 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001841 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001842}
1843
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001844/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001845 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001846 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1847 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1848 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Uwe Hermann742999c2010-12-02 21:57:42 +00001849 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001850 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001851static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001852{
1853 return intel_ich_gpio_set(23, 1);
1854}
1855
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001856/*
1857 * Suited for:
Michael Karcher39dcdec2010-10-05 17:29:35 +00001858 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001859 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001860 */
1861static int intel_ich_gpio25_raise(void)
1862{
1863 return intel_ich_gpio_set(25, 1);
1864}
1865
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001866/*
1867 * Suited for:
1868 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001869 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001870static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001871{
1872 return intel_ich_gpio_set(26, 1);
1873}
1874
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001875/*
1876 * Suited for:
Stefan Tauner98546c92012-11-05 12:20:29 +00001877 * - ASUS DSAN-DX
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001878 * - P4SD-LA (HP OEM): i865 + ICH5
Joshua Roys9d9a1042011-06-13 16:59:01 +00001879 * - GIGABYTE GA-8IP775: 865P + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001880 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Maciej Pijanka6add0942011-06-09 20:59:30 +00001881 * - MSI MS-6788-40 (aka 848P Neo-V)
Michael Karcher87c90992010-07-24 11:03:48 +00001882 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001883static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001884{
1885 return intel_ich_gpio_set(32, 1);
1886}
1887
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001888/*
1889 * Suited for:
Joshua Roys7225ccd2011-05-18 01:32:16 +00001890 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1891 */
1892static int board_aopen_i975xa_ydg(void)
1893{
1894 int ret;
1895
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001896 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
Joshua Roys7225ccd2011-05-18 01:32:16 +00001897 * or perhaps it's not needed at all?
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001898 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1899 * were in the right LDN, it would have to be GPIO1 or GPIO3.
Joshua Roys7225ccd2011-05-18 01:32:16 +00001900 */
1901/*
1902 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1903 if (!ret)
1904*/
1905 ret = intel_ich_gpio_set(33, 1);
1906
1907 return ret;
1908}
1909
1910/*
1911 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001912 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001913 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001914static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001915{
1916 int ret;
1917
1918 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1919 ret = intel_ich_gpio_set(22, 1);
1920 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1921 ret = intel_ich_gpio_set(23, 1);
1922
1923 return ret;
1924}
1925
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001926/*
1927 * Suited for:
1928 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001929 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001930static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001931{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001932 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001933
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001934 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1935 if (!ret)
1936 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001937
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001938 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001939}
1940
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001941/*
1942 * Suited for:
1943 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001944 */
Michael Karcher06477332010-03-19 22:49:09 +00001945static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001946{
Michael Karcher06477332010-03-19 22:49:09 +00001947 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001948 uint32_t base, tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001949
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001950 /* VT82C686 power management */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001951 dev = pci_dev_find(0x1106, 0x3057);
1952 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001953 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001954 return -1;
1955 }
1956
Sean Nelson316a29f2010-05-07 20:09:04 +00001957 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001958 raise ? "Rais" : "Dropp", gpio);
Michael Karcher06477332010-03-19 22:49:09 +00001959
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001960 /* Select GPO function on multiplexed pins. */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001961 tmp = pci_read_byte(dev, 0x54);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001962 switch (gpio) {
1963 case 0:
1964 tmp &= ~0x03;
1965 break;
1966 case 1:
1967 tmp |= 0x04;
1968 break;
1969 case 2:
1970 tmp |= 0x08;
1971 break;
1972 case 3:
1973 tmp |= 0x10;
1974 break;
Michael Karcher06477332010-03-19 22:49:09 +00001975 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001976 pci_write_byte(dev, 0x54, tmp);
1977
1978 /* PM IO base */
1979 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1980
1981 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001982 tmp = INL(base + 0x4C);
1983 if (raise)
1984 tmp |= 1U << gpio;
1985 else
1986 tmp &= ~(1U << gpio);
1987 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001988
1989 return 0;
1990}
1991
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001992/*
1993 * Suited for:
1994 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001995 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001996 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001997static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001998{
1999 return via_apollo_gpo_set(4, 0);
2000}
2001
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002002/*
2003 * Suited for:
2004 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00002005 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002006static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00002007{
2008 return via_apollo_gpo_set(0, 0);
2009}
2010
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002011/*
Michael Karchera08d0f22011-07-25 17:25:24 +00002012 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002013 *
2014 * Suited for:
2015 * - MSI 651M-L: SiS651 / SiS962
Stefan Tauner7fbbbb82014-11-30 22:31:12 +00002016 * - GIGABYTE GA-8SIMLFS 2.0
Michael Karchera08d0f22011-07-25 17:25:24 +00002017 * - GIGABYTE GA-8SIMLH
Michael Karcher9f9e6132010-01-09 17:36:06 +00002018 */
Michael Karchera08d0f22011-07-25 17:25:24 +00002019static int sis_gpio0_raise_and_w836xx_memw(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00002020{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002021 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00002022 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00002023
2024 dev = pci_dev_find(0x1039, 0x0962);
2025 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002026 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00002027 return 1;
2028 }
2029
Michael Karcher9f9e6132010-01-09 17:36:06 +00002030 base = pci_read_word(dev, 0x74);
2031 temp = INW(base + 0x68);
2032 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00002033 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00002034
2035 temp = INW(base + 0x64);
2036 temp |= (1 << 0); /* Raise output? */
2037 OUTW(temp, base + 0x64);
2038
2039 w836xx_memw_enable(0x2E);
2040
2041 return 0;
2042}
2043
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002044/*
Michael Gold6d52e472009-06-19 13:00:24 +00002045 * Find the runtime registers of an SMSC Super I/O, after verifying its
2046 * chip ID.
2047 *
2048 * Returns the base port of the runtime register block, or 0 on error.
2049 */
2050static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
2051 uint8_t logical_device)
2052{
2053 uint16_t rt_port = 0;
2054
2055 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00002056 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00002057 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002058 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00002059 goto out;
2060 }
2061
2062 /* If the runtime block is active, get its address. */
2063 sio_write(sio_port, 0x07, logical_device);
2064 if (sio_read(sio_port, 0x30) & 1) {
2065 rt_port = (sio_read(sio_port, 0x60) << 8)
2066 | sio_read(sio_port, 0x61);
2067 }
2068
2069 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002070 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00002071 "Super I/O runtime interface not available.\n");
2072 }
2073out:
Uwe Hermann1432a602009-06-28 23:26:37 +00002074 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00002075 return rt_port;
2076}
2077
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002078/*
2079 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00002080 * connected to GP30 on the Super I/O, and TBL# is always high.
2081 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002082static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00002083{
2084 struct pci_dev *dev;
2085 uint16_t rt_port;
2086 uint8_t val;
2087
2088 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
2089 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002090 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00002091 return -1;
2092 }
2093
Uwe Hermann1432a602009-06-28 23:26:37 +00002094 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00002095 if (rt_port == 0)
2096 return -1;
2097
2098 /* Configure the GPIO pin. */
2099 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00002100 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00002101 OUTB(val, rt_port + 0x33);
2102
2103 /* Disable write protection. */
2104 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00002105 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00002106 OUTB(val, rt_port + 0x4d);
2107
2108 return 0;
2109}
2110
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002111/*
2112 * Suited for:
Christoph Grenzd13a3942011-10-21 13:20:11 +00002113 * - abit AV8: Socket939 + K8T800Pro + VT8237
2114 */
2115static int board_abit_av8(void)
2116{
2117 uint8_t val;
2118
2119 /* Raise GPO pins GP22 & GP23 */
2120 val = INB(0x404E);
2121 val |= 0xC0;
2122 OUTB(val, 0x404E);
2123
2124 return 0;
2125}
2126
2127/*
2128 * Suited for:
Uwe Hermann45bd1442010-09-14 23:20:35 +00002129 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002130 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002131 */
Uwe Hermann45bd1442010-09-14 23:20:35 +00002132static int it8703f_gpio51_raise(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002133{
2134 uint16_t id, base;
2135 uint8_t tmp;
2136
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002137 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002138 w836xx_ext_enter(0x2E);
2139 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
2140 w836xx_ext_leave(0x2E);
2141
2142 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002143 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002144 return -1;
2145 }
2146
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002147 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002148 w836xx_ext_enter(0x2E);
2149 sio_write(0x2E, 0x07, 0x0C);
2150 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
2151 w836xx_ext_leave(0x2E);
2152
2153 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002154 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002155 " Base.\n");
2156 return -1;
2157 }
2158
2159 /* Raise GP51. */
2160 tmp = INB(base);
2161 tmp |= 0x02;
2162 OUTB(tmp, base);
2163
2164 return 0;
2165}
2166
Luc Verhaegen72272912009-09-01 21:22:23 +00002167/*
Joshua Roysa2f37222011-11-14 13:00:12 +00002168 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
Luc Verhaegen72272912009-09-01 21:22:23 +00002169 */
Joshua Roysa2f37222011-11-14 13:00:12 +00002170static int it87_gpio_set(unsigned int gpio, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00002171{
Joshua Roysa2f37222011-11-14 13:00:12 +00002172 int allowed, sio;
Luc Verhaegen72272912009-09-01 21:22:23 +00002173 unsigned int port;
Joshua Roysa2f37222011-11-14 13:00:12 +00002174 uint16_t base, sioport;
Luc Verhaegen72272912009-09-01 21:22:23 +00002175 uint8_t tmp;
2176
Joshua Roysa2f37222011-11-14 13:00:12 +00002177 /* IT87 GPIO configuration table */
2178 static const struct it87cfg {
2179 uint16_t id;
2180 uint8_t base_reg;
2181 uint32_t bank0;
2182 uint32_t bank1;
2183 uint32_t bank2;
2184 } it87_gpio_table[] = {
2185 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
2186 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
2187 {0, 0, 0, 0, 0} /* end marker */
2188 };
2189 const struct it87cfg *cfg = NULL;
Luc Verhaegen72272912009-09-01 21:22:23 +00002190
Joshua Roysa2f37222011-11-14 13:00:12 +00002191 /* Find the Super I/O in the probed list */
2192 for (sio = 0; sio < superio_count; sio++) {
2193 int i;
2194 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2195 continue;
2196
2197 /* Is this device in our list? */
2198 for (i = 0; it87_gpio_table[i].id; i++)
2199 if (superios[sio].model == it87_gpio_table[i].id) {
2200 cfg = &it87_gpio_table[i];
2201 goto found;
2202 }
2203 }
2204
2205 if (cfg == NULL) {
2206 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2207 "found.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002208 return -1;
Luc Verhaegen72272912009-09-01 21:22:23 +00002209 }
2210
Joshua Roysa2f37222011-11-14 13:00:12 +00002211found:
2212 /* Check whether the gpio is allowed. */
2213 if (gpio < 32)
2214 allowed = (cfg->bank0 >> gpio) & 0x01;
2215 else if (gpio < 64)
2216 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2217 else if (gpio < 96)
2218 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2219 else
2220 allowed = 0;
Luc Verhaegen72272912009-09-01 21:22:23 +00002221
Joshua Roysa2f37222011-11-14 13:00:12 +00002222 if (!allowed) {
2223 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2224 cfg->id, gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002225 return -1;
2226 }
2227
Joshua Roysa2f37222011-11-14 13:00:12 +00002228 /* Read the Simple I/O Base Address Register */
2229 sioport = superios[sio].port;
2230 enter_conf_mode_ite(sioport);
2231 sio_write(sioport, 0x07, 0x07);
2232 base = (sio_read(sioport, cfg->base_reg) << 8) |
2233 sio_read(sioport, cfg->base_reg + 1);
2234 exit_conf_mode_ite(sioport);
Luc Verhaegen72272912009-09-01 21:22:23 +00002235
2236 if (!base) {
Joshua Roysa2f37222011-11-14 13:00:12 +00002237 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00002238 return -1;
2239 }
2240
Joshua Roysa2f37222011-11-14 13:00:12 +00002241 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2242
2243 port = gpio / 10 - 1;
2244 gpio %= 10;
2245
2246 /* set GPIO. */
Luc Verhaegen72272912009-09-01 21:22:23 +00002247 tmp = INB(base + port);
2248 if (raise)
Joshua Roysa2f37222011-11-14 13:00:12 +00002249 tmp |= 1 << gpio;
Luc Verhaegen72272912009-09-01 21:22:23 +00002250 else
Joshua Roysa2f37222011-11-14 13:00:12 +00002251 tmp &= ~(1 << gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002252 OUTB(tmp, base + port);
2253
2254 return 0;
2255}
2256
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002257/*
Russ Dillbd622d12010-03-09 16:57:06 +00002258 * Suited for:
Joshua Roys8ca42552011-11-19 19:31:17 +00002259 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2260 */
2261static int it8712f_gpio12_raise(void)
2262{
2263 return it87_gpio_set(12, 1);
2264}
2265
2266/*
2267 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002268 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2269 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00002270 */
Joshua Roysa2f37222011-11-14 13:00:12 +00002271static int it8712f_gpio31_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00002272{
Joshua Roysa2f37222011-11-14 13:00:12 +00002273 return it87_gpio_set(32, 1);
2274}
2275
2276/*
2277 * Suited for:
2278 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2279 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2280 */
2281static int it8718f_gpio63_raise(void)
2282{
2283 return it87_gpio_set(63, 1);
Luc Verhaegen72272912009-09-01 21:22:23 +00002284}
2285
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002286/*
2287 * Suited for all boards with ambiguous DMI chassis information, which should be
2288 * whitelisted because they are known to work:
Stefan Tauner463dd692013-08-08 12:00:19 +00002289 * - ASRock IMB-A180(-H)
Stefan Taunerdbac46c2013-08-13 22:10:41 +00002290 * - Intel D945GCNL
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002291 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2292 */
2293static int p2_not_a_laptop(void)
2294{
2295 /* label this board as not a laptop */
2296 is_laptop = 0;
2297 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2298 return 0;
2299}
2300
Stefan Tauner98feaa52012-09-25 21:08:41 +00002301/*
2302 * Suited for all laptops, which are known to *not* have interfering embedded controllers.
2303 */
2304static int p2_whitelist_laptop(void)
2305{
2306 is_laptop = 1;
Felix Singerd1ab7d22022-08-19 03:03:47 +02002307 laptop_ok = true;
Stefan Tauner98feaa52012-09-25 21:08:41 +00002308 msg_pdbg("Whitelisted laptop detected.\n");
2309 return 0;
2310}
2311
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002312#endif
2313
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002314/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00002315 * Below is the list of boards which need a special "board enable" code in
2316 * flashrom before their ROM chip can be accessed/written to.
2317 *
2318 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2319 * to the respective tables in print.c. Thanks!
2320 *
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002321 * We use 2 sets of PCI IDs here, you're free to choose which is which. This
Uwe Hermannffec5f32007-08-23 16:08:21 +00002322 * is to provide a very high degree of certainty when matching a board on
2323 * the basis of subsystem/card IDs. As not every vendor handles
2324 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002325 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002326 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002327 * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection.
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002328 * But please take care to provide an as complete set of pci ids as possible;
2329 * autodetection is the preferred behaviour and we would like to make sure that
2330 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00002331 *
Michael Karcher6701ee82010-01-20 14:14:11 +00002332 * If PCI IDs are not sufficient for board matching, the match can be further
2333 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002334 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00002335 * substring match, unless it is anchored to the beginning (with a ^ in front)
2336 * or the end (with a $ at the end). Both anchors may be specified at the
2337 * same time to match the full field.
2338 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002339 * When a board is matched through DMI, the first and second main PCI IDs
2340 * and the first subsystem PCI ID have to match as well. If you specify the
2341 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2342 * subsystem ID of that device is indeed zero.
2343 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002344 * The coreboot ids are used two fold. When running with a coreboot firmware,
2345 * the ids uniquely matches the coreboot board identification string. When a
2346 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +00002347 * can be used to identify the board through the -p internal:mainboard=
2348 * programmer parameter.
Luc Verhaegenc5210162009-04-20 12:38:17 +00002349 *
2350 * When a board is identified through its coreboot ids (in both cases), the
2351 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002352 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002353
Uwe Hermanndeeebe22009-05-08 16:23:34 +00002354/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002355const struct board_match board_matches[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00002356
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002357 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002358#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002359 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Christoph Grenzd13a3942011-10-21 13:20:11 +00002360 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002361 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002362 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2363 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2364 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2365 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002366 {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Stefan Tauner74dc73f2015-03-01 22:04:38 +00002367 {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002368 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Paul Menzelac427b22012-02-16 21:07:07 +00002369 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002370 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2371 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2372 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002373 {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002374 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2375 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2376 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Stefan Taunerc6782182012-01-19 17:50:32 +00002377 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
Luc Verhaegen3f7e3412018-03-28 12:31:22 +02002378 {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise},
Joshua Roys7225ccd2011-05-18 01:32:16 +00002379 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
Arthur Heymanscd8329f2017-03-22 17:50:43 +01002380 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^iMac5,2$", NULL, NULL, P2, "Apple", "iMac5,2", 0, OK, p2_whitelist_laptop},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002381 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^MacBook2,1$", NULL, NULL, P2, "Apple", "MacBook2,1", 0, OK, p2_whitelist_laptop},
Joshua Roysea3aed02011-11-16 22:08:11 +00002382 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner463dd692013-08-08 12:00:19 +00002383 {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002384 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
Pawel Rozanski1d233072011-06-19 16:52:48 +00002385 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002386 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2387 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Joshua Roys8ca42552011-11-19 19:31:17 +00002388 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002389 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
François Revol495fc2c2014-03-14 08:10:02 +00002390 {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002391 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2392 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2393 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002394 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00002395 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002396 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00002397 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002398 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Stefan Taunerff80e682011-07-20 16:34:18 +00002399 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Stefan Tauner98546c92012-11-05 12:20:29 +00002400 {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002401 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2402 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Joshua Roysc73e2812011-07-09 19:46:53 +00002403 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Joshua Roysd708fad2012-02-17 14:51:15 +00002404 {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002405 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Keith Hui91486202020-05-12 21:43:58 -04002406 {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002407 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2408 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2409 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Joshua Roysa5f5a152011-11-15 08:08:15 +00002410 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002411 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2412 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Stefan Taunereb582572012-09-21 12:52:50 +00002413 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2414 {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2415 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise},
Miklós Mártonde77ad42019-08-06 22:43:19 +02002416 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise},
Stefan Taunerd3b98fb2013-03-04 01:41:56 +00002417 {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002418 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2419 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2420 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2421 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
Stefan Tauner027e0182012-05-02 19:48:21 +00002422 {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002423 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2424 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2425 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002426 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Stefan Taunerd94d25d2012-07-28 03:17:15 +00002427 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002428 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2429 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2430 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
Michael Karcher14ab8d42011-08-25 14:06:50 +00002431 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2432 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
Stefan Tauner6697f712014-08-06 15:09:15 +00002433 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise},
Dima Veselov9d8f53d2014-07-14 18:04:15 +00002434 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner5c316f92015-02-08 21:57:52 +00002435 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner309dd2c2013-11-21 15:59:52 +00002436 {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002437 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002438 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2439 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002440 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Tasos Sahanidis58cf5192022-04-20 09:30:42 +03002441 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5W DH Deluxe$", NULL, NULL, P3, "ASUS", "P5W DH Deluxe", 0, OK, intel_ich_gpio16_raise},
Stefan Taunereb582572012-09-21 12:52:50 +00002442 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise},
2443 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002444 {0x1022, 0x780E, 0x1043, 0x1437, 0x1022, 0x780B, 0x1043, 0x1437, "^U38N$", NULL, NULL, P2, "ASUS", "U38N", 0, OK, p2_whitelist_laptop},
Corey Osgoodcbd56652013-09-10 10:42:48 +00002445 {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e},
Stefan Taunereb582572012-09-21 12:52:50 +00002446 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002447 {0x8086, 0x283e, 0x1028, 0x01f9, 0x8086, 0x2a01, 0, 0, "^Latitude D630", NULL, NULL, P2, "Dell", "Latitude D630", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002448 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2449 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Tadas Slotkus3dcdc032012-08-25 03:53:12 +00002450 {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e},
Stefan Taunere34e3e82013-01-01 00:06:51 +00002451 {0x1039, 0x6325, 0x1019, 0x0f05, 0x1039, 0x0016, 0, 0, NULL, NULL, NULL, P2, "Elitegroup", "A928", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002452 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2453 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2454 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
Stefan Tauneraf4b1582011-08-06 16:16:33 +00002455 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2456 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002457 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2458 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2459 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002460 {0x8086, 0x2A40, 0x1734, 0x1148, 0x8086, 0x2930, 0x1734, 0x1148, "^XY680", NULL, NULL, P2, "Fujitsu", "Amilo Xi 3650", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002461 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2462 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Joshua Roys9d9a1042011-06-13 16:59:01 +00002463 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002464 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2465 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Stefan Tauner7fbbbb82014-11-30 22:31:12 +00002466 {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Stefan Tauner716e0982011-07-25 20:38:52 +00002467 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002468 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2469 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002470 {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002471 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002472 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002473 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2474 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2475 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002476 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002477 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2478 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2479 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2480 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2481 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Stefan Taunere34e3e82013-01-01 00:06:51 +00002482 {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002483 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002484 {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
direstraits96494fa832022-02-16 02:26:51 +00002485 {0x5333, 0x8d04, 0x1106, 0x3065, 0x1106, 0x3059, 0x1106, 0x0571, "P4M266-8235", NULL, NULL, P3, "Jetway", "P4MDPT", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002486 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002487 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad R400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad R400", 0, OK, p2_whitelist_laptop},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002488 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T400", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002489 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T500", 0, OK, p2_whitelist_laptop},
Stefan Tauner6697f712014-08-06 15:09:15 +00002490 {0x8086, 0x1E22, 0x17AA, 0x21F6, 0x8086, 0x1E55, 0x17AA, 0x21F6, "^ThinkPad T530", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T530", 0, OK, p2_whitelist_laptop},
2491 {0x8086, 0x27a0, 0x17aa, 0x2015, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60", 0, OK, p2_whitelist_laptop},
2492 {0x8086, 0x27a0, 0x17aa, 0x2017, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60(s)", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002493 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad W500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad W500", 0, OK, p2_whitelist_laptop},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002494 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad X200", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
Arthur Heymans9891b752018-07-17 02:44:41 +02002495 {0x8086, 0x3B07, 0x17AA, 0x2166, 0x8086, 0x3B30, 0x17AA, 0x2167, "^ThinkPad X201", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X201", 0, OK, p2_whitelist_laptop},
Arthur Heymans1d50abc2017-06-03 21:29:55 +02002496 {0x8086, 0x1C22, 0x17AA, 0x21DB, 0x8086, 0x1C4F, 0x17AA, 0x21DB, NULL, "lenovo", "x220", P2, "IBM/Lenovo", "ThinkPad X220", 0, OK, p2_whitelist_laptop},
Stefan Tauner6697f712014-08-06 15:09:15 +00002497 {0x8086, 0x1E22, 0x17AA, 0x21FA, 0x8086, 0x1E55, 0x17AA, 0x21FA, "^ThinkPad X230", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X230", 0, OK, p2_whitelist_laptop},
2498 {0x8086, 0x27A0, 0x17AA, 0x2017, 0x8086, 0x27B9, 0x17AA, 0x2009, "^ThinkPad X60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X60(s)", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002499 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^Taurinus X200", "Libiquity", "Taurinus X200", P2, "Libiquity", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002500 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Stefan Taunerd7d423b2012-10-20 09:13:16 +00002501 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002502 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002503 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002504 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
Stefan Tauner0be072c2016-03-13 15:16:30 +00002505 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002506 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Stefan Tauner0be072c2016-03-13 15:16:30 +00002507 {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002508 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2509 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
Maciej Pijanka6add0942011-06-09 20:59:30 +00002510 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
Michael Karchera08d0f22011-07-25 17:25:24 +00002511 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002512 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Stefan Tauner33366a02012-09-15 15:51:09 +00002513 {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002514 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002515 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002516 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002517 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2518 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Joshua Roys6e48a022012-06-29 23:07:14 +00002519 {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002520 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002521 {0x8086, 0x3B30, 0x1025, 0x0379, 0x8086, 0x3B09, 0x1025, 0x0379, "^EasyNote LM85$", NULL, NULL, P2, "Packard Bell","EasyNote LM85", 0, OK, p2_whitelist_laptop},
Nico Huber31454232016-05-03 11:43:17 +02002522 {0x8086, 0x0154, 0x8086, 0x0154, 0x8086, 0x1e55, 0x8086, 0x1e55, "RV11$", "Roda", "Lizard RV11", P2, "Roda", "RV11", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002523 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2524 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2525 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002526 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Joshua Roysb992d342011-11-02 14:31:18 +00002527 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002528 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2529 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Michael Karcherbfd89a52012-02-12 00:13:14 +00002530 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002531 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2532 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2533 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2534 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002535#endif
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002536 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002537};
2538
Stefan Tauner600576b2014-06-12 22:57:36 +00002539int selfcheck_board_enables(void)
2540{
2541 if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) {
2542 msg_gerr("Board enables table miscompilation!\n");
2543 return 1;
2544 }
2545
2546 int ret = 0;
2547 unsigned int i;
Nico Huber92b17a52019-10-04 18:47:24 +02002548 for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) {
Stefan Tauner600576b2014-06-12 22:57:36 +00002549 const struct board_match *b = &board_matches[i];
2550 if (b->vendor_name == NULL || b->board_name == NULL) {
2551 msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n"
2552 "Please report a bug at flashrom@flashrom.org\n", i);
2553 ret = 1;
2554 continue;
2555 }
2556 if ((b->first_vendor == 0 || b->first_device == 0 ||
2557 b->second_vendor == 0 || b->second_device == 0) ||
2558 ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) ||
2559 (b->max_rom_decode_parallel == 0 && b->enable == NULL)) {
2560 msg_gerr("ERROR: Board enable for %s %s is misdefined.\n"
2561 "Please report a bug at flashrom@flashrom.org\n",
2562 b->vendor_name, b->board_name);
2563 ret = 1;
2564 }
2565 }
2566 return ret;
2567}
2568
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002569/* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
2570 * Parameters vendor and model will be overwritten. Returns 0 on success.
2571 * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002572 */
Jacob Garber1c091d12019-08-12 11:14:14 -06002573int board_parse_parameter(const char *boardstring, char **vendor, char **model)
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002574{
2575 /* strtok may modify the original string. */
2576 char *tempstr = strdup(boardstring);
2577 char *tempstr2 = NULL;
2578 strtok(tempstr, ":");
2579 tempstr2 = strtok(NULL, ":");
2580 if (tempstr == NULL || tempstr2 == NULL) {
2581 free(tempstr);
2582 msg_pinfo("Please supply the board vendor and model name with the "
2583 "-p internal:mainboard=<vendor>:<model> option.\n");
2584 return 1;
2585 }
2586 *vendor = strdup(tempstr);
2587 *model = strdup(tempstr2);
2588 msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
2589 free(tempstr);
2590 return 0;
2591}
2592
2593/*
2594 * Match boards on vendor and model name.
Stefan Tauner57f276f2015-01-24 15:16:14 +00002595 * The string parameters can come either from the coreboot table or the command line (i.e. the user).
2596 * The boolean needs to be set accordingly to compare them to the right entries of the board enables table.
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002597 * Require main PCI IDs to match too as extra safety.
Stefan Tauner57f276f2015-01-24 15:16:14 +00002598 * Parameters vendor and model must be non-NULL!
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002599 */
Stefan Tauner57f276f2015-01-24 15:16:14 +00002600static const struct board_match *board_match_name(const char *vendor, const char *model, bool cb)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002601{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002602 const struct board_match *board = board_matches;
2603 const struct board_match *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002604
Uwe Hermanna93045c2009-05-09 00:47:04 +00002605 for (; board->vendor_name; board++) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002606 const char *cur_vendor = cb ? board->lb_vendor : board->vendor_name;
2607 const char *cur_model = cb ? board->lb_part : board->board_name;
2608
2609 if (!cur_vendor || strcasecmp(cur_vendor, vendor))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002610 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002611
Stefan Tauner57f276f2015-01-24 15:16:14 +00002612 if (!cur_model || strcasecmp(cur_model, model))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002613 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002614
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002615 if (!pci_dev_find(board->first_vendor, board->first_device)) {
2616 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x "
2617 "doesn't.\n", vendor, model, board->first_vendor, board->first_device);
Uwe Hermanna7e05482007-05-09 10:17:44 +00002618 continue;
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002619 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002620
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002621 if (!pci_dev_find(board->second_vendor, board->second_device)) {
2622 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x "
2623 "doesn't.\n", vendor, model, board->second_vendor, board->second_device);
Uwe Hermanna7e05482007-05-09 10:17:44 +00002624 continue;
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002625 }
Peter Stuge6b53fed2008-01-27 16:21:21 +00002626
2627 if (partmatch) {
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002628 /* More than one entry has a matching name. */
2629 msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable "
2630 "entry. Please report a bug at flashrom@flashrom.org\n", vendor, model);
Peter Stuge6b53fed2008-01-27 16:21:21 +00002631 return NULL;
2632 }
2633 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002634 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00002635
Peter Stuge6b53fed2008-01-27 16:21:21 +00002636 if (partmatch)
2637 return partmatch;
2638
Uwe Hermanna7e05482007-05-09 10:17:44 +00002639 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002640}
2641
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002642/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00002643 * Match boards on PCI IDs and subsystem IDs.
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002644 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002645 */
Richard Hughes93e16252018-12-19 11:54:47 +00002646static const struct board_match *board_match_pci_ids(enum board_match_phase phase)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002647{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002648 const struct board_match *board = board_matches;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002649
Uwe Hermanna93045c2009-05-09 00:47:04 +00002650 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00002651 if ((!board->first_card_vendor || !board->first_card_device) &&
2652 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002653 continue;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002654 if (board->phase != phase)
2655 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002656
Uwe Hermanna7e05482007-05-09 10:17:44 +00002657 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00002658 board->first_card_vendor,
2659 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002660 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002661
Uwe Hermanna7e05482007-05-09 10:17:44 +00002662 if (board->second_vendor) {
2663 if (board->second_card_vendor) {
2664 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002665 board->second_device,
2666 board->second_card_vendor,
2667 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002668 continue;
2669 } else {
2670 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002671 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002672 continue;
2673 }
2674 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002675
Sean Nelson4c6d3a42013-09-11 23:35:03 +00002676#if defined(__i386__) || defined(__x86_64__)
Michael Karcher6701ee82010-01-20 14:14:11 +00002677 if (board->dmi_pattern) {
2678 if (!has_dmi_support) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002679 msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
2680 board->vendor_name, board->board_name);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002681 msg_pinfo("Please supply the board vendor and model name with the "
2682 "-p internal:mainboard=<vendor>:<model> option.\n");
Michael Karcher6701ee82010-01-20 14:14:11 +00002683 continue;
2684 } else {
2685 if (!dmi_match(board->dmi_pattern))
2686 continue;
2687 }
2688 }
Sean Nelson4c6d3a42013-09-11 23:35:03 +00002689#endif // defined(__i386__) || defined(__x86_64__)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002690 return board;
2691 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002692
Uwe Hermanna7e05482007-05-09 10:17:44 +00002693 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002694}
2695
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002696static int board_enable_safetycheck(const struct board_match *board)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002697{
2698 if (!board)
2699 return 1;
2700
2701 if (board->status == OK)
2702 return 0;
2703
2704 if (!force_boardenable) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002705 msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002706 "and thus will not be executed by default. Depending on your hardware,\n"
2707 "erasing, writing or even probing can fail without running this code.\n\n"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002708 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002709 "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002710 return 1;
2711 }
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002712 msg_pwarn("NOTE: Running an untested board enable procedure.\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002713 "Please report success/failure to flashrom@flashrom.org.\n");
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002714 return 0;
2715}
2716
2717/* FIXME: Should this be identical to board_flash_enable? */
2718static int board_handle_phase(enum board_match_phase phase)
2719{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002720 const struct board_match *board = NULL;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002721
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002722 board = board_match_pci_ids(phase);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002723
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002724 if (!board)
2725 return 0;
2726
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002727 if (board_enable_safetycheck(board))
2728 return 0;
2729
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002730 if (!board->enable) {
2731 /* Not sure if there is a valid case for this. */
2732 msg_perr("Board match found, but nothing to do?\n");
2733 return 0;
2734 }
2735
2736 return board->enable();
2737}
2738
2739void board_handle_before_superio(void)
2740{
2741 board_handle_phase(P1);
2742}
2743
2744void board_handle_before_laptop(void)
2745{
2746 board_handle_phase(P2);
2747}
2748
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002749int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002750{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002751 const struct board_match *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002752 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002753
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002754 if (vendor != NULL && model != NULL) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002755 board = board_match_name(vendor, model, false);
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002756 if (!board) { /* If a board was given by the user it has to match, else we abort here. */
2757 msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n",
2758 vendor, model);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002759 return 1;
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002760 }
2761 }
2762 if (board == NULL && cb_vendor != NULL && cb_model != NULL) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002763 board = board_match_name(cb_vendor, cb_model, true);
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002764 if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */
2765 msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n",
2766 cb_vendor, cb_model);
2767 }
2768 }
2769 if (board == NULL) {
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002770 board = board_match_pci_ids(P3);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002771 if (!board) /* i.e. there is just no board enable available for this board */
2772 return 0;
2773 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002774
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002775 if (board_enable_safetycheck(board))
2776 return 1;
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00002777
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002778 /* limit the maximum size of the parallel bus */
2779 if (board->max_rom_decode_parallel)
2780 max_rom_decode.parallel = board->max_rom_decode_parallel * 1024;
Luc Verhaegen93938c32010-01-20 14:45:03 +00002781
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002782 if (board->enable != NULL) {
2783 msg_pinfo("Enabling full flash access for board \"%s %s\"... ",
2784 board->vendor_name, board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002785
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002786 ret = board->enable();
2787 if (ret)
2788 msg_pinfo("FAILED!\n");
2789 else
2790 msg_pinfo("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00002791 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002792
Uwe Hermanna7e05482007-05-09 10:17:44 +00002793 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002794}