blob: e337f93e894eb0fdc1416534ed6437a5665b2019 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
Michael Karcherb3fe2fc2010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135}
136
137/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000138 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000139 *
140 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000141 * - Agami Aruma
142 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000143 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000144static int w83627hf_gpio24_raise(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000145{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000146 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000147
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000149 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000150 msg_perr("\nERROR: W83627HF: Wrong ID: 0x%02X.\n",
151 sio_read(port, 0x20));
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000152 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 return -1;
154 }
155
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000156 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000157 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000158
Uwe Hermann372eeb52007-12-04 21:49:06 +0000159 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000160 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000161
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000162 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
163 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
164 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
165 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000166
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000167 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000168
169 return 0;
170}
171
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000172static int w83627hf_gpio24_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000173{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000174 return w83627hf_gpio24_raise(0x2e);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000175}
176
177/**
178 * Winbond W83627THF: GPIO 4, bit 4
179 *
180 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000181 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000182 * - MSI K8N-NEO3
183 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000184static int w83627thf_gpio4_4_raise(uint16_t port)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000185{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000186 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000187
188 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000189 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000190 msg_perr("\nERROR: W83627THF: Wrong ID: 0x%02X.\n",
191 sio_read(port, 0x20));
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000192 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000193 return -1;
194 }
195
196 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
197
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000198 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
199 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
200 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
201 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
202 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000203
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000204 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000205
206 return 0;
207}
208
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000209static int w83627thf_gpio4_4_raise_2e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000210{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000211 return w83627thf_gpio4_4_raise(0x2e);
Peter Stugecce26822008-07-21 17:48:40 +0000212}
213
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000214static int w83627thf_gpio4_4_raise_4e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000215{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000216 return w83627thf_gpio4_4_raise(0x4e);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000217}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000218
Uwe Hermannffec5f32007-08-23 16:08:21 +0000219/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000220 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000221 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000222static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000223{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000224 w836xx_ext_enter(port);
225 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000226 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000227 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000228 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000229 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000230}
231
232/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000233 * Suited for:
234 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
235 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
236 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
237 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
238 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000239 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000240static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000241{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000242 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000243
Luc Verhaegen73d21192009-12-23 00:54:26 +0000244 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000245}
246
Luc Verhaegen21f54962010-01-20 14:45:07 +0000247/**
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000248 * Suited for:
249 * - Termtek TK-3370 (rev. 2.5b)
250 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000251static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000252{
253 w836xx_memw_enable(0x4E);
254
255 return 0;
256}
257
258/**
Luc Verhaegen21f54962010-01-20 14:45:07 +0000259 *
260 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000261static int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000262{
263 enter_conf_mode_ite(port);
264 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
265 exit_conf_mode_ite(port);
266
267 return 0;
268}
269
270/**
271 * Suited for:
272 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
273 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
274 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
275 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
276 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
277 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
278 *
Uwe Hermann43959702010-03-13 17:28:29 +0000279 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000280 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000281static int it8705f_write_enable_2e(void)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000282{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000283 return it8705f_write_enable(0x2e);
Luc Verhaegen21f54962010-01-20 14:45:07 +0000284}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000285
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000286static int pc87360_gpio_set(uint8_t gpio, int raise)
287{
288 static const int bankbase[] = {0, 4, 8, 10, 12};
289 int gpio_bank = gpio / 8;
290 int gpio_pin = gpio % 8;
291 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000292 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000293
Uwe Hermann43959702010-03-13 17:28:29 +0000294 if (gpio_bank > 4) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000295 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000296 return -1;
297 }
298
299 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000300 if (id != 0xE1) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000301 msg_perr("PC87360: unexpected ID %02x\n", id);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000302 return -1;
303 }
304
Uwe Hermann43959702010-03-13 17:28:29 +0000305 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000306 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000307 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000308 msg_perr("PC87360: invalid GPIO base address %04x\n",
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000309 baseport);
310 return -1;
311 }
312 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000313 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000314 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
315
316 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000317 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000318 val |= 1 << gpio_pin;
319 else
320 val &= ~(1 << gpio_pin);
321 OUTB(val, baseport + bankbase[gpio_bank]);
322
323 return 0;
324}
325
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000326/**
327 * VT823x: Set one of the GPIO pins.
328 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000329static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000330{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000331 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000332 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000333 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000334
Luc Verhaegen73d21192009-12-23 00:54:26 +0000335 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
336 switch (dev->device_id) {
337 case 0x3177: /* VT8235 */
338 case 0x3227: /* VT8237R */
339 case 0x3337: /* VT8237A */
340 break;
341 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000342 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000343 return -1;
344 }
345
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000346 if ((gpio >= 12) && (gpio <= 15)) {
347 /* GPIO12-15 -> output */
348 val = pci_read_byte(dev, 0xE4);
349 val |= 0x10;
350 pci_write_byte(dev, 0xE4, val);
351 } else if (gpio == 9) {
352 /* GPIO9 -> Output */
353 val = pci_read_byte(dev, 0xE4);
354 val |= 0x20;
355 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000356 } else if (gpio == 5) {
357 val = pci_read_byte(dev, 0xE4);
358 val |= 0x01;
359 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000360 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000361 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000362 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000363 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000364 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000365
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000366 /* We need the I/O Base Address for this board's flash enable. */
367 base = pci_read_word(dev, 0x88) & 0xff80;
368
David Bartleyf58d3642009-12-09 07:53:01 +0000369 offset = 0x4C + gpio / 8;
370 bit = 0x01 << (gpio % 8);
371
372 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000373 if (raise)
374 val |= bit;
375 else
376 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000377 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000378
Uwe Hermanna7e05482007-05-09 10:17:44 +0000379 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000380}
381
Uwe Hermannffec5f32007-08-23 16:08:21 +0000382/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000383 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000384 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000385static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000386{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000387 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
388 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000389}
390
391/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000392 * Suited for VIA EPIA N & NL.
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000393 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000394static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000395{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000396 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000397}
398
399/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000400 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
Luc Verhaegen73d21192009-12-23 00:54:26 +0000401 *
402 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
403 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000404 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000405static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000406{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000407 return via_vt823x_gpio_set(15, 1);
408}
409
410/**
411 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
412 *
413 * Suited for:
414 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
415 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
416 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000417static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000418{
419 int ret;
420
421 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000422 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000423
Luc Verhaegen73d21192009-12-23 00:54:26 +0000424 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000425}
426
427/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000428 * Suited for ASUS P5A.
429 *
430 * This is rather nasty code, but there's no way to do this cleanly.
431 * We're basically talking to some unknown device on SMBus, my guess
432 * is that it is the Winbond W83781D that lives near the DIP BIOS.
433 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000434static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000435{
436 uint8_t tmp;
437 int i;
438
439#define ASUSP5A_LOOP 5000
440
Andriy Gapon65c1b862008-05-22 13:22:45 +0000441 OUTB(0x00, 0xE807);
442 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000443
Andriy Gapon65c1b862008-05-22 13:22:45 +0000444 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000445
446 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000447 OUTB(0xE1, 0xFF);
448 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000449 break;
450 }
451
452 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000453 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000454 return -1;
455 }
456
Andriy Gapon65c1b862008-05-22 13:22:45 +0000457 OUTB(0x20, 0xE801);
458 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000459
Andriy Gapon65c1b862008-05-22 13:22:45 +0000460 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000461
462 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000463 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000464 if (tmp & 0x70)
465 break;
466 }
467
468 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000469 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000470 return -1;
471 }
472
Andriy Gapon65c1b862008-05-22 13:22:45 +0000473 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000474 tmp &= ~0x02;
475
Andriy Gapon65c1b862008-05-22 13:22:45 +0000476 OUTB(0x00, 0xE807);
477 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000478
Andriy Gapon65c1b862008-05-22 13:22:45 +0000479 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000480
Andriy Gapon65c1b862008-05-22 13:22:45 +0000481 OUTB(0xFF, 0xE800);
482 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000483
Andriy Gapon65c1b862008-05-22 13:22:45 +0000484 OUTB(0x20, 0xE801);
485 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000486
Andriy Gapon65c1b862008-05-22 13:22:45 +0000487 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000488
489 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000490 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000491 if (tmp & 0x70)
492 break;
493 }
494
495 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000496 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000497 return -1;
498 }
499
500 return 0;
501}
502
Luc Verhaegena7e30502009-12-09 11:39:02 +0000503/*
504 * Set GPIO lines in the Broadcom HT-1000 southbridge.
505 *
506 * It's not a Super I/O but it uses the same index/data port method.
507 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000508static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000509{
510 /* GPIO 0 reg from PM regs */
511 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
512 sio_mask(0xcd6, 0x44, 0x24, 0x24);
513
514 return 0;
515}
516
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000517static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000518{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000519 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000520 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000521
522 return 0;
523}
524
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000525/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000526 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000527 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000528static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000529{
530 struct pci_dev *dev;
531
532 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
533 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000534 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000535 return -1;
536 }
537
538 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
539 pci_write_byte(dev, 0x92, 0);
540
541 return 0;
542}
543
544/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000545 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000546 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000547static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000548{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000549 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000550 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000551 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000552 uint8_t tmp;
553
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000554 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000555 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000556 return -1;
557 }
558
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000559 /* First, check the ISA Bridge */
560 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000561 switch (dev->device_id) {
562 case 0x0030: /* CK804 */
563 case 0x0050: /* MCP04 */
564 case 0x0060: /* MCP2 */
565 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000566 case 0x0260: /* MCP51 */
567 case 0x0364: /* MCP55 */
568 /* find SMBus controller on *this* southbridge */
569 /* The infamous Tyan S2915-E has two south bridges; they are
570 easily told apart from each other by the class of the
571 LPC bridge, but have the same SMBus bridge IDs */
572 if (dev->func != 0) {
573 msg_perr("MCP LPC bridge at unexpected function"
574 " number %d\n", dev->func);
575 return -1;
576 }
577
578 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
579 if (!dev) {
580 msg_perr("MCP SMBus controller could not be found\n");
581 return -1;
582 }
583 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
584 if (devclass != 0x0C05) {
585 msg_perr("Unexpected device class %04x for SMBus"
586 " controller\n", devclass);
587 return -1;
588 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000589 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000590 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000591 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000592 return -1;
593 }
594
595 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
596 base += 0xC0;
597
598 tmp = INB(base + gpio);
599 tmp &= ~0x0F; /* null lower nibble */
600 tmp |= 0x04; /* gpio -> output. */
601 if (raise)
602 tmp |= 0x01;
603 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000604
605 return 0;
606}
607
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000608/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000609 * Suited for ASUS A8N-LA: nVidia MCP51.
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000610 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000611 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000612static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000613{
614 return nvidia_mcp_gpio_set(0x00, 1);
615}
616
617/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000618 * Suited for Abit KN8 Ultra: nVidia CK804.
619 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000620static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000621{
622 return nvidia_mcp_gpio_set(0x02, 0);
623}
624
625/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000626 * Suited for MSI K8N Neo4: NVIDIA CK804.
627 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000628 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000629static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000630{
631 return nvidia_mcp_gpio_set(0x02, 1);
632}
633
Michael Karcher2ead2e22010-06-01 16:09:06 +0000634
635/**
636 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
637 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
638 * board. We can't tell the SMBus logical devices apart, but we
639 * can tell the LPC bridge functions apart.
640 * We need to choose the SMBus bridge next to the LPC bridge with
641 * ID 0x364 and the "LPC bridge" class.
642 * b) #TBL is hardwired on that board to a pull-down. It can be
643 * overridden by connecting the two solder points next to F2.
644 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000645static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000646{
647 return nvidia_mcp_gpio_set(0x05, 1);
648}
649
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000650/**
Michael Karcher8f10d242010-04-11 21:01:06 +0000651 * Suited for Abit NF7-S: NVIDIA CK804.
652 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000653static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000654{
655 return nvidia_mcp_gpio_set(0x08, 1);
656}
657
658/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000659 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
660 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000661static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000662{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000663 return nvidia_mcp_gpio_set(0x10, 1);
664}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000665
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000666/**
667 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
668 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000669static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000670{
671 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000672}
673
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000674/**
675 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
676 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000677static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000678{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000679 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000680}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000681
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000682/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000683 * Suited for Artec Group DBE61 and DBE62.
684 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000685static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000686{
687#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
688#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
689#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
690#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
691#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
692#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
693#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
694#define DBE6x_BOOT_LOC_FLASH (2)
695#define DBE6x_BOOT_LOC_FWHUB (3)
696
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000697 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000698 unsigned long boot_loc;
699
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000700 /* Geode only has a single core */
701 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000702 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000703
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000704 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000705
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000706 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000707 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
708 boot_loc = DBE6x_BOOT_LOC_FWHUB;
709 else
710 boot_loc = DBE6x_BOOT_LOC_FLASH;
711
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000712 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
713 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000714 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000715
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000716 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000717
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000718 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000719
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000720 return 0;
721}
722
Uwe Hermann93f66db2008-05-22 21:19:38 +0000723/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000724 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000725 */
726static int intel_piix4_gpo_set(unsigned int gpo, int raise)
727{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000728 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000729 struct pci_dev *dev;
730 uint32_t tmp, base;
731
732 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
733 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000734 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000735 return -1;
736 }
737
738 /* sanity check */
739 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000740 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000741 return -1;
742 }
743
744 /* these are dual function pins which are most likely in use already */
745 if (((gpo >= 1) && (gpo <= 7)) ||
746 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000747 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000748 return -1;
749 }
750
751 /* dual function that need special enable. */
752 if ((gpo >= 22) && (gpo <= 26)) {
753 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
754 switch (gpo) {
755 case 22: /* XBUS: XDIR#/GPO22 */
756 case 23: /* XBUS: XOE#/GPO23 */
757 tmp |= 1 << 28;
758 break;
759 case 24: /* RTCSS#/GPO24 */
760 tmp |= 1 << 29;
761 break;
762 case 25: /* RTCALE/GPO25 */
763 tmp |= 1 << 30;
764 break;
765 case 26: /* KBCSS#/GPO26 */
766 tmp |= 1 << 31;
767 break;
768 }
769 pci_write_long(dev, 0xB0, tmp);
770 }
771
772 /* GPO {0,8,27,28,30} are always available. */
773
774 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
775 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000776 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000777 return -1;
778 }
779
780 /* PM IO base */
781 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
782
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000783 gpo_byte = gpo >> 3;
784 gpo_bit = gpo & 7;
785 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000786 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000787 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000788 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000789 tmp &= ~(0x01 << gpo_bit);
790 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000791
792 return 0;
793}
794
795/**
796 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
797 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000798static int board_epox_ep_bx3(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +0000799{
800 return intel_piix4_gpo_set(22, 1);
801}
802
803/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000804 * Suited for Intel SE440BX-2
805 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000806static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +0000807{
808 return intel_piix4_gpo_set(27, 0);
809}
810
811/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000812 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000813 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000814static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000815{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000816 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000817 static struct {
818 uint16_t id;
819 uint8_t base_reg;
820 uint32_t bank0;
821 uint32_t bank1;
822 uint32_t bank2;
823 } intel_ich_gpio_table[] = {
824 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
825 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
826 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
827 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
828 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
829 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
830 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
831 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
832 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
833 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
834 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
835 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
836 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
837 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
838 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
839 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
840 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
841 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
842 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
843 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
844 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
845 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
846 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
847 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
848 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
849 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
850 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
851 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
852 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
853 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
854 {0, 0, 0, 0, 0} /* end marker */
855 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000856
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000857 struct pci_dev *dev;
858 uint16_t base;
859 uint32_t tmp;
860 int i, allowed;
861
862 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000863 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000864 uint16_t device_class;
865 /* libpci before version 2.2.4 does not store class info. */
866 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000867 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000868 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000869 /* Is this device in our list? */
870 for (i = 0; intel_ich_gpio_table[i].id; i++)
871 if (dev->device_id == intel_ich_gpio_table[i].id)
872 break;
873
874 if (intel_ich_gpio_table[i].id)
875 break;
876 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000877 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000878
Uwe Hermann93f66db2008-05-22 21:19:38 +0000879 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000880 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000881 return -1;
882 }
883
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000884 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
885 strapped to zero. From some mobile ICH9 version on, this becomes
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000886 6:1. The mask below catches all. */
887 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000888
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000889 /* check whether the line is allowed */
890 if (gpio < 32)
891 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
892 else if (gpio < 64)
893 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
894 else
895 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
896
897 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000898 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000899 " setting GPIO%02d\n", gpio);
900 return -1;
901 }
902
Sean Nelson316a29f2010-05-07 20:09:04 +0000903 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000904 raise ? "Rais" : "Dropp", gpio);
905
906 if (gpio < 32) {
907 /* Set line to GPIO */
908 tmp = INL(base);
909 /* ICH/ICH0 multiplexes 27/28 on the line set. */
910 if ((gpio == 28) &&
911 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
912 tmp |= 1 << 27;
913 else
914 tmp |= 1 << gpio;
915 OUTL(tmp, base);
916
917 /* As soon as we are talking to ICH8 and above, this register
918 decides whether we can set the gpio or not. */
919 if (dev->device_id > 0x2800) {
920 tmp = INL(base);
921 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000922 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000923 " does not allow setting GPIO%02d\n",
924 gpio);
925 return -1;
926 }
927 }
928
929 /* Set GPIO to OUTPUT */
930 tmp = INL(base + 0x04);
931 tmp &= ~(1 << gpio);
932 OUTL(tmp, base + 0x04);
933
934 /* Raise GPIO line */
935 tmp = INL(base + 0x0C);
936 if (raise)
937 tmp |= 1 << gpio;
938 else
939 tmp &= ~(1 << gpio);
940 OUTL(tmp, base + 0x0C);
941 } else if (gpio < 64) {
942 gpio -= 32;
943
944 /* Set line to GPIO */
945 tmp = INL(base + 0x30);
946 tmp |= 1 << gpio;
947 OUTL(tmp, base + 0x30);
948
949 /* As soon as we are talking to ICH8 and above, this register
950 decides whether we can set the gpio or not. */
951 if (dev->device_id > 0x2800) {
952 tmp = INL(base + 30);
953 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000954 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000955 " does not allow setting GPIO%02d\n",
956 gpio + 32);
957 return -1;
958 }
959 }
960
961 /* Set GPIO to OUTPUT */
962 tmp = INL(base + 0x34);
963 tmp &= ~(1 << gpio);
964 OUTL(tmp, base + 0x34);
965
966 /* Raise GPIO line */
967 tmp = INL(base + 0x38);
968 if (raise)
969 tmp |= 1 << gpio;
970 else
971 tmp &= ~(1 << gpio);
972 OUTL(tmp, base + 0x38);
973 } else {
974 gpio -= 64;
975
976 /* Set line to GPIO */
977 tmp = INL(base + 0x40);
978 tmp |= 1 << gpio;
979 OUTL(tmp, base + 0x40);
980
981 tmp = INL(base + 40);
982 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000983 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000984 "not allow setting GPIO%02d\n", gpio + 64);
985 return -1;
986 }
987
988 /* Set GPIO to OUTPUT */
989 tmp = INL(base + 0x44);
990 tmp &= ~(1 << gpio);
991 OUTL(tmp, base + 0x44);
992
993 /* Raise GPIO line */
994 tmp = INL(base + 0x48);
995 if (raise)
996 tmp |= 1 << gpio;
997 else
998 tmp &= ~(1 << gpio);
999 OUTL(tmp, base + 0x48);
1000 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001001
1002 return 0;
1003}
1004
1005/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001006 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001007 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001008 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001009static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001010{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001011 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001012}
1013
Peter Stuge09c13332009-02-02 22:55:26 +00001014/**
James Lancaster998c9dc2010-03-19 22:39:24 +00001015 * Suited for ASUS A8JM: Intel 945 + ICH7
1016 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001017static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001018{
1019 return intel_ich_gpio_set(34, 1);
1020}
1021
1022/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001023 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001024 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001025static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001026{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001027 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001028}
1029
1030/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001031 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001032 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1033 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1034 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +00001035 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001036static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001037{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001038 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001039}
1040
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001041/**
Michael Karcher03b80e92010-03-07 16:32:32 +00001042 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001043 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1044 * - ASUS P4B533-E: socket478 + 845E + ICH4
1045 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001046 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001047static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001048{
1049 return intel_ich_gpio_set(22, 1);
1050}
1051
1052/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001053 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1054 */
1055
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001056static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001057{
1058 int ret;
1059 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1060 if (!ret)
1061 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1062 if (!ret)
1063 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1064 return ret;
1065}
1066
1067/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001068 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001069 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001070 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001071 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001072static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001073{
1074 return intel_ich_gpio_set(23, 1);
1075}
1076
1077/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001078 * Suited for IBase MB899: i945GM + ICH7.
1079 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001080static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001081{
1082 return intel_ich_gpio_set(26, 1);
1083}
1084
1085/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001086 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1087 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001088static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001089{
1090 int ret;
1091
1092 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1093 ret = intel_ich_gpio_set(22, 1);
1094 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1095 ret = intel_ich_gpio_set(23, 1);
1096
1097 return ret;
1098}
1099
1100/**
1101 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1102 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001103static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001104{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001105 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001106
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001107 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1108 if (!ret)
1109 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001110
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001111 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001112}
1113
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001114/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001115 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1116 */
Michael Karcher06477332010-03-19 22:49:09 +00001117static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001118{
Michael Karcher06477332010-03-19 22:49:09 +00001119 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001120 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001121 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001122
1123 /* VT82C686 Power management */
1124 dev = pci_dev_find(0x1106, 0x3057);
1125 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001126 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001127 return -1;
1128 }
1129
Sean Nelson316a29f2010-05-07 20:09:04 +00001130 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001131 raise ? "Rais" : "Dropp", gpio);
1132
1133 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001134 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001135 switch(gpio)
1136 {
1137 case 0:
1138 tmp &= ~0x03;
1139 break;
1140 case 1:
1141 tmp |= 0x04;
1142 break;
1143 case 2:
1144 tmp |= 0x08;
1145 break;
1146 case 3:
1147 tmp |= 0x10;
1148 break;
1149 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001150 pci_write_byte(dev, 0x54, tmp);
1151
1152 /* PM IO base */
1153 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1154
1155 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001156 tmp = INL(base + 0x4C);
1157 if (raise)
1158 tmp |= 1U << gpio;
1159 else
1160 tmp &= ~(1U << gpio);
1161 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001162
1163 return 0;
1164}
1165
Michael Karcher9f9e6132010-01-09 17:36:06 +00001166/**
Michael Karcher98eff462010-03-24 22:55:56 +00001167 * Suited for Abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001168 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001169static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001170{
1171 return via_apollo_gpo_set(4, 0);
1172}
1173
1174/**
Michael Karcher06477332010-03-19 22:49:09 +00001175 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1176 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001177static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001178{
1179 return via_apollo_gpo_set(0, 0);
1180}
1181
1182/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001183 * Enable some GPIO pin on SiS southbridge.
1184 * Suited for MSI 651M-L: SiS651 / SiS962
1185 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001186static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001187{
1188 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001189 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001190
1191 dev = pci_dev_find(0x1039, 0x0962);
1192 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001193 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001194 return 1;
1195 }
1196
1197 /* Registers 68 and 64 seem like bitmaps */
1198 base = pci_read_word(dev, 0x74);
1199 temp = INW(base + 0x68);
1200 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001201 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001202
1203 temp = INW(base + 0x64);
1204 temp |= (1 << 0); /* Raise output? */
1205 OUTW(temp, base + 0x64);
1206
1207 w836xx_memw_enable(0x2E);
1208
1209 return 0;
1210}
1211
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001212/**
Michael Gold6d52e472009-06-19 13:00:24 +00001213 * Find the runtime registers of an SMSC Super I/O, after verifying its
1214 * chip ID.
1215 *
1216 * Returns the base port of the runtime register block, or 0 on error.
1217 */
1218static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1219 uint8_t logical_device)
1220{
1221 uint16_t rt_port = 0;
1222
1223 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001224 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001225 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001226 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001227 goto out;
1228 }
1229
1230 /* If the runtime block is active, get its address. */
1231 sio_write(sio_port, 0x07, logical_device);
1232 if (sio_read(sio_port, 0x30) & 1) {
1233 rt_port = (sio_read(sio_port, 0x60) << 8)
1234 | sio_read(sio_port, 0x61);
1235 }
1236
1237 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001238 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001239 "Super I/O runtime interface not available.\n");
1240 }
1241out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001242 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001243 return rt_port;
1244}
1245
1246/**
1247 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1248 * connected to GP30 on the Super I/O, and TBL# is always high.
1249 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001250static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001251{
1252 struct pci_dev *dev;
1253 uint16_t rt_port;
1254 uint8_t val;
1255
1256 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1257 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001258 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001259 return -1;
1260 }
1261
Uwe Hermann1432a602009-06-28 23:26:37 +00001262 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001263 if (rt_port == 0)
1264 return -1;
1265
1266 /* Configure the GPIO pin. */
1267 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001268 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001269 OUTB(val, rt_port + 0x33);
1270
1271 /* Disable write protection. */
1272 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001273 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001274 OUTB(val, rt_port + 0x4d);
1275
1276 return 0;
1277}
1278
1279/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001280 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001281 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001282static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001283{
1284 uint16_t id, base;
1285 uint8_t tmp;
1286
1287 /* find the IT8703F */
1288 w836xx_ext_enter(0x2E);
1289 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1290 w836xx_ext_leave(0x2E);
1291
1292 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001293 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001294 return -1;
1295 }
1296
1297 /* Get the GP567 IO base */
1298 w836xx_ext_enter(0x2E);
1299 sio_write(0x2E, 0x07, 0x0C);
1300 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1301 w836xx_ext_leave(0x2E);
1302
1303 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001304 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001305 " Base.\n");
1306 return -1;
1307 }
1308
1309 /* Raise GP51. */
1310 tmp = INB(base);
1311 tmp |= 0x02;
1312 OUTB(tmp, base);
1313
1314 return 0;
1315}
1316
Luc Verhaegen72272912009-09-01 21:22:23 +00001317/*
1318 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1319 * There is only some limited checking on the port numbers.
1320 */
Uwe Hermann43959702010-03-13 17:28:29 +00001321static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001322{
1323 unsigned int port;
1324 uint16_t id, base;
1325 uint8_t tmp;
1326
1327 port = line / 10;
1328 port--;
1329 line %= 10;
1330
1331 /* Check line */
1332 if ((port > 4) || /* also catches unsigned -1 */
1333 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001334 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001335 return -1;
1336 }
1337
1338 /* find the IT8712F */
1339 enter_conf_mode_ite(0x2E);
1340 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1341 exit_conf_mode_ite(0x2E);
1342
1343 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001344 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001345 return -1;
1346 }
1347
1348 /* Get the GPIO base */
1349 enter_conf_mode_ite(0x2E);
1350 sio_write(0x2E, 0x07, 0x07);
1351 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1352 exit_conf_mode_ite(0x2E);
1353
1354 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001355 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001356 " Base.\n");
1357 return -1;
1358 }
1359
1360 /* set GPIO. */
1361 tmp = INB(base + port);
1362 if (raise)
1363 tmp |= 1 << line;
1364 else
1365 tmp &= ~(1 << line);
1366 OUTB(tmp, base + port);
1367
1368 return 0;
1369}
1370
1371/**
Russ Dillbd622d12010-03-09 16:57:06 +00001372 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001373 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1374 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001375 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001376static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001377{
1378 return it8712f_gpio_set(32, 1);
1379}
1380
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001381#endif
1382
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001383/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001384 * Below is the list of boards which need a special "board enable" code in
1385 * flashrom before their ROM chip can be accessed/written to.
1386 *
1387 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1388 * to the respective tables in print.c. Thanks!
1389 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001390 * We use 2 sets of IDs here, you're free to choose which is which. This
1391 * is to provide a very high degree of certainty when matching a board on
1392 * the basis of subsystem/card IDs. As not every vendor handles
1393 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001394 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001395 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001396 * NULLed if they don't identify the board fully and if you can't use DMI.
1397 * But please take care to provide an as complete set of pci ids as possible;
1398 * autodetection is the preferred behaviour and we would like to make sure that
1399 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001400 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001401 * If PCI IDs are not sufficient for board matching, the match can be further
1402 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001403 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001404 * substring match, unless it is anchored to the beginning (with a ^ in front)
1405 * or the end (with a $ at the end). Both anchors may be specified at the
1406 * same time to match the full field.
1407 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001408 * When a board is matched through DMI, the first and second main PCI IDs
1409 * and the first subsystem PCI ID have to match as well. If you specify the
1410 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1411 * subsystem ID of that device is indeed zero.
1412 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001413 * The coreboot ids are used two fold. When running with a coreboot firmware,
1414 * the ids uniquely matches the coreboot board identification string. When a
1415 * legacy bios is installed and when autodetection is not possible, these ids
1416 * can be used to identify the board through the -m command line argument.
1417 *
1418 * When a board is identified through its coreboot ids (in both cases), the
1419 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001420 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001421
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001422/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001423struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001424
Michael Karcher0bdc0922010-02-28 01:33:48 +00001425 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001426#if defined(__i386__) || defined(__x86_64__)
Sean Nelsonc94746d2010-03-19 23:00:07 +00001427 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001428 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001429 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001430 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher8f10d242010-04-11 21:01:06 +00001431 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Michael Karcher98eff462010-03-24 22:55:56 +00001432 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001433 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001434 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001435 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001436 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1437 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1438 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001439 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001440 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001441 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001442 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001443 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001444 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001445 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001446 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcherb2184c12010-03-07 16:42:55 +00001447 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001448 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001449 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001450 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001451 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001452 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001453 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1454 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1455 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1456 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1457 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1458 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1459 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1460 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1461 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1462 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001463 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001464 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001465 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001466 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1467 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001468 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001469 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001470 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001471 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1472 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001473 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001474 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001475 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001476 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001477 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001478 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1479 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1480 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1481 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1482 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1483 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001484 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001485 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001486 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1487 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1488 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001489 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001490 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001491 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001492 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001493 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1494 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001495#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001496 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001497};
1498
Uwe Hermannffec5f32007-08-23 16:08:21 +00001499/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001500 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001501 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001502 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001503static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1504 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001505{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001506 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001507 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001508
Uwe Hermanna93045c2009-05-09 00:47:04 +00001509 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001510 if (vendor && (!board->lb_vendor
1511 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001512 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001513
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001514 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001515 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001516
Uwe Hermanna7e05482007-05-09 10:17:44 +00001517 if (!pci_dev_find(board->first_vendor, board->first_device))
1518 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001519
Uwe Hermanna7e05482007-05-09 10:17:44 +00001520 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001521 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001522 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001523
1524 if (vendor)
1525 return board;
1526
1527 if (partmatch) {
1528 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001529 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1530 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001531 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001532 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001533 return NULL;
1534 }
1535 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001536 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001537
Peter Stuge6b53fed2008-01-27 16:21:21 +00001538 if (partmatch)
1539 return partmatch;
1540
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001541 if (!partvendor_from_cbtable) {
1542 /* Only warn if the mainboard type was not gathered from the
1543 * coreboot table. If it was, the coreboot implementor is
1544 * expected to fix flashrom, too.
1545 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001546 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001547 vendor, part);
1548 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001549 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001550}
1551
Uwe Hermannffec5f32007-08-23 16:08:21 +00001552/**
1553 * Match boards on PCI IDs and subsystem IDs.
1554 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001555 */
1556static struct board_pciid_enable *board_match_pci_card_ids(void)
1557{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001558 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001559
Uwe Hermanna93045c2009-05-09 00:47:04 +00001560 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001561 if ((!board->first_card_vendor || !board->first_card_device) &&
1562 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001563 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001564
Uwe Hermanna7e05482007-05-09 10:17:44 +00001565 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001566 board->first_card_vendor,
1567 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001568 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001569
Uwe Hermanna7e05482007-05-09 10:17:44 +00001570 if (board->second_vendor) {
1571 if (board->second_card_vendor) {
1572 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001573 board->second_device,
1574 board->second_card_vendor,
1575 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001576 continue;
1577 } else {
1578 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001579 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001580 continue;
1581 }
1582 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001583
Michael Karcher6701ee82010-01-20 14:14:11 +00001584 if (board->dmi_pattern) {
1585 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001586 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001587 " DMI info unavailable.\n",
1588 board->vendor_name, board->board_name);
1589 continue;
1590 } else {
1591 if (!dmi_match(board->dmi_pattern))
1592 continue;
1593 }
1594 }
1595
Uwe Hermanna7e05482007-05-09 10:17:44 +00001596 return board;
1597 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001598
Uwe Hermanna7e05482007-05-09 10:17:44 +00001599 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001600}
1601
Uwe Hermann372eeb52007-12-04 21:49:06 +00001602int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001603{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001604 struct board_pciid_enable *board = NULL;
1605 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001606
Peter Stuge6b53fed2008-01-27 16:21:21 +00001607 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001608 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001609
Uwe Hermanna7e05482007-05-09 10:17:44 +00001610 if (!board)
1611 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001612
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001613 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001614 if (!force_boardenable) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001615 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001616 "code has not been tested, and thus will not not be executed by default.\n"
1617 "Depending on your hardware environment, erasing, writing or even probing\n"
1618 "can fail without running the board specific code.\n\n"
1619 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001620 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001621 board->vendor_name, board->board_name);
1622 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001623 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001624 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001625 "Please report success/failure to flashrom@flashrom.org.\n");
1626 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001627 }
1628
Uwe Hermanna7e05482007-05-09 10:17:44 +00001629 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001630 if (board->max_rom_decode_parallel)
1631 max_rom_decode.parallel =
1632 board->max_rom_decode_parallel * 1024;
1633
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001634 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001635 msg_pinfo("Disabling flash write protection for "
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001636 "board \"%s %s\"... ", board->vendor_name,
1637 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001638
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001639 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001640 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001641 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001642 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001643 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001644 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001645 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001646
Uwe Hermanna7e05482007-05-09 10:17:44 +00001647 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001648}