blob: 0f72110dc59867d1a54cd8f1ebda0f0c5d2abb24 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermann48ec1b12010-08-08 17:01:18 +000099/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000137}
138
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
Michael Karcherea36c9c2010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 }
249
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
Michael Karcher979d9252010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000293 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000313/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000315 *
316 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000319 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000321{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000323}
324
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000325/*
Joshua Roysf280a382010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000336/*
Michael Karcherea36c9c2010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000341 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000347/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000349 *
350 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000352 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000354{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000356}
357
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000358/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000365{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000367}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000368
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000369/*
David Borgb6417a62010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000374{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000381}
382
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000383/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000384 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000390 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000391static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000392{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000393 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000394
Luc Verhaegen73d21192009-12-23 00:54:26 +0000395 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000396}
397
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000398/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000399 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000400 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000401 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000402static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000403{
404 w836xx_memw_enable(0x4E);
405
406 return 0;
407}
408
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000409/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000410 * Suited for all boards with ITE IT8705F.
411 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000412 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000413int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000414{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000415 uint8_t tmp;
416 int ret = 0;
417
Luc Verhaegen21f54962010-01-20 14:45:07 +0000418 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000419 tmp = sio_read(port, 0x24);
420 /* Check if at least one flash segment is enabled. */
421 if (tmp & 0xf0) {
422 /* The IT8705F will respond to LPC cycles and translate them. */
423 buses_supported = CHIP_BUSTYPE_PARALLEL;
424 /* Flash ROM I/F Writes Enable */
425 tmp |= 0x04;
426 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
427 if (tmp & 0x02) {
428 /* The data sheet contradicts itself about max size. */
429 max_rom_decode.parallel = 1024 * 1024;
430 msg_pinfo("IT8705F with very unusual settings. Please "
431 "send the output of \"flashrom -V\" to \n"
432 "flashrom@flashrom.org to help us finish "
433 "support for your Super I/O. Thanks.\n");
434 ret = 1;
435 } else if (tmp & 0x08) {
436 max_rom_decode.parallel = 512 * 1024;
437 } else {
438 max_rom_decode.parallel = 256 * 1024;
439 }
440 /* Safety checks. The data sheet is unclear here: Segments 1+3
441 * overlap, no segment seems to cover top - 1MB to top - 512kB.
442 * We assume that certain combinations make no sense.
443 */
444 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
445 (!(tmp & 0x10)) || /* 128 kB dis */
446 (!(tmp & 0x40))) { /* 256/512 kB dis */
447 msg_perr("Inconsistent IT8705F decode size!\n");
448 ret = 1;
449 }
450 if (sio_read(port, 0x25) != 0) {
451 msg_perr("IT8705F flash data pins disabled!\n");
452 ret = 1;
453 }
454 if (sio_read(port, 0x26) != 0) {
455 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
456 ret = 1;
457 }
458 if (sio_read(port, 0x27) != 0) {
459 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
460 ret = 1;
461 }
462 if ((sio_read(port, 0x29) & 0x10) != 0) {
463 msg_perr("IT8705F flash write enable pin disabled!\n");
464 ret = 1;
465 }
466 if ((sio_read(port, 0x29) & 0x08) != 0) {
467 msg_perr("IT8705F flash chip select pin disabled!\n");
468 ret = 1;
469 }
470 if ((sio_read(port, 0x29) & 0x04) != 0) {
471 msg_perr("IT8705F flash read strobe pin disabled!\n");
472 ret = 1;
473 }
474 if ((sio_read(port, 0x29) & 0x03) != 0) {
475 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
476 /* Not really an error if you use flash chips smaller
477 * than 256 kByte, but such a configuration is unlikely.
478 */
479 ret = 1;
480 }
481 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
482 max_rom_decode.parallel);
483 if (ret) {
484 msg_pinfo("Not enabling IT8705F flash write.\n");
485 } else {
486 sio_write(port, 0x24, tmp);
487 }
488 } else {
489 msg_pdbg("No IT8705F flash segment enabled.\n");
490 /* Not sure if this is an error or not. */
491 ret = 0;
492 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000493 exit_conf_mode_ite(port);
494
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000495 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000496}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000497
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000498static int pc87360_gpio_set(uint8_t gpio, int raise)
499{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000500 static const int bankbase[] = {0, 4, 8, 10, 12};
501 int gpio_bank = gpio / 8;
502 int gpio_pin = gpio % 8;
503 uint16_t baseport;
504 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000505
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000506 if (gpio_bank > 4) {
507 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
508 return -1;
509 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000510
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000511 id = sio_read(0x2E, 0x20);
512 if (id != 0xE1) {
513 msg_perr("PC87360: unexpected ID %02x\n", id);
514 return -1;
515 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000516
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000517 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
518 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
519 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
520 msg_perr("PC87360: invalid GPIO base address %04x\n",
521 baseport);
522 return -1;
523 }
524 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
525 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
526 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000527
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000528 val = INB(baseport + bankbase[gpio_bank]);
529 if (raise)
530 val |= 1 << gpio_pin;
531 else
532 val &= ~(1 << gpio_pin);
533 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000534
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000535 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000536}
537
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000538/*
539 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000540 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000541static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000542{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000543 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000544 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000545 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000546
Luc Verhaegen73d21192009-12-23 00:54:26 +0000547 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
548 switch (dev->device_id) {
549 case 0x3177: /* VT8235 */
550 case 0x3227: /* VT8237R */
551 case 0x3337: /* VT8237A */
552 break;
553 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000554 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000555 return -1;
556 }
557
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000558 if ((gpio >= 12) && (gpio <= 15)) {
559 /* GPIO12-15 -> output */
560 val = pci_read_byte(dev, 0xE4);
561 val |= 0x10;
562 pci_write_byte(dev, 0xE4, val);
563 } else if (gpio == 9) {
564 /* GPIO9 -> Output */
565 val = pci_read_byte(dev, 0xE4);
566 val |= 0x20;
567 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000568 } else if (gpio == 5) {
569 val = pci_read_byte(dev, 0xE4);
570 val |= 0x01;
571 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000572 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000573 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000574 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000575 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000576 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000577
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000578 /* We need the I/O Base Address for this board's flash enable. */
579 base = pci_read_word(dev, 0x88) & 0xff80;
580
David Bartleyf58d3642009-12-09 07:53:01 +0000581 offset = 0x4C + gpio / 8;
582 bit = 0x01 << (gpio % 8);
583
584 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000585 if (raise)
586 val |= bit;
587 else
588 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000589 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000590
Uwe Hermanna7e05482007-05-09 10:17:44 +0000591 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000592}
593
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000594/*
595 * Suited for:
596 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000597 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000598static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000599{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000600 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
601 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000602}
603
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000604/*
605 * Suited for:
606 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000607 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000608static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000609{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000610 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000611}
612
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000613/*
614 * Suited for:
615 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000616 *
617 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
618 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000619 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000620static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000621{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000622 return via_vt823x_gpio_set(15, 1);
623}
624
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000625/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000626 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
627 *
628 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000629 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
630 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000631 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000632static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000633{
634 int ret;
635
636 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000637 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000638
Luc Verhaegen73d21192009-12-23 00:54:26 +0000639 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000640}
641
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000642/*
643 * Suited for:
644 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000645 *
646 * This is rather nasty code, but there's no way to do this cleanly.
647 * We're basically talking to some unknown device on SMBus, my guess
648 * is that it is the Winbond W83781D that lives near the DIP BIOS.
649 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000650static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000651{
652 uint8_t tmp;
653 int i;
654
655#define ASUSP5A_LOOP 5000
656
Andriy Gapon65c1b862008-05-22 13:22:45 +0000657 OUTB(0x00, 0xE807);
658 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000659
Andriy Gapon65c1b862008-05-22 13:22:45 +0000660 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000661
662 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000663 OUTB(0xE1, 0xFF);
664 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000665 break;
666 }
667
668 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000669 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000670 return -1;
671 }
672
Andriy Gapon65c1b862008-05-22 13:22:45 +0000673 OUTB(0x20, 0xE801);
674 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000675
Andriy Gapon65c1b862008-05-22 13:22:45 +0000676 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000677
678 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000679 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000680 if (tmp & 0x70)
681 break;
682 }
683
684 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000685 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000686 return -1;
687 }
688
Andriy Gapon65c1b862008-05-22 13:22:45 +0000689 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000690 tmp &= ~0x02;
691
Andriy Gapon65c1b862008-05-22 13:22:45 +0000692 OUTB(0x00, 0xE807);
693 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000694
Andriy Gapon65c1b862008-05-22 13:22:45 +0000695 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000696
Andriy Gapon65c1b862008-05-22 13:22:45 +0000697 OUTB(0xFF, 0xE800);
698 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000699
Andriy Gapon65c1b862008-05-22 13:22:45 +0000700 OUTB(0x20, 0xE801);
701 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000702
Andriy Gapon65c1b862008-05-22 13:22:45 +0000703 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000704
705 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000706 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000707 if (tmp & 0x70)
708 break;
709 }
710
711 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000712 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000713 return -1;
714 }
715
716 return 0;
717}
718
Luc Verhaegena7e30502009-12-09 11:39:02 +0000719/*
720 * Set GPIO lines in the Broadcom HT-1000 southbridge.
721 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000722 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +0000723 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000724static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000725{
726 /* GPIO 0 reg from PM regs */
727 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
728 sio_mask(0xcd6, 0x44, 0x24, 0x24);
729
730 return 0;
731}
732
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000733/*
734 * Set GPIO lines in the Broadcom HT-1000 southbridge.
735 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000736 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000737 */
738static int board_hp_dl165_g6_enable(void)
739{
740 /* Variant of DL145, with slightly different pin placement. */
741 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
742 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
743
744 return 0;
745}
746
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000747static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000748{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000749 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000750 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000751
752 return 0;
753}
754
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000755/*
756 * Suited for:
757 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000758 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000759static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000760{
761 struct pci_dev *dev;
762
763 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
764 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000765 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000766 return -1;
767 }
768
769 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
770 pci_write_byte(dev, 0x92, 0);
771
772 return 0;
773}
774
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000775/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000776 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000777 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000778static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000779{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000780 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000781 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000782 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000783 uint8_t tmp;
784
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000785 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000786 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000787 return -1;
788 }
789
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000790 /* First, check the ISA Bridge */
791 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000792 switch (dev->device_id) {
793 case 0x0030: /* CK804 */
794 case 0x0050: /* MCP04 */
795 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000796 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000797 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000798 case 0x0260: /* MCP51 */
799 case 0x0364: /* MCP55 */
800 /* find SMBus controller on *this* southbridge */
801 /* The infamous Tyan S2915-E has two south bridges; they are
802 easily told apart from each other by the class of the
803 LPC bridge, but have the same SMBus bridge IDs */
804 if (dev->func != 0) {
805 msg_perr("MCP LPC bridge at unexpected function"
806 " number %d\n", dev->func);
807 return -1;
808 }
809
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000810#if PCI_LIB_VERSION >= 0x020200
Michael Karcher2ead2e22010-06-01 16:09:06 +0000811 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000812#else
813 /* pciutils/libpci before version 2.2 is too old to support
814 * PCI domains. Such old machines usually don't have domains
815 * besides domain 0, so this is not a problem.
816 */
817 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
818#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +0000819 if (!dev) {
820 msg_perr("MCP SMBus controller could not be found\n");
821 return -1;
822 }
823 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
824 if (devclass != 0x0C05) {
825 msg_perr("Unexpected device class %04x for SMBus"
826 " controller\n", devclass);
827 return -1;
828 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000829 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000830 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000831 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000832 return -1;
833 }
834
835 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
836 base += 0xC0;
837
838 tmp = INB(base + gpio);
839 tmp &= ~0x0F; /* null lower nibble */
840 tmp |= 0x04; /* gpio -> output. */
841 if (raise)
842 tmp |= 0x01;
843 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000844
845 return 0;
846}
847
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000848/*
849 * Suited for:
850 * - ASUS A8N-LA: NVIDIA MCP51
851 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +0000852 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000853static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000854{
855 return nvidia_mcp_gpio_set(0x00, 1);
856}
857
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000858/*
859 * Suited for:
860 * - abit KN8 Ultra: NVIDIA CK804
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000861 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000862static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000863{
864 return nvidia_mcp_gpio_set(0x02, 0);
865}
866
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000867/*
868 * Suited for:
869 * - MSI K8N Neo4: NVIDIA CK804
870 * - MSI K8N GM2-L: NVIDIA MCP51
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000871 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000872static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000873{
874 return nvidia_mcp_gpio_set(0x02, 1);
875}
876
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000877/*
878 * Suited for:
879 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
880 *
881 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
882 * board. We can't tell the SMBus logical devices apart, but we
883 * can tell the LPC bridge functions apart.
884 * We need to choose the SMBus bridge next to the LPC bridge with
885 * ID 0x364 and the "LPC bridge" class.
886 * b) #TBL is hardwired on that board to a pull-down. It can be
887 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +0000888 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000889static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000890{
891 return nvidia_mcp_gpio_set(0x05, 1);
892}
893
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000894/*
895 * Suited for:
896 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +0000897 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000898static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000899{
900 return nvidia_mcp_gpio_set(0x08, 1);
901}
902
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000903/*
904 * Suited for:
905 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000906 */
Michael Karcher51825082010-06-12 23:14:03 +0000907static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000908{
909 return nvidia_mcp_gpio_set(0x0c, 1);
910}
911
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000912/*
913 * Suited for:
914 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +0000915 */
916static int nvidia_mcp_gpio4_lower(void)
917{
918 return nvidia_mcp_gpio_set(0x04, 0);
919}
920
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000921/*
922 * Suited for:
923 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000924 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000925static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000926{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000927 return nvidia_mcp_gpio_set(0x10, 1);
928}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000929
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000930/*
931 * Suited for:
932 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000933 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000934static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000935{
936 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000937}
938
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000939/*
940 * Suited for:
941 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000942 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000943static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000944{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000945 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000946}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000947
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000948/*
949 * Suited for:
950 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000951 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000952static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000953{
954#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000955#define DBE6x_PRI_BOOT_LOC_SHIFT 2
956#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
957#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000958#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
959#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
960#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000961#define DBE6x_BOOT_LOC_FLASH 2
962#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000963
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000964 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000965 unsigned long boot_loc;
966
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000967 /* Geode only has a single core */
968 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000969 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000970
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000971 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000972
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000973 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000974 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
975 boot_loc = DBE6x_BOOT_LOC_FWHUB;
976 else
977 boot_loc = DBE6x_BOOT_LOC_FLASH;
978
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000979 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
980 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000981 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000982
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000983 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000984
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000985 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000986
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000987 return 0;
988}
989
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000990/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000991 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000992 */
993static int intel_piix4_gpo_set(unsigned int gpo, int raise)
994{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000995 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000996 struct pci_dev *dev;
997 uint32_t tmp, base;
998
999 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1000 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001001 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001002 return -1;
1003 }
1004
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001005 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001006 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001007 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001008 return -1;
1009 }
1010
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001011 /* These are dual function pins which are most likely in use already. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001012 if (((gpo >= 1) && (gpo <= 7)) ||
1013 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001014 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001015 return -1;
1016 }
1017
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001018 /* Dual function that need special enable. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001019 if ((gpo >= 22) && (gpo <= 26)) {
1020 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
1021 switch (gpo) {
1022 case 22: /* XBUS: XDIR#/GPO22 */
1023 case 23: /* XBUS: XOE#/GPO23 */
1024 tmp |= 1 << 28;
1025 break;
1026 case 24: /* RTCSS#/GPO24 */
1027 tmp |= 1 << 29;
1028 break;
1029 case 25: /* RTCALE/GPO25 */
1030 tmp |= 1 << 30;
1031 break;
1032 case 26: /* KBCSS#/GPO26 */
1033 tmp |= 1 << 31;
1034 break;
1035 }
1036 pci_write_long(dev, 0xB0, tmp);
1037 }
1038
1039 /* GPO {0,8,27,28,30} are always available. */
1040
1041 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1042 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001043 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001044 return -1;
1045 }
1046
1047 /* PM IO base */
1048 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1049
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001050 gpo_byte = gpo >> 3;
1051 gpo_bit = gpo & 7;
1052 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001053 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001054 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001055 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001056 tmp &= ~(0x01 << gpo_bit);
1057 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001058
1059 return 0;
1060}
1061
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001062/*
1063 * Suited for:
1064 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001065 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001066static int board_epox_ep_bx3(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001067{
1068 return intel_piix4_gpo_set(22, 1);
1069}
1070
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001071/*
1072 * Suited for:
1073 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001074 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001075static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001076{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001077 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001078}
1079
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001080/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001081 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001082 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001083static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001084{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001085 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001086 static struct {
1087 uint16_t id;
1088 uint8_t base_reg;
1089 uint32_t bank0;
1090 uint32_t bank1;
1091 uint32_t bank2;
1092 } intel_ich_gpio_table[] = {
1093 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1094 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1095 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1096 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1097 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1098 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1099 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1100 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1101 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1102 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1103 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1104 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1105 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1106 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1107 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1108 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1109 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1110 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1111 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1112 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1113 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1114 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1115 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1116 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1117 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1118 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1119 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1120 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1121 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1122 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1123 {0, 0, 0, 0, 0} /* end marker */
1124 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001125
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001126 struct pci_dev *dev;
1127 uint16_t base;
1128 uint32_t tmp;
1129 int i, allowed;
1130
1131 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001132 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001133 uint16_t device_class;
1134 /* libpci before version 2.2.4 does not store class info. */
1135 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001136 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001137 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001138 /* Is this device in our list? */
1139 for (i = 0; intel_ich_gpio_table[i].id; i++)
1140 if (dev->device_id == intel_ich_gpio_table[i].id)
1141 break;
1142
1143 if (intel_ich_gpio_table[i].id)
1144 break;
1145 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001146 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001147
Uwe Hermann93f66db2008-05-22 21:19:38 +00001148 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001149 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001150 return -1;
1151 }
1152
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001153 /*
1154 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1155 * strapped to zero. From some mobile ICH9 version on, this becomes
1156 * 6:1. The mask below catches all.
1157 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001158 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001159
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001160 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001161 if (gpio < 32)
1162 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1163 else if (gpio < 64)
1164 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1165 else
1166 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1167
1168 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001169 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001170 " setting GPIO%02d\n", gpio);
1171 return -1;
1172 }
1173
Sean Nelson316a29f2010-05-07 20:09:04 +00001174 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001175 raise ? "Rais" : "Dropp", gpio);
1176
1177 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001178 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001179 tmp = INL(base);
1180 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1181 if ((gpio == 28) &&
1182 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1183 tmp |= 1 << 27;
1184 else
1185 tmp |= 1 << gpio;
1186 OUTL(tmp, base);
1187
1188 /* As soon as we are talking to ICH8 and above, this register
1189 decides whether we can set the gpio or not. */
1190 if (dev->device_id > 0x2800) {
1191 tmp = INL(base);
1192 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001193 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001194 " does not allow setting GPIO%02d\n",
1195 gpio);
1196 return -1;
1197 }
1198 }
1199
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001200 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001201 tmp = INL(base + 0x04);
1202 tmp &= ~(1 << gpio);
1203 OUTL(tmp, base + 0x04);
1204
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001205 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001206 tmp = INL(base + 0x0C);
1207 if (raise)
1208 tmp |= 1 << gpio;
1209 else
1210 tmp &= ~(1 << gpio);
1211 OUTL(tmp, base + 0x0C);
1212 } else if (gpio < 64) {
1213 gpio -= 32;
1214
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001215 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001216 tmp = INL(base + 0x30);
1217 tmp |= 1 << gpio;
1218 OUTL(tmp, base + 0x30);
1219
1220 /* As soon as we are talking to ICH8 and above, this register
1221 decides whether we can set the gpio or not. */
1222 if (dev->device_id > 0x2800) {
1223 tmp = INL(base + 30);
1224 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001225 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001226 " does not allow setting GPIO%02d\n",
1227 gpio + 32);
1228 return -1;
1229 }
1230 }
1231
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001232 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001233 tmp = INL(base + 0x34);
1234 tmp &= ~(1 << gpio);
1235 OUTL(tmp, base + 0x34);
1236
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001237 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001238 tmp = INL(base + 0x38);
1239 if (raise)
1240 tmp |= 1 << gpio;
1241 else
1242 tmp &= ~(1 << gpio);
1243 OUTL(tmp, base + 0x38);
1244 } else {
1245 gpio -= 64;
1246
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001247 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001248 tmp = INL(base + 0x40);
1249 tmp |= 1 << gpio;
1250 OUTL(tmp, base + 0x40);
1251
1252 tmp = INL(base + 40);
1253 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001254 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001255 "not allow setting GPIO%02d\n", gpio + 64);
1256 return -1;
1257 }
1258
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001259 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001260 tmp = INL(base + 0x44);
1261 tmp &= ~(1 << gpio);
1262 OUTL(tmp, base + 0x44);
1263
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001264 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001265 tmp = INL(base + 0x48);
1266 if (raise)
1267 tmp |= 1 << gpio;
1268 else
1269 tmp &= ~(1 << gpio);
1270 OUTL(tmp, base + 0x48);
1271 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001272
1273 return 0;
1274}
1275
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001276/*
1277 * Suited for:
1278 * - abit IP35: Intel P35 + ICH9R
1279 * - abit IP35 Pro: Intel P35 + ICH9R
Uwe Hermann93f66db2008-05-22 21:19:38 +00001280 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001281static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001282{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001283 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001284}
1285
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001286/*
1287 * Suited for:
1288 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001289 */
1290static int intel_ich_gpio18_raise(void)
1291{
1292 return intel_ich_gpio_set(18, 1);
1293}
1294
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001295/*
1296 * Suited for:
1297 * - ASUS A8JM: Intel 945 + ICH7
James Lancaster998c9dc2010-03-19 22:39:24 +00001298 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001299static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001300{
1301 return intel_ich_gpio_set(34, 1);
1302}
1303
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001304/*
1305 * Suited for:
1306 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001307 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001308static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001309{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001310 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001311}
1312
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001313/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001314 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001315 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1316 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
1317 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
1318 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1319 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001320 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001321static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001322{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001323 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001324}
1325
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001326/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001327 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001328 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001329 * - ASUS P4B533-E: socket478 + 845E + ICH4
1330 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001331 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001332static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001333{
1334 return intel_ich_gpio_set(22, 1);
1335}
1336
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001337/*
1338 * Suited for:
1339 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001340 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001341static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001342{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001343 int ret;
1344 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1345 if (!ret)
1346 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1347 if (!ret)
1348 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1349 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001350}
1351
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001352/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001353 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001354 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1355 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1356 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001357 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001358static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001359{
1360 return intel_ich_gpio_set(23, 1);
1361}
1362
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001363/*
1364 * Suited for:
1365 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001366 */
1367static int intel_ich_gpio25_raise(void)
1368{
1369 return intel_ich_gpio_set(25, 1);
1370}
1371
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001372/*
1373 * Suited for:
1374 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001375 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001376static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001377{
1378 return intel_ich_gpio_set(26, 1);
1379}
1380
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001381/*
1382 * Suited for:
1383 * - P4SD-LA (HP OEM): i865 + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001384 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Michael Karcher87c90992010-07-24 11:03:48 +00001385 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001386static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001387{
1388 return intel_ich_gpio_set(32, 1);
1389}
1390
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001391/*
1392 * Suited for:
1393 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001394 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001395static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001396{
1397 int ret;
1398
1399 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1400 ret = intel_ich_gpio_set(22, 1);
1401 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1402 ret = intel_ich_gpio_set(23, 1);
1403
1404 return ret;
1405}
1406
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001407/*
1408 * Suited for:
1409 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001410 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001411static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001412{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001413 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001414
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001415 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1416 if (!ret)
1417 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001418
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001419 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001420}
1421
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001422/*
1423 * Suited for:
1424 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001425 */
Michael Karcher06477332010-03-19 22:49:09 +00001426static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001427{
Michael Karcher06477332010-03-19 22:49:09 +00001428 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001429 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001430 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001431
1432 /* VT82C686 Power management */
1433 dev = pci_dev_find(0x1106, 0x3057);
1434 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001435 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001436 return -1;
1437 }
1438
Sean Nelson316a29f2010-05-07 20:09:04 +00001439 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001440 raise ? "Rais" : "Dropp", gpio);
1441
1442 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001443 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001444 switch(gpio)
1445 {
1446 case 0:
1447 tmp &= ~0x03;
1448 break;
1449 case 1:
1450 tmp |= 0x04;
1451 break;
1452 case 2:
1453 tmp |= 0x08;
1454 break;
1455 case 3:
1456 tmp |= 0x10;
1457 break;
1458 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001459 pci_write_byte(dev, 0x54, tmp);
1460
1461 /* PM IO base */
1462 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1463
1464 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001465 tmp = INL(base + 0x4C);
1466 if (raise)
1467 tmp |= 1U << gpio;
1468 else
1469 tmp &= ~(1U << gpio);
1470 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001471
1472 return 0;
1473}
1474
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001475/*
1476 * Suited for:
1477 * - abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001478 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001479static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001480{
1481 return via_apollo_gpo_set(4, 0);
1482}
1483
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001484/*
1485 * Suited for:
1486 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00001487 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001488static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001489{
1490 return via_apollo_gpo_set(0, 0);
1491}
1492
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001493/*
Michael Karcher9f9e6132010-01-09 17:36:06 +00001494 * Enable some GPIO pin on SiS southbridge.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001495 *
1496 * Suited for:
1497 * - MSI 651M-L: SiS651 / SiS962
Michael Karcher9f9e6132010-01-09 17:36:06 +00001498 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001499static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001500{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001501 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001502 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001503
1504 dev = pci_dev_find(0x1039, 0x0962);
1505 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001506 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001507 return 1;
1508 }
1509
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001510 /* Registers 68 and 64 seem like bitmaps. */
Michael Karcher9f9e6132010-01-09 17:36:06 +00001511 base = pci_read_word(dev, 0x74);
1512 temp = INW(base + 0x68);
1513 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001514 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001515
1516 temp = INW(base + 0x64);
1517 temp |= (1 << 0); /* Raise output? */
1518 OUTW(temp, base + 0x64);
1519
1520 w836xx_memw_enable(0x2E);
1521
1522 return 0;
1523}
1524
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001525/*
Michael Gold6d52e472009-06-19 13:00:24 +00001526 * Find the runtime registers of an SMSC Super I/O, after verifying its
1527 * chip ID.
1528 *
1529 * Returns the base port of the runtime register block, or 0 on error.
1530 */
1531static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1532 uint8_t logical_device)
1533{
1534 uint16_t rt_port = 0;
1535
1536 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001537 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001538 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001539 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001540 goto out;
1541 }
1542
1543 /* If the runtime block is active, get its address. */
1544 sio_write(sio_port, 0x07, logical_device);
1545 if (sio_read(sio_port, 0x30) & 1) {
1546 rt_port = (sio_read(sio_port, 0x60) << 8)
1547 | sio_read(sio_port, 0x61);
1548 }
1549
1550 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001551 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001552 "Super I/O runtime interface not available.\n");
1553 }
1554out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001555 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001556 return rt_port;
1557}
1558
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001559/*
1560 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00001561 * connected to GP30 on the Super I/O, and TBL# is always high.
1562 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001563static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001564{
1565 struct pci_dev *dev;
1566 uint16_t rt_port;
1567 uint8_t val;
1568
1569 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1570 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001571 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001572 return -1;
1573 }
1574
Uwe Hermann1432a602009-06-28 23:26:37 +00001575 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001576 if (rt_port == 0)
1577 return -1;
1578
1579 /* Configure the GPIO pin. */
1580 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001581 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001582 OUTB(val, rt_port + 0x33);
1583
1584 /* Disable write protection. */
1585 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001586 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001587 OUTB(val, rt_port + 0x4d);
1588
1589 return 0;
1590}
1591
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001592/*
1593 * Suited for:
1594 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001595 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001596static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001597{
1598 uint16_t id, base;
1599 uint8_t tmp;
1600
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001601 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001602 w836xx_ext_enter(0x2E);
1603 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1604 w836xx_ext_leave(0x2E);
1605
1606 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001607 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001608 return -1;
1609 }
1610
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001611 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001612 w836xx_ext_enter(0x2E);
1613 sio_write(0x2E, 0x07, 0x0C);
1614 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1615 w836xx_ext_leave(0x2E);
1616
1617 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001618 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001619 " Base.\n");
1620 return -1;
1621 }
1622
1623 /* Raise GP51. */
1624 tmp = INB(base);
1625 tmp |= 0x02;
1626 OUTB(tmp, base);
1627
1628 return 0;
1629}
1630
Luc Verhaegen72272912009-09-01 21:22:23 +00001631/*
1632 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1633 * There is only some limited checking on the port numbers.
1634 */
Uwe Hermann43959702010-03-13 17:28:29 +00001635static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001636{
1637 unsigned int port;
1638 uint16_t id, base;
1639 uint8_t tmp;
1640
1641 port = line / 10;
1642 port--;
1643 line %= 10;
1644
1645 /* Check line */
1646 if ((port > 4) || /* also catches unsigned -1 */
1647 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001648 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001649 return -1;
1650 }
1651
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001652 /* Find the IT8712F. */
Luc Verhaegen72272912009-09-01 21:22:23 +00001653 enter_conf_mode_ite(0x2E);
1654 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1655 exit_conf_mode_ite(0x2E);
1656
1657 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001658 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001659 return -1;
1660 }
1661
1662 /* Get the GPIO base */
1663 enter_conf_mode_ite(0x2E);
1664 sio_write(0x2E, 0x07, 0x07);
1665 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1666 exit_conf_mode_ite(0x2E);
1667
1668 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001669 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001670 " Base.\n");
1671 return -1;
1672 }
1673
1674 /* set GPIO. */
1675 tmp = INB(base + port);
1676 if (raise)
1677 tmp |= 1 << line;
1678 else
1679 tmp &= ~(1 << line);
1680 OUTB(tmp, base + port);
1681
1682 return 0;
1683}
1684
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001685/*
Russ Dillbd622d12010-03-09 16:57:06 +00001686 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001687 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1688 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001689 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001690static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001691{
1692 return it8712f_gpio_set(32, 1);
1693}
1694
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001695#endif
1696
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001697/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001698 * Below is the list of boards which need a special "board enable" code in
1699 * flashrom before their ROM chip can be accessed/written to.
1700 *
1701 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1702 * to the respective tables in print.c. Thanks!
1703 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001704 * We use 2 sets of IDs here, you're free to choose which is which. This
1705 * is to provide a very high degree of certainty when matching a board on
1706 * the basis of subsystem/card IDs. As not every vendor handles
1707 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001708 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001709 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001710 * NULLed if they don't identify the board fully and if you can't use DMI.
1711 * But please take care to provide an as complete set of pci ids as possible;
1712 * autodetection is the preferred behaviour and we would like to make sure that
1713 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001714 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001715 * If PCI IDs are not sufficient for board matching, the match can be further
1716 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001717 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001718 * substring match, unless it is anchored to the beginning (with a ^ in front)
1719 * or the end (with a $ at the end). Both anchors may be specified at the
1720 * same time to match the full field.
1721 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001722 * When a board is matched through DMI, the first and second main PCI IDs
1723 * and the first subsystem PCI ID have to match as well. If you specify the
1724 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1725 * subsystem ID of that device is indeed zero.
1726 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001727 * The coreboot ids are used two fold. When running with a coreboot firmware,
1728 * the ids uniquely matches the coreboot board identification string. When a
1729 * legacy bios is installed and when autodetection is not possible, these ids
1730 * can be used to identify the board through the -m command line argument.
1731 *
1732 * When a board is identified through its coreboot ids (in both cases), the
1733 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001734 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001735
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001736/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001737const struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001738
Michael Karcher0bdc0922010-02-28 01:33:48 +00001739 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001740#if defined(__i386__) || defined(__x86_64__)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001741 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1742 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1743 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1744 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1745 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1746 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1747 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
1748 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001749 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001750 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001751 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001752 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1753 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001754 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Joshua Roys7507de42010-08-08 16:05:23 +00001755 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001756 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001757 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001758 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001759 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001760 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001761 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001762 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcher7af6cef2010-07-08 09:32:18 +00001763 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
Michael Karcherb2184c12010-03-07 16:42:55 +00001764 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001765 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001766 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001767 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001768 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001769 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001770 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher87c90992010-07-24 11:03:48 +00001771 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
David Borgb6417a62010-08-02 08:29:34 +00001772 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001773 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1774 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Michael Karcher72eeab52010-07-24 10:41:42 +00001775 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001776 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001777 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001778 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1779 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1780 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001781 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Uwe Hermann51afebb2010-08-01 00:13:49 +00001782 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
Michael Karcherc8613242010-08-13 12:49:01 +00001783 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001784 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +00001785 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1786 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable},
Michael Karchere57957c2010-07-24 11:14:37 +00001787 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001788 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001789 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001790 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001791 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001792 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1793 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001794 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001795 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001796 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001797 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001798 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Joshua Roysf280a382010-08-07 21:49:11 +00001799 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577", 0, OK, w83627hf_gpio25_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001800 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001801 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001802 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1803 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001804 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001805 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001806 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001807 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001808 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher3b112522010-07-24 22:36:01 +00001809 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001810 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001811 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001812 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001813 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001814 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001815 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001816 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00001817 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001818 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1819 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001820#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001821 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001822};
1823
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001824/*
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001825 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001826 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001827 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001828static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001829 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001830{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001831 const struct board_pciid_enable *board = board_pciid_enables;
1832 const struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001833
Uwe Hermanna93045c2009-05-09 00:47:04 +00001834 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001835 if (vendor && (!board->lb_vendor
1836 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001837 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001838
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001839 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001840 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001841
Uwe Hermanna7e05482007-05-09 10:17:44 +00001842 if (!pci_dev_find(board->first_vendor, board->first_device))
1843 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001844
Uwe Hermanna7e05482007-05-09 10:17:44 +00001845 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001846 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001847 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001848
1849 if (vendor)
1850 return board;
1851
1852 if (partmatch) {
1853 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001854 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1855 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001856 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001857 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001858 return NULL;
1859 }
1860 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001861 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001862
Peter Stuge6b53fed2008-01-27 16:21:21 +00001863 if (partmatch)
1864 return partmatch;
1865
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001866 if (!partvendor_from_cbtable) {
1867 /* Only warn if the mainboard type was not gathered from the
1868 * coreboot table. If it was, the coreboot implementor is
1869 * expected to fix flashrom, too.
1870 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001871 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001872 vendor, part);
1873 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001874 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001875}
1876
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001877/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00001878 * Match boards on PCI IDs and subsystem IDs.
1879 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001880 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001881const static struct board_pciid_enable *board_match_pci_card_ids(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001882{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001883 const struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001884
Uwe Hermanna93045c2009-05-09 00:47:04 +00001885 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001886 if ((!board->first_card_vendor || !board->first_card_device) &&
1887 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001888 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001889
Uwe Hermanna7e05482007-05-09 10:17:44 +00001890 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001891 board->first_card_vendor,
1892 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001893 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001894
Uwe Hermanna7e05482007-05-09 10:17:44 +00001895 if (board->second_vendor) {
1896 if (board->second_card_vendor) {
1897 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001898 board->second_device,
1899 board->second_card_vendor,
1900 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001901 continue;
1902 } else {
1903 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001904 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001905 continue;
1906 }
1907 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001908
Michael Karcher6701ee82010-01-20 14:14:11 +00001909 if (board->dmi_pattern) {
1910 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001911 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001912 " DMI info unavailable.\n",
1913 board->vendor_name, board->board_name);
1914 continue;
1915 } else {
1916 if (!dmi_match(board->dmi_pattern))
1917 continue;
1918 }
1919 }
1920
Uwe Hermanna7e05482007-05-09 10:17:44 +00001921 return board;
1922 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001923
Uwe Hermanna7e05482007-05-09 10:17:44 +00001924 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001925}
1926
Uwe Hermann372eeb52007-12-04 21:49:06 +00001927int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001928{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001929 const struct board_pciid_enable *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001930 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001931
Peter Stuge6b53fed2008-01-27 16:21:21 +00001932 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001933 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001934
Uwe Hermanna7e05482007-05-09 10:17:44 +00001935 if (!board)
1936 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001937
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001938 if (board && board->status == NT) {
1939 if (!force_boardenable) {
1940 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1941 "code has not been tested, and thus will not not be executed by default.\n"
1942 "Depending on your hardware environment, erasing, writing or even probing\n"
1943 "can fail without running the board specific code.\n\n"
1944 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1945 "\"internal programmer\") for details.\n",
1946 board->vendor_name, board->board_name);
1947 board = NULL;
1948 } else {
1949 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1950 "Please report success/failure to flashrom@flashrom.org.\n");
Uwe Hermann43959702010-03-13 17:28:29 +00001951 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001952 }
1953
Uwe Hermanna7e05482007-05-09 10:17:44 +00001954 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001955 if (board->max_rom_decode_parallel)
1956 max_rom_decode.parallel =
1957 board->max_rom_decode_parallel * 1024;
1958
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001959 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001960 msg_pinfo("Disabling flash write protection for "
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001961 "board \"%s %s\"... ", board->vendor_name,
1962 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001963
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001964 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001965 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001966 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001967 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001968 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001969 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001970 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001971
Uwe Hermanna7e05482007-05-09 10:17:44 +00001972 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001973}