blob: fc30b788660cdbf076b71c359817a38c8c5bd047 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegen97866082008-02-09 02:03:06 +00006 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
27#include <stdio.h>
28#include <pci/pci.h>
29#include <stdint.h>
30#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000031#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000038void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Andriy Gapon65c1b862008-05-22 13:22:45 +000040 OUTB(0x87, port);
41 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000045void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Uwe Hermannffec5f32007-08-23 16:08:21 +000050/* General functions for reading/writing Winbond Super I/Os. */
Peter Stuge9d9399c2009-01-26 02:34:51 +000051unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Andriy Gapon65c1b862008-05-22 13:22:45 +000053 OUTB(reg, index);
54 return INB(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Peter Stuge9d9399c2009-01-26 02:34:51 +000057void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Andriy Gapon65c1b862008-05-22 13:22:45 +000059 OUTB(reg, index);
60 OUTB(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Peter Stuge9d9399c2009-01-26 02:34:51 +000063void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Andriy Gapon65c1b862008-05-22 13:22:45 +000067 OUTB(reg, index);
68 tmp = INB(index + 1) & ~mask;
69 OUTB(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Uwe Hermannffec5f32007-08-23 16:08:21 +000072/**
73 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000074 *
75 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 * - Agami Aruma
77 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000078 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000079static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000080{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000081 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000082
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 /* Is this the W83627HF? */
84 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000085 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000086 name, wbsio_read(index, 0x20));
87 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000088 return -1;
89 }
90
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000091 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000092 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Uwe Hermann372eeb52007-12-04 21:49:06 +000094 /* Select logical device 8: GPIO port 2 */
95 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000096
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000098 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000100 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000101
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000102 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000103
104 return 0;
105}
106
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107static int w83627hf_gpio24_raise_2e(const char *name)
108{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* TODO: Typo? Shouldn't this be 0x2e? */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000110 return w83627hf_gpio24_raise(0x2d, name);
111}
112
113/**
114 * Winbond W83627THF: GPIO 4, bit 4
115 *
116 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000117 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000118 * - MSI K8N-NEO3
119 */
120static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
121{
122 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000123
124 /* Is this the W83627THF? */
125 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000126 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
127 name, wbsio_read(index, 0x20));
128 w836xx_ext_leave(index);
129 return -1;
130 }
131
132 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
133
Uwe Hermann372eeb52007-12-04 21:49:06 +0000134 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
135 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
136 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
137 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
138 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000139
140 w836xx_ext_leave(index);
141
142 return 0;
143}
144
Peter Stugecce26822008-07-21 17:48:40 +0000145static int w83627thf_gpio4_4_raise_2e(const char *name)
146{
147 return w83627thf_gpio4_4_raise(0x2e, name);
148}
149
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000150static int w83627thf_gpio4_4_raise_4e(const char *name)
151{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000152 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000153}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000154
Uwe Hermannffec5f32007-08-23 16:08:21 +0000155/**
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000156 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
157 *
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000158 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000159 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000160static int board_via_epia_m(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000161{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000162 struct pci_dev *dev;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000163 uint16_t base;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000164 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000165
Uwe Hermanna7e05482007-05-09 10:17:44 +0000166 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
167 if (!dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000168 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000169 return -1;
170 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000171
Uwe Hermanna7e05482007-05-09 10:17:44 +0000172 /* GPIO12-15 -> output */
173 val = pci_read_byte(dev, 0xE4);
174 val |= 0x10;
175 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000176
Uwe Hermanna7e05482007-05-09 10:17:44 +0000177 /* Get Power Management IO address. */
178 base = pci_read_word(dev, 0x88) & 0xFF80;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000179
Uwe Hermann372eeb52007-12-04 21:49:06 +0000180 /* Enable GPIO15 which is connected to write protect. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000181 val = INB(base + 0x4D);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000182 val |= 0x80;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000183 OUTB(val, base + 0x4D);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000184
Uwe Hermanna7e05482007-05-09 10:17:44 +0000185 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000186}
187
Uwe Hermannffec5f32007-08-23 16:08:21 +0000188/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000189 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000190 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
191 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000192 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000193static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000194{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000195 struct pci_dev *dev;
196 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000197
Uwe Hermanna7e05482007-05-09 10:17:44 +0000198 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000199 if (!dev)
200 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000201 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000202 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000203 return -1;
204 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000205
Uwe Hermann372eeb52007-12-04 21:49:06 +0000206 /* This bit is marked reserved actually. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000207 val = pci_read_byte(dev, 0x59);
208 val &= 0x7F;
209 pci_write_byte(dev, 0x59, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000210
Uwe Hermann372eeb52007-12-04 21:49:06 +0000211 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000212 w836xx_ext_enter(0x2E);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000213
Uwe Hermann372eeb52007-12-04 21:49:06 +0000214 if (!(wbsio_read(0x2E, 0x24) & 0x02)) /* Flash ROM enabled? */
215 wbsio_mask(0x2E, 0x24, 0x08, 0x08); /* Enable MEMW#. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000216
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000217 w836xx_ext_leave(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000218
Uwe Hermanna7e05482007-05-09 10:17:44 +0000219 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000220}
221
Uwe Hermannffec5f32007-08-23 16:08:21 +0000222/**
Luc Verhaegen97866082008-02-09 02:03:06 +0000223 * Suited for VIAs EPIA SP.
224 */
225static int board_via_epia_sp(const char *name)
226{
227 struct pci_dev *dev;
228 uint8_t val;
229
230 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
231 if (!dev) {
232 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
233 return -1;
234 }
235
236 /* All memory cycles, not just ROM ones, go to LPC */
237 val = pci_read_byte(dev, 0x59);
238 val &= ~0x80;
239 pci_write_byte(dev, 0x59, val);
240
241 return 0;
242}
243
244/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000245 * Suited for ASUS P5A.
246 *
247 * This is rather nasty code, but there's no way to do this cleanly.
248 * We're basically talking to some unknown device on SMBus, my guess
249 * is that it is the Winbond W83781D that lives near the DIP BIOS.
250 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000251static int board_asus_p5a(const char *name)
252{
253 uint8_t tmp;
254 int i;
255
256#define ASUSP5A_LOOP 5000
257
Andriy Gapon65c1b862008-05-22 13:22:45 +0000258 OUTB(0x00, 0xE807);
259 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000260
Andriy Gapon65c1b862008-05-22 13:22:45 +0000261 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000262
263 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000264 OUTB(0xE1, 0xFF);
265 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000266 break;
267 }
268
269 if (i == ASUSP5A_LOOP) {
270 printf("%s: Unable to contact device.\n", name);
271 return -1;
272 }
273
Andriy Gapon65c1b862008-05-22 13:22:45 +0000274 OUTB(0x20, 0xE801);
275 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000276
Andriy Gapon65c1b862008-05-22 13:22:45 +0000277 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000278
279 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000280 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000281 if (tmp & 0x70)
282 break;
283 }
284
285 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
286 printf("%s: failed to read device.\n", name);
287 return -1;
288 }
289
Andriy Gapon65c1b862008-05-22 13:22:45 +0000290 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000291 tmp &= ~0x02;
292
Andriy Gapon65c1b862008-05-22 13:22:45 +0000293 OUTB(0x00, 0xE807);
294 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000295
Andriy Gapon65c1b862008-05-22 13:22:45 +0000296 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000297
Andriy Gapon65c1b862008-05-22 13:22:45 +0000298 OUTB(0xFF, 0xE800);
299 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000300
Andriy Gapon65c1b862008-05-22 13:22:45 +0000301 OUTB(0x20, 0xE801);
302 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000303
Andriy Gapon65c1b862008-05-22 13:22:45 +0000304 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000305
306 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000307 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000308 if (tmp & 0x70)
309 break;
310 }
311
312 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
313 printf("%s: failed to write to device.\n", name);
314 return -1;
315 }
316
317 return 0;
318}
319
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000320static int board_ibm_x3455(const char *name)
321{
322 uint8_t byte;
323
Uwe Hermanne823ee02007-06-05 15:02:18 +0000324 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000325 OUTB(0x45, 0xcd6);
326 byte = INB(0xcd7);
327 OUTB(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000328
329 return 0;
330}
331
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000332/**
333 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
334 */
335static int board_epox_ep_bx3(const char *name)
336{
337 uint8_t tmp;
338
339 /* Raise GPIO22. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000340 tmp = INB(0x4036);
341 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000342
343 tmp |= 0x40;
344
Andriy Gapon65c1b862008-05-22 13:22:45 +0000345 OUTB(tmp, 0x4036);
346 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000347
348 return 0;
349}
350
Uwe Hermannffec5f32007-08-23 16:08:21 +0000351/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000352 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000353 */
354static int board_acorp_6a815epd(const char *name)
355{
356 struct pci_dev *dev;
357 uint16_t port;
358 uint8_t val;
359
Uwe Hermann394131e2008-10-18 21:14:13 +0000360 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000361 if (!dev) {
362 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
363 return -1;
364 }
365
366 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000367 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000368
Andriy Gapon65c1b862008-05-22 13:22:45 +0000369 val = INB(port);
Uwe Hermann394131e2008-10-18 21:14:13 +0000370 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
371 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000372 OUTB(val, port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000373
374 return 0;
375}
376
377/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000378 * Suited for Artec Group DBE61 and DBE62.
379 */
380static int board_artecgroup_dbe6x(const char *name)
381{
382#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
383#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
384#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
385#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
386#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
387#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
388#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
389#define DBE6x_BOOT_LOC_FLASH (2)
390#define DBE6x_BOOT_LOC_FWHUB (3)
391
392 unsigned long msr[2];
393 int msr_fd;
394 unsigned long boot_loc;
395
396 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
397 if (msr_fd == -1) {
398 perror("open /dev/cpu/0/msr");
399 return -1;
400 }
401
402 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
403 perror("lseek");
404 close(msr_fd);
405 return -1;
406 }
407
Uwe Hermann394131e2008-10-18 21:14:13 +0000408 if (read(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000409 perror("read");
410 close(msr_fd);
411 return -1;
412 }
413
414 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
415 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
416 boot_loc = DBE6x_BOOT_LOC_FWHUB;
417 else
418 boot_loc = DBE6x_BOOT_LOC_FLASH;
419
420 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
421 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000422 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000423
424 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
425 perror("lseek");
426 close(msr_fd);
427 return -1;
428 }
429
Uwe Hermann394131e2008-10-18 21:14:13 +0000430 if (write(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000431 perror("write");
432 close(msr_fd);
433 return -1;
434 }
435
436 close(msr_fd);
437 return 0;
438}
439
Uwe Hermann93f66db2008-05-22 21:19:38 +0000440/**
441 * Set the specified GPIO on the specified ICHx southbridge to high.
442 *
443 * @param name The name of this board.
444 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
445 * @param ich_device PCI device ID of the specified ICHx southbridge.
446 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
447 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
448 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
449 * @param gpio_bit The bit (GPIO) which shall be set to high.
450 * @return If the write-enable was successful return 0, otherwise return -1.
451 */
452static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
453 uint16_t ich_device, uint8_t gpiobase_reg,
454 uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
455 unsigned int gpio_bit)
456{
457 struct pci_dev *dev;
458 uint16_t gpiobar;
459 uint32_t reg32;
460
Uwe Hermann394131e2008-10-18 21:14:13 +0000461 dev = pci_dev_find(ich_vendor, ich_device); /* Intel ICHx LPC */
Uwe Hermann93f66db2008-05-22 21:19:38 +0000462 if (!dev) {
463 fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
464 ich_vendor, ich_device);
465 return -1;
466 }
467
468 /* Use GPIOBASE register to find the I/O space for GPIO. */
469 gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;
470
471 /* Set specified GPIO to high. */
472 reg32 = INL(gpiobar + gp_lvl);
473 reg32 |= (1 << gpio_bit);
474 OUTL(reg32, gpiobar + gp_lvl);
475
476 return 0;
477}
478
479/**
480 * Suited for ASUS P4B266.
481 */
482static int ich2_gpio22_raise(const char *name)
483{
484 return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
485}
486
Peter Stuge09c13332009-02-02 22:55:26 +0000487/**
488 * Suited for MSI MS-7046.
489 */
490static int ich6_gpio19_raise(const char *name)
491{
492 return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
493}
494
Stefan Reinauerac378972008-03-17 22:59:40 +0000495static int board_kontron_986lcd_m(const char *name)
496{
497 struct pci_dev *dev;
498 uint16_t gpiobar;
499 uint32_t val;
500
501#define ICH7_GPIO_LVL2 0x38
502
Uwe Hermann394131e2008-10-18 21:14:13 +0000503 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
Stefan Reinauerac378972008-03-17 22:59:40 +0000504 if (!dev) {
505 // This will never happen on this board
506 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
507 return -1;
508 }
509
510 /* Use GPIOBASE register to find where the GPIO is mapped. */
511 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
512
Andriy Gapon65c1b862008-05-22 13:22:45 +0000513 val = INL(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000514 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
515
516 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
517 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
518 * bit 3 (0x08) = 0 #WP --> block locking = 1
519 * bit 3 (0x08) = 1 #WP --> block locking = 0
520 *
521 * To enable full block locking, you would do:
522 * val &= ~ ((1 << 2) | (1 << 3));
523 */
524 val |= (1 << 2) | (1 << 3);
525
Andriy Gapon65c1b862008-05-22 13:22:45 +0000526 OUTL(val, gpiobar + ICH7_GPIO_LVL2);
Stefan Reinauerac378972008-03-17 22:59:40 +0000527
528 return 0;
529}
530
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000531/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000532 * Suited for:
533 * - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
Peter Stuge663f1712008-06-13 01:39:45 +0000534 * - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
Peter Stuge4aa71562008-06-11 02:22:42 +0000535 */
536static int board_biostar_p4m80_m4(const char *name)
537{
538 /* enter IT87xx conf mode */
539 OUTB(0x87, 0x2e);
540 OUTB(0x01, 0x2e);
541 OUTB(0x55, 0x2e);
542 OUTB(0x55, 0x2e);
543
544 /* select right flash chip */
545 wbsio_mask(0x2e, 0x22, 0x80, 0x80);
546
547 /* bit 3: flash chip write enable
548 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
549 */
550 wbsio_mask(0x2e, 0x24, 0x04, 0x04);
551
552 /* exit IT87xx conf mode */
553 wbsio_write(0x2, 0x2e, 0x2);
554
555 return 0;
556}
557
558/**
Sean Nelsonb20953c2008-08-19 21:51:39 +0000559 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
560 *
561 * Suited for:
562 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
563 * - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
564 */
565static int board_msi_kt4v(const char *name)
566{
567 struct pci_dev *dev;
568 uint8_t val;
569 uint32_t val2;
570 uint16_t port;
571
572 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
573 if (!dev) {
574 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
575 return -1;
576 }
577
578 val = pci_read_byte(dev, 0x59);
579 val &= 0x0c;
580 pci_write_byte(dev, 0x59, val);
581
582 /* We need the I/O Base Address for this board's flash enable. */
583 port = pci_read_word(dev, 0x88) & 0xff80;
584
585 /* Starting at 'I/O Base + 0x4c' is the GPO Port Output Value.
586 * We must assert GPO12 for our enable, which is in 0x4d.
587 */
588 val2 = INB(port + 0x4d);
589 val2 |= 0x10;
590 OUTB(val2, port + 0x4d);
591
592 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
593 w836xx_ext_enter(0x2e);
594 if (!(wbsio_read(0x2e, 0x24) & 0x02)) { /* Flash ROM enabled? */
595 /* Enable MEMW# and set ROM size select to max. (4M). */
596 wbsio_mask(0x2e, 0x24, 0x28, 0x28);
597 }
598 w836xx_ext_leave(0x2e);
599
600 return 0;
601}
602
603/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000604 * We use 2 sets of IDs here, you're free to choose which is which. This
605 * is to provide a very high degree of certainty when matching a board on
606 * the basis of subsystem/card IDs. As not every vendor handles
607 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000608 *
Uwe Hermannffec5f32007-08-23 16:08:21 +0000609 * Keep the second set NULLed if it should be ignored.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000610 *
611 * Keep the subsystem IDs NULLed if they don't identify the board fully.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000612 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000613struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000614 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000615 uint16_t first_vendor;
616 uint16_t first_device;
617 uint16_t first_card_vendor;
618 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000619
Uwe Hermanna7e05482007-05-09 10:17:44 +0000620 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000621 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000622 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000623 uint16_t second_vendor;
624 uint16_t second_device;
625 uint16_t second_card_vendor;
626 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000627
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000628 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000629 const char *lb_vendor;
630 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000631
Uwe Hermann372eeb52007-12-04 21:49:06 +0000632 const char *name;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000633 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000634};
635
636struct board_pciid_enable board_pciid_enables[] = {
Stephan Guilloux9982aef2009-01-15 00:48:24 +0000637 {
638 .first_vendor = 0x1106,
639 .first_device = 0x0571,
640 .first_card_vendor = 0x1462,
641 .first_card_device = 0x7120,
642 .second_vendor = 0x0000,
643 .second_device = 0x0000,
644 .second_card_vendor = 0x0000,
645 .second_card_device = 0x0000,
646 .lb_vendor = "msi",
647 .lb_part = "kt4v",
648 .name = "MSI KT4V",
649 .enable = board_msi_kt4v,
650 },
651 {
652 .first_vendor = 0x8086,
653 .first_device = 0x1a30,
654 .first_card_vendor = 0x1043,
655 .first_card_device = 0x8070,
656 .second_vendor = 0x8086,
657 .second_device = 0x244b,
658 .second_card_vendor = 0x1043,
659 .second_card_device = 0x8028,
660 .lb_vendor = NULL,
661 .lb_part = NULL,
662 .name = "ASUS P4B266",
663 .enable = ich2_gpio22_raise,
664 },
665 {
666 .first_vendor = 0x10de,
667 .first_device = 0x0360,
668 .first_card_vendor = 0x0000,
669 .first_card_device = 0x0000,
670 .second_vendor = 0x0000,
671 .second_device = 0x0000,
672 .second_card_vendor = 0x0000,
673 .second_card_device = 0x0000,
674 .lb_vendor = "gigabyte",
675 .lb_part = "m57sli",
676 .name = "GIGABYTE GA-M57SLI-S4",
677 .enable = it87xx_probe_spi_flash,
678 },
679 {
680 .first_vendor = 0x10de,
681 .first_device = 0x03e0,
682 .first_card_vendor = 0x0000,
683 .first_card_device = 0x0000,
684 .second_vendor = 0x0000,
685 .second_device = 0x0000,
686 .second_card_vendor = 0x0000,
687 .second_card_device = 0x0000,
688 .lb_vendor = "gigabyte",
689 .lb_part = "m61p",
690 .name = "GIGABYTE GA-M61P-S3",
691 .enable = it87xx_probe_spi_flash,
692 },
693 {
694 .first_vendor = 0x1002,
695 .first_device = 0x4398,
696 .first_card_vendor = 0x1458,
697 .first_card_device = 0x5004,
698 .second_vendor = 0x1002,
699 .second_device = 0x4385,
700 .second_card_vendor = 0x1458,
701 .second_card_device = 0x4385,
702 .lb_vendor = NULL,
703 .lb_part = NULL,
704 .name = "GIGABYTE GA-MA78G-DS3H",
705 .enable = it87xx_probe_spi_flash,
706 },
707 {
708 .first_vendor = 0x1039,
709 .first_device = 0x0761,
710 .first_card_vendor = 0x0000,
711 .first_card_device = 0x0000,
712 .second_vendor = 0x0000,
713 .second_device = 0x0000,
714 .second_card_vendor = 0x0000,
715 .second_card_device = 0x0000,
716 .lb_vendor = "gigabyte",
717 .lb_part = "2761gxdk",
718 .name = "GIGABYTE GA-2761GXDK",
719 .enable = it87xx_probe_spi_flash,
720 },
721 {
722 .first_vendor = 0x1022,
723 .first_device = 0x7468,
724 .first_card_vendor = 0x0000,
725 .first_card_device = 0x0000,
726 .second_vendor = 0x0000,
727 .second_device = 0x0000,
728 .second_card_vendor = 0x0000,
729 .second_card_device = 0x0000,
730 .lb_vendor = "iwill",
731 .lb_part = "dk8_htx",
732 .name = "IWILL DK8-HTX",
733 .enable = w83627hf_gpio24_raise_2e,
734 },
735 {
736 .first_vendor = 0x10de,
737 .first_device = 0x005e,
738 .first_card_vendor = 0x0000,
739 .first_card_device = 0x0000,
740 .second_vendor = 0x0000,
741 .second_device = 0x0000,
742 .second_card_vendor = 0x0000,
743 .second_card_device = 0x0000,
744 .lb_vendor = "msi",
745 .lb_part = "k8n-neo3",
746 .name = "MSI K8N Neo3",
747 .enable = w83627thf_gpio4_4_raise_4e,
748 },
749 {
750 .first_vendor = 0x1022,
751 .first_device = 0x746B,
752 .first_card_vendor = 0x1022,
753 .first_card_device = 0x36C0,
754 .second_vendor = 0x0000,
755 .second_device = 0x0000,
756 .second_card_vendor = 0x0000,
757 .second_card_device = 0x0000,
758 .lb_vendor = "AGAMI",
759 .lb_part = "ARUMA",
760 .name = "agami Aruma",
761 .enable = w83627hf_gpio24_raise_2e,
762 },
763 {
764 .first_vendor = 0x1106,
765 .first_device = 0x3177,
766 .first_card_vendor = 0x1106,
767 .first_card_device = 0xAA01,
768 .second_vendor = 0x1106,
769 .second_device = 0x3123,
770 .second_card_vendor = 0x1106,
771 .second_card_device = 0xAA01,
772 .lb_vendor = NULL,
773 .lb_part = NULL,
774 .name = "VIA EPIA M/MII/...",
775 .enable = board_via_epia_m,
776 },
777 {
778 .first_vendor = 0x1106,
779 .first_device = 0x3177,
780 .first_card_vendor = 0x1043,
781 .first_card_device = 0x80A1,
782 .second_vendor = 0x1106,
783 .second_device = 0x3205,
784 .second_card_vendor = 0x1043,
785 .second_card_device = 0x8118,
786 .lb_vendor = NULL,
787 .lb_part = NULL,
788 .name = "ASUS A7V8-MX SE",
789 .enable = board_asus_a7v8x_mx,
790 },
791 {
792 .first_vendor = 0x1106,
793 .first_device = 0x3227,
794 .first_card_vendor = 0x1106,
795 .first_card_device = 0xAA01,
796 .second_vendor = 0x1106,
797 .second_device = 0x0259,
798 .second_card_vendor = 0x1106,
799 .second_card_device = 0xAA01,
800 .lb_vendor = NULL,
801 .lb_part = NULL,
802 .name = "VIA EPIA SP",
803 .enable = board_via_epia_sp,
804 },
805 {
806 .first_vendor = 0x1106,
807 .first_device = 0x0314,
808 .first_card_vendor = 0x1106,
809 .first_card_device = 0xaa08,
810 .second_vendor = 0x1106,
811 .second_device = 0x3227,
812 .second_card_vendor = 0x1106,
813 .second_card_device = 0xAA08,
814 .lb_vendor = NULL,
815 .lb_part = NULL,
816 .name = "VIA EPIA-CN",
817 .enable = board_via_epia_sp,
818 },
819 {
820 .first_vendor = 0x8086,
821 .first_device = 0x1076,
822 .first_card_vendor = 0x8086,
823 .first_card_device = 0x1176,
824 .second_vendor = 0x1106,
825 .second_device = 0x3059,
826 .second_card_vendor = 0x10f1,
827 .second_card_device = 0x2498,
828 .lb_vendor = NULL,
829 .lb_part = NULL,
830 .name = "Tyan Tomcat K7M",
831 .enable = board_asus_a7v8x_mx,
832 },
833 {
834 .first_vendor = 0x10B9,
835 .first_device = 0x1541,
836 .first_card_vendor = 0x0000,
837 .first_card_device = 0x0000,
838 .second_vendor = 0x10B9,
839 .second_device = 0x1533,
840 .second_card_vendor = 0x0000,
841 .second_card_device = 0x0000,
842 .lb_vendor = "asus",
843 .lb_part = "p5a",
844 .name = "ASUS P5A",
845 .enable = board_asus_p5a,
846 },
847 {
848 .first_vendor = 0x1166,
849 .first_device = 0x0205,
850 .first_card_vendor = 0x1014,
851 .first_card_device = 0x0347,
852 .second_vendor = 0x0000,
853 .second_device = 0x0000,
854 .second_card_vendor = 0x0000,
855 .second_card_device = 0x0000,
856 .lb_vendor = "ibm",
857 .lb_part = "x3455",
858 .name = "IBM x3455",
859 .enable = board_ibm_x3455,
860 },
861 {
862 .first_vendor = 0x8086,
863 .first_device = 0x7110,
864 .first_card_vendor = 0x0000,
865 .first_card_device = 0x0000,
866 .second_vendor = 0x8086,
867 .second_device = 0x7190,
868 .second_card_vendor = 0x0000,
869 .second_card_device = 0x0000,
870 .lb_vendor = "epox",
871 .lb_part = "ep-bx3",
872 .name = "EPoX EP-BX3",
873 .enable = board_epox_ep_bx3,
874 },
875 {
876 .first_vendor = 0x8086,
877 .first_device = 0x1130,
878 .first_card_vendor = 0x0000,
879 .first_card_device = 0x0000,
880 .second_vendor = 0x105a,
881 .second_device = 0x0d30,
882 .second_card_vendor = 0x105a,
883 .second_card_device = 0x4d33,
884 .lb_vendor = "acorp",
885 .lb_part = "6a815epd",
886 .name = "Acorp 6A815EPD",
887 .enable = board_acorp_6a815epd,
888 },
889 {
890 .first_vendor = 0x1022,
891 .first_device = 0x2090,
892 .first_card_vendor = 0x0000,
893 .first_card_device = 0x0000,
894 .second_vendor = 0x1022,
895 .second_device = 0x2080,
896 .second_card_vendor = 0x0000,
897 .second_card_device = 0x0000,
898 .lb_vendor = "artecgroup",
899 .lb_part = "dbe61",
900 .name = "Artec Group DBE61",
901 .enable = board_artecgroup_dbe6x,
902 },
903 {
904 .first_vendor = 0x1022,
905 .first_device = 0x2090,
906 .first_card_vendor = 0x0000,
907 .first_card_device = 0x0000,
908 .second_vendor = 0x1022,
909 .second_device = 0x2080,
910 .second_card_vendor = 0x0000,
911 .second_card_device = 0x0000,
912 .lb_vendor = "artecgroup",
913 .lb_part = "dbe62",
914 .name = "Artec Group DBE62",
915 .enable = board_artecgroup_dbe6x,
916 },
Uwe Hermann0ab42982008-12-22 16:40:45 +0000917 /* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
Stephan Guilloux9982aef2009-01-15 00:48:24 +0000918 {
919 .first_vendor = 0x8086,
920 .first_device = 0x27b8,
921 .first_card_vendor = 0x0000,
922 .first_card_device = 0x0000,
923 .second_vendor = 0x0000,
924 .second_device = 0x0000,
925 .second_card_vendor = 0x0000,
926 .second_card_device = 0x0000,
927 .lb_vendor = "kontron",
928 .lb_part = "986lcd-m",
929 .name = "Kontron 986LCD-M",
930 .enable = board_kontron_986lcd_m,
931 },
932 {
933 .first_vendor = 0x10ec,
934 .first_device = 0x8168,
935 .first_card_vendor = 0x10ec,
936 .first_card_device = 0x8168,
937 .second_vendor = 0x104c,
938 .second_device = 0x8023,
939 .second_card_vendor = 0x104c,
940 .second_card_device = 0x8019,
941 .lb_vendor = "kontron",
942 .lb_part = "986lcd-m",
943 .name = "Kontron 986LCD-M",
944 .enable = board_kontron_986lcd_m,
945 },
946 {
947 .first_vendor = 0x1106,
948 .first_device = 0x3149,
949 .first_card_vendor = 0x1565,
950 .first_card_device = 0x3206,
951 .second_vendor = 0x1106,
952 .second_device = 0x3344,
953 .second_card_vendor = 0x1565,
954 .second_card_device = 0x1202,
955 .lb_vendor = NULL,
956 .lb_part = NULL,
957 .name = "BioStar P4M80-M4",
958 .enable = board_biostar_p4m80_m4,
959 },
960 {
961 .first_vendor = 0x1106,
962 .first_device = 0x3227,
963 .first_card_vendor = 0x1458,
964 .first_card_device = 0x5001,
965 .second_vendor = 0x10ec,
966 .second_device = 0x8139,
967 .second_card_vendor = 0x1458,
968 .second_card_device = 0xe000,
969 .lb_vendor = NULL,
970 .lb_part = NULL,
971 .name = "GIGABYTE GA-7VT600",
972 .enable = board_biostar_p4m80_m4,
973 },
974 {
975 .first_vendor = 0x1106,
976 .first_device = 0x3149,
977 .first_card_vendor = 0x1462,
978 .first_card_device = 0x7094,
979 .second_vendor = 0x10ec,
980 .second_device = 0x8167,
981 .second_card_vendor = 0x1462,
982 .second_card_device = 0x094c,
983 .lb_vendor = NULL,
984 .lb_part = NULL,
985 .name = "MSI K8T Neo2",
986 .enable = w83627thf_gpio4_4_raise_2e,
987 },
988 {
Peter Stuge06c10d52009-01-26 03:12:44 +0000989 .first_vendor = 0x1039,
990 .first_device = 0x5513,
991 .first_card_vendor = 0x8086,
992 .first_card_device = 0xd61f,
993 .second_vendor = 0x1039,
994 .second_device = 0x6330,
995 .second_card_vendor = 0x8086,
996 .second_card_device = 0xd61f,
997 .lb_vendor = NULL,
998 .lb_part = NULL,
999 .name = "Intel Desktop Board D201GLY",
1000 .enable = wbsio_check_for_spi,
1001 },
1002 {
Peter Stuge09c13332009-02-02 22:55:26 +00001003 .first_vendor = 0x8086,
1004 .first_device = 0x2658,
1005 .first_card_vendor = 0x1462,
1006 .first_card_device = 0x7046,
1007 .second_vendor = 0x1106,
1008 .second_device = 0x3044,
1009 .second_card_vendor = 0x1462,
1010 .second_card_device = 0x046d,
1011 .lb_vendor = NULL,
1012 .lb_part = NULL,
1013 .name = "MSI MS-7046",
1014 .enable = ich6_gpio19_raise,
1015 },
1016 {
Stephan Guilloux9982aef2009-01-15 00:48:24 +00001017 .first_vendor = 0,
1018 .first_device = 0,
1019 .first_card_vendor = 0,
1020 .first_card_device = 0,
1021 .second_vendor = 0,
1022 .second_device = 0,
1023 .second_card_vendor = 0,
1024 .second_card_device = 0,
1025 .lb_vendor = NULL,
1026 .lb_part = NULL,
1027 } /* Keep this */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001028};
1029
Uwe Hermanne5ac1642008-03-12 11:54:51 +00001030void print_supported_boards(void)
1031{
1032 int i;
1033
1034 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
1035
Uwe Hermann23c3d952008-03-13 18:41:07 +00001036 for (i = 0; board_pciid_enables[i].name != NULL; i++) {
1037 if (board_pciid_enables[i].lb_vendor != NULL) {
1038 printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
1039 board_pciid_enables[i].lb_vendor,
1040 board_pciid_enables[i].lb_part);
1041 } else {
1042 printf("%s (autodetected)\n",
1043 board_pciid_enables[i].name);
1044 }
1045 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +00001046
1047 printf("\nSee also: http://coreboot.org/Flashrom\n");
1048}
1049
Uwe Hermannffec5f32007-08-23 16:08:21 +00001050/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001051 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001052 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001053 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001054static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1055 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001056{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001057 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001058 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001059
Uwe Hermanna7e05482007-05-09 10:17:44 +00001060 for (; board->name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001061 if (vendor && (!board->lb_vendor
1062 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001063 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001064
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001065 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001066 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001067
Uwe Hermanna7e05482007-05-09 10:17:44 +00001068 if (!pci_dev_find(board->first_vendor, board->first_device))
1069 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001070
Uwe Hermanna7e05482007-05-09 10:17:44 +00001071 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001072 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001073 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001074
1075 if (vendor)
1076 return board;
1077
1078 if (partmatch) {
1079 /* a second entry has a matching part name */
1080 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1081 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001082 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001083 printf("Please use the full -m vendor:part syntax.\n");
1084 return NULL;
1085 }
1086 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001087 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001088
Peter Stuge6b53fed2008-01-27 16:21:21 +00001089 if (partmatch)
1090 return partmatch;
1091
Peter Stuge00019d92008-07-02 00:59:29 +00001092 printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001093 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001094}
1095
Uwe Hermannffec5f32007-08-23 16:08:21 +00001096/**
1097 * Match boards on PCI IDs and subsystem IDs.
1098 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001099 */
1100static struct board_pciid_enable *board_match_pci_card_ids(void)
1101{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001102 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001103
Uwe Hermanna7e05482007-05-09 10:17:44 +00001104 for (; board->name; board++) {
1105 if (!board->first_card_vendor || !board->first_card_device)
1106 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001107
Uwe Hermanna7e05482007-05-09 10:17:44 +00001108 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001109 board->first_card_vendor,
1110 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001111 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001112
Uwe Hermanna7e05482007-05-09 10:17:44 +00001113 if (board->second_vendor) {
1114 if (board->second_card_vendor) {
1115 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001116 board->second_device,
1117 board->second_card_vendor,
1118 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001119 continue;
1120 } else {
1121 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001122 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001123 continue;
1124 }
1125 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001126
Uwe Hermanna7e05482007-05-09 10:17:44 +00001127 return board;
1128 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001129
Uwe Hermanna7e05482007-05-09 10:17:44 +00001130 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001131}
1132
Uwe Hermann372eeb52007-12-04 21:49:06 +00001133int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001134{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001135 struct board_pciid_enable *board = NULL;
1136 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001137
Peter Stuge6b53fed2008-01-27 16:21:21 +00001138 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001139 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001140
Uwe Hermanna7e05482007-05-09 10:17:44 +00001141 if (!board)
1142 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001143
Uwe Hermanna7e05482007-05-09 10:17:44 +00001144 if (board) {
Uwe Hermann793bdcd2008-05-22 22:47:04 +00001145 printf("Found board \"%s\", enabling flash write... ",
Uwe Hermann394131e2008-10-18 21:14:13 +00001146 board->name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001147
Uwe Hermanna7e05482007-05-09 10:17:44 +00001148 ret = board->enable(board->name);
1149 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +00001150 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001151 else
1152 printf("OK.\n");
1153 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001154
Uwe Hermanna7e05482007-05-09 10:17:44 +00001155 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001156}