blob: 440a77a9585e9507b3453ce92c5ddfe726a9fe53 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermann48ec1b12010-08-08 17:01:18 +000099/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000137}
138
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000182 UNIMPLEMENTED_PORT,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000183};
184
Michael Karcherea36c9c2010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000193 {0x2A, 0x01, 0x01},
Michael Karcherea36c9c2010-06-27 15:07:52 +0000194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000202 UNIMPLEMENTED_PORT,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000203};
204
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000213 {0x2D, 0x80, 0x80}, /* or panel switch output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000221 UNIMPLEMENTED_PORT, /* GPIO5 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 }
249
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
Michael Karcher979d9252010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000293 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000313/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000315 *
316 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000319 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000321{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000323}
324
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000325/*
Joshua Roysf280a382010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000336/*
Stefan Taunerff80e682011-07-20 16:34:18 +0000337 * Winbond W83627EHF: Raise GPIO22.
Michael Karcherea36c9c2010-06-27 15:07:52 +0000338 *
339 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000341 */
Stefan Taunerff80e682011-07-20 16:34:18 +0000342static int w83627ehf_gpio22_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000343{
Stefan Taunerff80e682011-07-20 16:34:18 +0000344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
Michael Karcherea36c9c2010-06-27 15:07:52 +0000345}
346
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000347/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000349 *
350 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000352 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000354{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000356}
357
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000358/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000365{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000367}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000368
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000369/*
David Borgb6417a62010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000374{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000381}
382
David Borgb02c62b2012-05-05 20:43:42 +0000383/**
384 * Enable MEMW# and set ROM size to max.
385 * Supported chips:
386 * W83697HF/F/HG, W83697SF/UF/UG
387 */
388void w83697xx_memw_enable(uint16_t port)
389{
390 w836xx_ext_enter(port);
391 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
392 if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
393
394 /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
395 /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
396 /* These bits are reserved on W83697HF/F/HG */
397 /* Shouldn't be needed though. */
398
399 /* CR28 Bit3 must be set to 1 to enable flash access to */
400 /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
401 /* This bit is reserved on W83697HF/F/HG which default to 0 */
402 sio_mask(port, 0x28, 0x08, 0x08);
403
404 /* Enable MEMW# and set ROM size select to max. (4M)*/
405 sio_mask(port, 0x24, 0x28, 0x38);
406
407 } else {
408 msg_perr("WARNING: Flash interface in use by GPIO!\n");
409 }
410 } else {
411 msg_pinfo("BIOS ROM is disabled\n");
412 }
413 w836xx_ext_leave(port);
414}
415
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000416/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000417 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000418 * - EPoX EP-8K5A2: VIA KT333 + VT8235
419 * - Albatron PM266A Pro: VIA P4M266A + VT8235
420 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
421 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
422 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000423 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Mattias Mattssone8388242010-09-11 15:25:48 +0000424 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
Sergey A Lichackf3a4bff2010-09-07 18:14:53 +0000425 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
Uwe Hermann17da61e2010-10-05 21:48:43 +0000426 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
Pawel Rozanski1d233072011-06-19 16:52:48 +0000427 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000428 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000429static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000430{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000431 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000432
Luc Verhaegen73d21192009-12-23 00:54:26 +0000433 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000434}
435
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000436/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000437 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000438 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000439 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000440static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000441{
442 w836xx_memw_enable(0x4E);
443
444 return 0;
445}
446
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000447/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000448 * Suited for all boards with ITE IT8705F.
449 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000450 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000451int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000452{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000453 uint8_t tmp;
454 int ret = 0;
455
Luc Verhaegen21f54962010-01-20 14:45:07 +0000456 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000457 tmp = sio_read(port, 0x24);
458 /* Check if at least one flash segment is enabled. */
459 if (tmp & 0xf0) {
460 /* The IT8705F will respond to LPC cycles and translate them. */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000461 internal_buses_supported = BUS_PARALLEL;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000462 /* Flash ROM I/F Writes Enable */
463 tmp |= 0x04;
464 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
465 if (tmp & 0x02) {
466 /* The data sheet contradicts itself about max size. */
467 max_rom_decode.parallel = 1024 * 1024;
468 msg_pinfo("IT8705F with very unusual settings. Please "
469 "send the output of \"flashrom -V\" to \n"
Paul Menzelab6328f2010-10-08 11:03:02 +0000470 "flashrom@flashrom.org with "
471 "IT8705: your board name: flashrom -V\n"
472 "as the subject to help us finish "
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000473 "support for your Super I/O. Thanks.\n");
474 ret = 1;
475 } else if (tmp & 0x08) {
476 max_rom_decode.parallel = 512 * 1024;
477 } else {
478 max_rom_decode.parallel = 256 * 1024;
479 }
480 /* Safety checks. The data sheet is unclear here: Segments 1+3
481 * overlap, no segment seems to cover top - 1MB to top - 512kB.
482 * We assume that certain combinations make no sense.
483 */
484 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
485 (!(tmp & 0x10)) || /* 128 kB dis */
486 (!(tmp & 0x40))) { /* 256/512 kB dis */
487 msg_perr("Inconsistent IT8705F decode size!\n");
488 ret = 1;
489 }
490 if (sio_read(port, 0x25) != 0) {
491 msg_perr("IT8705F flash data pins disabled!\n");
492 ret = 1;
493 }
494 if (sio_read(port, 0x26) != 0) {
495 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
496 ret = 1;
497 }
498 if (sio_read(port, 0x27) != 0) {
499 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
500 ret = 1;
501 }
502 if ((sio_read(port, 0x29) & 0x10) != 0) {
503 msg_perr("IT8705F flash write enable pin disabled!\n");
504 ret = 1;
505 }
506 if ((sio_read(port, 0x29) & 0x08) != 0) {
507 msg_perr("IT8705F flash chip select pin disabled!\n");
508 ret = 1;
509 }
510 if ((sio_read(port, 0x29) & 0x04) != 0) {
511 msg_perr("IT8705F flash read strobe pin disabled!\n");
512 ret = 1;
513 }
514 if ((sio_read(port, 0x29) & 0x03) != 0) {
515 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
516 /* Not really an error if you use flash chips smaller
517 * than 256 kByte, but such a configuration is unlikely.
518 */
519 ret = 1;
520 }
521 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
522 max_rom_decode.parallel);
523 if (ret) {
524 msg_pinfo("Not enabling IT8705F flash write.\n");
525 } else {
526 sio_write(port, 0x24, tmp);
527 }
528 } else {
529 msg_pdbg("No IT8705F flash segment enabled.\n");
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000530 ret = 0;
531 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000532 exit_conf_mode_ite(port);
533
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000534 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000535}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000536
Mattias Mattssonfb60cec2010-09-13 19:39:25 +0000537/*
538 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
539 * It uses the Winbond command sequence to enter extended configuration
540 * mode and the ITE sequence to exit.
541 *
542 * Registers seems similar to the ones on ITE IT8710F.
543 */
544static int it8707f_write_enable(uint8_t port)
545{
546 uint8_t tmp;
547
548 w836xx_ext_enter(port);
549
550 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
551 tmp = sio_read(port, 0x23);
552 tmp |= (1 << 3);
553 sio_write(port, 0x23, tmp);
554
555 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
556 tmp = sio_read(port, 0x24);
557 tmp |= (1 << 2) | (1 << 3);
558 sio_write(port, 0x24, tmp);
559
560 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
561 tmp = sio_read(port, 0x23);
562 tmp &= ~(1 << 3);
563 sio_write(port, 0x23, tmp);
564
565 exit_conf_mode_ite(port);
566
567 return 0;
568}
569
570/*
571 * Suited for:
572 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
573 */
574static int it8707f_write_enable_2e(void)
575{
576 return it8707f_write_enable(0x2e);
577}
578
Michael Karchercba52de2011-03-06 12:07:19 +0000579#define PC87360_ID 0xE1
580#define PC87364_ID 0xE4
581
582static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000583{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000584 static const int bankbase[] = {0, 4, 8, 10, 12};
585 int gpio_bank = gpio / 8;
586 int gpio_pin = gpio % 8;
587 uint16_t baseport;
588 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000589
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000590 if (gpio_bank > 4) {
Michael Karchercba52de2011-03-06 12:07:19 +0000591 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000592 return -1;
593 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000594
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000595 id = sio_read(0x2E, 0x20);
Michael Karchercba52de2011-03-06 12:07:19 +0000596 if (id != chipid) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000597 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
598 id, chipid);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000599 return -1;
600 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000601
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000602 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
603 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
604 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
605 msg_perr("PC87360: invalid GPIO base address %04x\n",
606 baseport);
607 return -1;
608 }
609 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
610 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
611 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000612
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000613 val = INB(baseport + bankbase[gpio_bank]);
614 if (raise)
615 val |= 1 << gpio_pin;
616 else
617 val &= ~(1 << gpio_pin);
618 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000619
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000620 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000621}
622
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000623/*
624 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000625 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000626static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000627{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000628 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000629 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000630 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000631
Luc Verhaegen73d21192009-12-23 00:54:26 +0000632 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
633 switch (dev->device_id) {
634 case 0x3177: /* VT8235 */
635 case 0x3227: /* VT8237R */
636 case 0x3337: /* VT8237A */
637 break;
638 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000639 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000640 return -1;
641 }
642
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000643 if ((gpio >= 12) && (gpio <= 15)) {
644 /* GPIO12-15 -> output */
645 val = pci_read_byte(dev, 0xE4);
646 val |= 0x10;
647 pci_write_byte(dev, 0xE4, val);
648 } else if (gpio == 9) {
649 /* GPIO9 -> Output */
650 val = pci_read_byte(dev, 0xE4);
651 val |= 0x20;
652 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000653 } else if (gpio == 5) {
654 val = pci_read_byte(dev, 0xE4);
655 val |= 0x01;
656 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000657 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000658 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000659 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000660 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000661 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000662
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000663 /* We need the I/O Base Address for this board's flash enable. */
664 base = pci_read_word(dev, 0x88) & 0xff80;
665
David Bartleyf58d3642009-12-09 07:53:01 +0000666 offset = 0x4C + gpio / 8;
667 bit = 0x01 << (gpio % 8);
668
669 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000670 if (raise)
671 val |= bit;
672 else
673 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000674 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000675
Uwe Hermanna7e05482007-05-09 10:17:44 +0000676 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000677}
678
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000679/*
680 * Suited for:
681 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000682 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000683static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000684{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000685 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
686 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000687}
688
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000689/*
690 * Suited for:
691 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000692 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000693static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000694{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000695 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000696}
697
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000698/*
699 * Suited for:
700 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000701 *
702 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
703 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000704 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000705static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000706{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000707 return via_vt823x_gpio_set(15, 1);
708}
709
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000710/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000711 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
712 *
713 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000714 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
715 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000716 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000717static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000718{
719 int ret;
720
721 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000722 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000723
Luc Verhaegen73d21192009-12-23 00:54:26 +0000724 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000725}
726
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000727/*
728 * Suited for:
729 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000730 *
731 * This is rather nasty code, but there's no way to do this cleanly.
732 * We're basically talking to some unknown device on SMBus, my guess
733 * is that it is the Winbond W83781D that lives near the DIP BIOS.
734 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000735static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000736{
737 uint8_t tmp;
738 int i;
739
740#define ASUSP5A_LOOP 5000
741
Andriy Gapon65c1b862008-05-22 13:22:45 +0000742 OUTB(0x00, 0xE807);
743 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000744
Andriy Gapon65c1b862008-05-22 13:22:45 +0000745 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000746
747 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000748 OUTB(0xE1, 0xFF);
749 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000750 break;
751 }
752
753 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000754 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000755 return -1;
756 }
757
Andriy Gapon65c1b862008-05-22 13:22:45 +0000758 OUTB(0x20, 0xE801);
759 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000760
Andriy Gapon65c1b862008-05-22 13:22:45 +0000761 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000762
763 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000764 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000765 if (tmp & 0x70)
766 break;
767 }
768
769 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000770 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000771 return -1;
772 }
773
Andriy Gapon65c1b862008-05-22 13:22:45 +0000774 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000775 tmp &= ~0x02;
776
Andriy Gapon65c1b862008-05-22 13:22:45 +0000777 OUTB(0x00, 0xE807);
778 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000779
Andriy Gapon65c1b862008-05-22 13:22:45 +0000780 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000781
Andriy Gapon65c1b862008-05-22 13:22:45 +0000782 OUTB(0xFF, 0xE800);
783 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000784
Andriy Gapon65c1b862008-05-22 13:22:45 +0000785 OUTB(0x20, 0xE801);
786 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000787
Andriy Gapon65c1b862008-05-22 13:22:45 +0000788 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000789
790 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000791 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000792 if (tmp & 0x70)
793 break;
794 }
795
796 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000797 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000798 return -1;
799 }
800
801 return 0;
802}
803
Luc Verhaegena7e30502009-12-09 11:39:02 +0000804/*
805 * Set GPIO lines in the Broadcom HT-1000 southbridge.
806 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000807 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +0000808 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000809static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000810{
811 /* GPIO 0 reg from PM regs */
812 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
813 sio_mask(0xcd6, 0x44, 0x24, 0x24);
814
815 return 0;
816}
817
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000818/*
819 * Set GPIO lines in the Broadcom HT-1000 southbridge.
820 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000821 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000822 */
823static int board_hp_dl165_g6_enable(void)
824{
825 /* Variant of DL145, with slightly different pin placement. */
826 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
827 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
828
829 return 0;
830}
831
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000832static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000833{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000834 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000835 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000836
837 return 0;
838}
839
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000840/*
841 * Suited for:
842 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000843 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000844static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000845{
846 struct pci_dev *dev;
847
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000848 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000849 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000850 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000851 return -1;
852 }
853
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000854 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000855 pci_write_byte(dev, 0x92, 0);
856
857 return 0;
858}
859
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000860/*
Mattias Mattssonf4925162010-09-16 22:09:18 +0000861 * Suited for:
862 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
863 */
Mattias Mattssonf4925162010-09-16 22:09:18 +0000864static int board_ecs_geforce6100sm_m(void)
865{
866 struct pci_dev *dev;
867 uint32_t tmp;
868
869 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
870 if (!dev) {
871 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
872 return -1;
873 }
874
875 tmp = pci_read_byte(dev, 0xE0);
876 tmp &= ~(1 << 3);
877 pci_write_byte(dev, 0xE0, tmp);
878
879 return 0;
880}
881
882/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000883 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000884 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000885static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000886{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000887 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000888 uint16_t base, devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000889 uint8_t tmp;
890
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000891 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000892 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000893 return -1;
894 }
895
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000896 /* Check for the ISA bridge first. */
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000897 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000898 switch (dev->device_id) {
899 case 0x0030: /* CK804 */
900 case 0x0050: /* MCP04 */
901 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000902 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000903 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000904 case 0x0260: /* MCP51 */
Michael Karcher242efd42011-03-06 12:09:05 +0000905 case 0x0261: /* MCP51 */
Michael Karcher2ead2e22010-06-01 16:09:06 +0000906 case 0x0364: /* MCP55 */
907 /* find SMBus controller on *this* southbridge */
908 /* The infamous Tyan S2915-E has two south bridges; they are
909 easily told apart from each other by the class of the
910 LPC bridge, but have the same SMBus bridge IDs */
911 if (dev->func != 0) {
912 msg_perr("MCP LPC bridge at unexpected function"
913 " number %d\n", dev->func);
914 return -1;
915 }
916
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000917#if PCI_LIB_VERSION >= 0x020200
Michael Karcher2ead2e22010-06-01 16:09:06 +0000918 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000919#else
920 /* pciutils/libpci before version 2.2 is too old to support
921 * PCI domains. Such old machines usually don't have domains
922 * besides domain 0, so this is not a problem.
923 */
924 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
925#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +0000926 if (!dev) {
927 msg_perr("MCP SMBus controller could not be found\n");
928 return -1;
929 }
930 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
931 if (devclass != 0x0C05) {
932 msg_perr("Unexpected device class %04x for SMBus"
933 " controller\n", devclass);
934 return -1;
935 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000936 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000937 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000938 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000939 return -1;
940 }
941
942 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
943 base += 0xC0;
944
945 tmp = INB(base + gpio);
946 tmp &= ~0x0F; /* null lower nibble */
947 tmp |= 0x04; /* gpio -> output. */
948 if (raise)
949 tmp |= 0x01;
950 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000951
952 return 0;
953}
954
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000955/*
956 * Suited for:
Stefan Taunera9cbbac2011-08-07 13:17:20 +0000957 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
Sean Nelson0a247512010-08-15 14:36:18 +0000958 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000959 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +0000960 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000961static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000962{
963 return nvidia_mcp_gpio_set(0x00, 1);
964}
965
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000966/*
967 * Suited for:
968 * - abit KN8 Ultra: NVIDIA CK804
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000969 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000970static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000971{
972 return nvidia_mcp_gpio_set(0x02, 0);
973}
974
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000975/*
976 * Suited for:
Michael Karcher2842db32011-04-14 23:14:27 +0000977 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Uwe Hermannead705f2010-08-15 15:26:30 +0000978 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
979 * - MSI K8NGM2-L: NVIDIA MCP51
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000980 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000981static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000982{
983 return nvidia_mcp_gpio_set(0x02, 1);
984}
985
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000986/*
987 * Suited for:
Uwe Hermann83d349a2010-10-18 22:32:03 +0000988 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
Jonathan Kollaschf8db9592010-10-15 23:02:15 +0000989 */
990static int nvidia_mcp_gpio4_raise(void)
991{
992 return nvidia_mcp_gpio_set(0x04, 1);
993}
994
995/*
996 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000997 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
998 *
999 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1000 * board. We can't tell the SMBus logical devices apart, but we
1001 * can tell the LPC bridge functions apart.
1002 * We need to choose the SMBus bridge next to the LPC bridge with
1003 * ID 0x364 and the "LPC bridge" class.
1004 * b) #TBL is hardwired on that board to a pull-down. It can be
1005 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +00001006 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001007static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +00001008{
1009 return nvidia_mcp_gpio_set(0x05, 1);
1010}
1011
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001012/*
1013 * Suited for:
1014 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +00001015 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001016static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +00001017{
1018 return nvidia_mcp_gpio_set(0x08, 1);
1019}
1020
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001021/*
1022 * Suited for:
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +00001023 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Idwer Volleringd8a00a02011-06-13 16:58:54 +00001024 */
1025static int nvidia_mcp_gpio0a_raise(void)
1026{
1027 return nvidia_mcp_gpio_set(0x0a, 1);
1028}
1029
1030/*
1031 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001032 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001033 */
Michael Karcher51825082010-06-12 23:14:03 +00001034static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001035{
1036 return nvidia_mcp_gpio_set(0x0c, 1);
1037}
1038
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001039/*
1040 * Suited for:
1041 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +00001042 */
1043static int nvidia_mcp_gpio4_lower(void)
1044{
1045 return nvidia_mcp_gpio_set(0x04, 0);
1046}
1047
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001048/*
1049 * Suited for:
1050 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001051 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001052static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001053{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001054 return nvidia_mcp_gpio_set(0x10, 1);
1055}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001056
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001057/*
1058 * Suited for:
1059 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001060 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001061static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001062{
1063 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001064}
1065
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001066/*
1067 * Suited for:
1068 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001069 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001070static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001071{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001072 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001073}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001074
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001075/*
1076 * Suited for:
Michael Karcher242efd42011-03-06 12:09:05 +00001077 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1078 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
Joshua Roys2ee137f2010-09-07 17:52:09 +00001079 */
1080static int nvidia_mcp_gpio3b_raise(void)
1081{
1082 return nvidia_mcp_gpio_set(0x3b, 1);
1083}
1084
1085/*
1086 * Suited for:
Joshua Roysb992d342011-11-02 14:31:18 +00001087 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1088 */
1089static int board_sun_ultra_40_m2(void)
1090{
1091 int ret;
1092 uint8_t reg;
1093 uint16_t base;
1094 struct pci_dev *dev;
1095
1096 ret = nvidia_mcp_gpio4_lower();
1097 if (ret)
1098 return ret;
1099
1100 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1101 if (!dev) {
1102 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1103 return -1;
1104 }
1105
1106 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1107 if (!base)
1108 return -1;
1109
1110 reg = INB(base + 0x4b);
1111 reg |= 0x10;
1112 OUTB(reg, base + 0x4b);
1113
1114 return 0;
1115}
1116
1117/*
1118 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001119 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001120 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001121static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001122{
1123#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001124#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1125#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1126#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001127#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1128#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1129#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001130#define DBE6x_BOOT_LOC_FLASH 2
1131#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001132
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001133 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001134 unsigned long boot_loc;
1135
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001136 /* Geode only has a single core */
1137 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001138 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001139
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001140 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001141
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001142 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001143 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1144 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1145 else
1146 boot_loc = DBE6x_BOOT_LOC_FLASH;
1147
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001148 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1149 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +00001150 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001151
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001152 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001153
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001154 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001155
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001156 return 0;
1157}
1158
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001159/*
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001160 * Suited for:
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001161 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001162 * Datasheet(s) used:
1163 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1164 */
1165static int amd_sbxxx_gpio9_raise(void)
1166{
1167 struct pci_dev *dev;
1168 uint32_t reg;
1169
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001170 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001171 if (!dev) {
1172 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1173 return -1;
1174 }
1175
1176 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1177 /* enable output (0: enable, 1: tristate):
1178 GPIO9 output enable is at bit 5 in 0xA9 */
1179 reg &= ~((uint32_t)1<<(8+5));
1180 /* raise:
1181 GPIO9 output register is at bit 5 in 0xA8 */
1182 reg |= (1<<5);
1183 pci_write_long(dev, 0xA8, reg);
1184
1185 return 0;
1186}
1187
1188/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001189 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +00001190 */
1191static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1192{
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001193 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001194 struct pci_dev *dev;
1195 uint32_t tmp, base;
1196
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001197 /* GPO{0,8,27,28,30} are always available. */
1198 static const uint32_t nonmuxed_gpos = 0x58000101;
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001199
1200 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001201 {0},
1202 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1203 {0xB0, 0x0001, 0x0000},
1204 {0xB0, 0x0001, 0x0000},
1205 {0xB0, 0x0001, 0x0000},
1206 {0xB0, 0x0001, 0x0000},
1207 {0xB0, 0x0001, 0x0000},
1208 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1209 {0},
1210 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1211 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1212 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1213 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1214 {0x4E, 0x0100, 0x0000},
1215 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1216 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1217 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1218 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1219 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1220 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1221 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1222 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1223 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1224 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1225 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1226 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1227 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1228 {0},
1229 {0},
1230 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1231 {0}
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001232 };
1233
Luc Verhaegenf5226912009-12-14 10:41:58 +00001234 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1235 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001236 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001237 return -1;
1238 }
1239
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001240 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001241 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001242 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001243 return -1;
1244 }
1245
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001246 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001247 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1248 piix4_gpo[gpo].value)) {
1249 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001250 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001251 }
1252
Luc Verhaegenf5226912009-12-14 10:41:58 +00001253 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1254 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001255 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001256 return -1;
1257 }
1258
1259 /* PM IO base */
1260 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1261
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001262 gpo_byte = gpo >> 3;
1263 gpo_bit = gpo & 7;
1264 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001265 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001266 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001267 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001268 tmp &= ~(0x01 << gpo_bit);
1269 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001270
1271 return 0;
1272}
1273
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001274/*
1275 * Suited for:
Joshua Roysd708fad2012-02-17 14:51:15 +00001276 * - ASUS OPLX-M
Mattias Mattsson85016b92010-09-01 01:21:34 +00001277 * - ASUS P2B-N
1278 */
1279static int intel_piix4_gpo18_lower(void)
1280{
1281 return intel_piix4_gpo_set(18, 0);
1282}
1283
1284/*
1285 * Suited for:
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001286 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1287 */
1288static int intel_piix4_gpo14_raise(void)
1289{
1290 return intel_piix4_gpo_set(14, 1);
1291}
1292
1293/*
1294 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001295 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001296 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001297static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001298{
1299 return intel_piix4_gpo_set(22, 1);
1300}
1301
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001302/*
1303 * Suited for:
Tim ter Laak4b933f02010-09-13 23:00:57 +00001304 * - abit BM6
1305 */
1306static int intel_piix4_gpo26_lower(void)
1307{
1308 return intel_piix4_gpo_set(26, 0);
1309}
1310
1311/*
1312 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001313 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001314 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001315static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001316{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001317 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001318}
1319
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001320/*
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001321 * Suited for:
1322 * - Dell OptiPlex GX1
1323 */
1324static int intel_piix4_gpo30_lower(void)
1325{
1326 return intel_piix4_gpo_set(30, 0);
1327}
1328
1329/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001330 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001331 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001332static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001333{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001334 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001335 static struct {
1336 uint16_t id;
1337 uint8_t base_reg;
1338 uint32_t bank0;
1339 uint32_t bank1;
1340 uint32_t bank2;
1341 } intel_ich_gpio_table[] = {
1342 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1343 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1344 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1345 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1346 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1347 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1348 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1349 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1350 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1351 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1352 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1353 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1354 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1355 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1356 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1357 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1358 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1359 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1360 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1361 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1362 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1363 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1364 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1365 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1366 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1367 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1368 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1369 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1370 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1371 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1372 {0, 0, 0, 0, 0} /* end marker */
1373 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001374
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001375 struct pci_dev *dev;
1376 uint16_t base;
1377 uint32_t tmp;
1378 int i, allowed;
1379
1380 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001381 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001382 uint16_t device_class;
1383 /* libpci before version 2.2.4 does not store class info. */
1384 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001385 if ((dev->vendor_id == 0x8086) &&
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001386 (device_class == 0x0601)) { /* ISA bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001387 /* Is this device in our list? */
1388 for (i = 0; intel_ich_gpio_table[i].id; i++)
1389 if (dev->device_id == intel_ich_gpio_table[i].id)
1390 break;
1391
1392 if (intel_ich_gpio_table[i].id)
1393 break;
1394 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001395 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001396
Uwe Hermann93f66db2008-05-22 21:19:38 +00001397 if (!dev) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001398 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001399 return -1;
1400 }
1401
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001402 /*
1403 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1404 * strapped to zero. From some mobile ICH9 version on, this becomes
1405 * 6:1. The mask below catches all.
1406 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001407 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001408
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001409 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001410 if (gpio < 32)
1411 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1412 else if (gpio < 64)
1413 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1414 else
1415 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1416
1417 if (!allowed) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001418 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1419 " setting GPIO%02d\n", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001420 return -1;
1421 }
1422
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001423 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1424 raise ? "Rais" : "Dropp", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001425
1426 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001427 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001428 tmp = INL(base);
1429 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1430 if ((gpio == 28) &&
1431 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1432 tmp |= 1 << 27;
1433 else
1434 tmp |= 1 << gpio;
1435 OUTL(tmp, base);
1436
1437 /* As soon as we are talking to ICH8 and above, this register
1438 decides whether we can set the gpio or not. */
1439 if (dev->device_id > 0x2800) {
1440 tmp = INL(base);
1441 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001442 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001443 " does not allow setting GPIO%02d\n",
1444 gpio);
1445 return -1;
1446 }
1447 }
1448
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001449 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001450 tmp = INL(base + 0x04);
1451 tmp &= ~(1 << gpio);
1452 OUTL(tmp, base + 0x04);
1453
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001454 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001455 tmp = INL(base + 0x0C);
1456 if (raise)
1457 tmp |= 1 << gpio;
1458 else
1459 tmp &= ~(1 << gpio);
1460 OUTL(tmp, base + 0x0C);
1461 } else if (gpio < 64) {
1462 gpio -= 32;
1463
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001464 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001465 tmp = INL(base + 0x30);
1466 tmp |= 1 << gpio;
1467 OUTL(tmp, base + 0x30);
1468
1469 /* As soon as we are talking to ICH8 and above, this register
1470 decides whether we can set the gpio or not. */
1471 if (dev->device_id > 0x2800) {
1472 tmp = INL(base + 30);
1473 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001474 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001475 " does not allow setting GPIO%02d\n",
1476 gpio + 32);
1477 return -1;
1478 }
1479 }
1480
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001481 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001482 tmp = INL(base + 0x34);
1483 tmp &= ~(1 << gpio);
1484 OUTL(tmp, base + 0x34);
1485
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001486 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001487 tmp = INL(base + 0x38);
1488 if (raise)
1489 tmp |= 1 << gpio;
1490 else
1491 tmp &= ~(1 << gpio);
1492 OUTL(tmp, base + 0x38);
1493 } else {
1494 gpio -= 64;
1495
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001496 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001497 tmp = INL(base + 0x40);
1498 tmp |= 1 << gpio;
1499 OUTL(tmp, base + 0x40);
1500
1501 tmp = INL(base + 40);
1502 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001503 msg_perr("\nERROR: This Intel LPC bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001504 "not allow setting GPIO%02d\n", gpio + 64);
1505 return -1;
1506 }
1507
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001508 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001509 tmp = INL(base + 0x44);
1510 tmp &= ~(1 << gpio);
1511 OUTL(tmp, base + 0x44);
1512
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001513 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001514 tmp = INL(base + 0x48);
1515 if (raise)
1516 tmp |= 1 << gpio;
1517 else
1518 tmp &= ~(1 << gpio);
1519 OUTL(tmp, base + 0x48);
1520 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001521
1522 return 0;
1523}
1524
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001525/*
1526 * Suited for:
1527 * - abit IP35: Intel P35 + ICH9R
1528 * - abit IP35 Pro: Intel P35 + ICH9R
Joshua Roysac8b2a12011-08-11 04:21:34 +00001529 * - ASUS P5LD2
Uwe Hermann93f66db2008-05-22 21:19:38 +00001530 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001531static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001532{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001533 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001534}
1535
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001536/*
1537 * Suited for:
1538 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001539 */
1540static int intel_ich_gpio18_raise(void)
1541{
1542 return intel_ich_gpio_set(18, 1);
1543}
1544
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001545/*
1546 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001547 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001548 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001549static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001550{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001551 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001552}
1553
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001554/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001555 * Suited for:
Stefan Tauner027e0182012-05-02 19:48:21 +00001556 * - ASUS P5BV-R: LGA775 + 3200 + ICH7
1557 */
1558static int intel_ich_gpio20_raise(void)
1559{
1560 return intel_ich_gpio_set(20, 1);
1561}
1562
1563/*
1564 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001565 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1566 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcherf4b58792010-09-10 14:54:18 +00001567 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001568 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001569 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Michael Karcher4a23e442010-09-10 14:46:46 +00001570 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00001571 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
Joshua Roysb1d980f2010-09-13 14:02:22 +00001572 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001573 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
Stefan Taunerded71e52012-03-10 19:22:13 +00001574 * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001575 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001576 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001577static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001578{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001579 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001580}
1581
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001582/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001583 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001584 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001585 * - ASUS P4B533-E: socket478 + 845E + ICH4
1586 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Michael Karcherbfd89a52012-02-12 00:13:14 +00001587 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001588 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001589static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001590{
1591 return intel_ich_gpio_set(22, 1);
1592}
1593
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001594/*
1595 * Suited for:
Stefan Tauner716e0982011-07-25 20:38:52 +00001596 * - ASUS A8Jm (laptop): Intel 945 + ICH7
Michael Karcher14ab8d42011-08-25 14:06:50 +00001597 * - ASUS P5LP-LE used in ...
1598 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1599 * - Epson Endeavor MT7700
Stefan Tauner716e0982011-07-25 20:38:52 +00001600 */
1601static int intel_ich_gpio34_raise(void)
1602{
1603 return intel_ich_gpio_set(34, 1);
1604}
1605
1606/*
1607 * Suited for:
Stefan Taunerc6782182012-01-19 17:50:32 +00001608 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Paul Menzelac427b22012-02-16 21:07:07 +00001609 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Stefan Taunerc6782182012-01-19 17:50:32 +00001610 */
1611static int intel_ich_gpio38_raise(void)
1612{
1613 return intel_ich_gpio_set(38, 1);
1614}
1615
1616/*
1617 * Suited for:
Joshua Roysc73e2812011-07-09 19:46:53 +00001618 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1619 */
1620static int intel_ich_gpio43_raise(void)
1621{
1622 return intel_ich_gpio_set(43, 1);
1623}
1624
1625/*
1626 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001627 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001628 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001629static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001630{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001631 int ret;
1632 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1633 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001634 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001635 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001636 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1637 return ret;
1638}
1639
1640/*
1641 * Suited for:
1642 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1643 */
1644static int board_hp_p2706t(void)
1645{
1646 int ret;
1647 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1648 if (!ret)
1649 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001650 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001651}
1652
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001653/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001654 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001655 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1656 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1657 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Uwe Hermann742999c2010-12-02 21:57:42 +00001658 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001659 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001660static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001661{
1662 return intel_ich_gpio_set(23, 1);
1663}
1664
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001665/*
1666 * Suited for:
Michael Karcher39dcdec2010-10-05 17:29:35 +00001667 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001668 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001669 */
1670static int intel_ich_gpio25_raise(void)
1671{
1672 return intel_ich_gpio_set(25, 1);
1673}
1674
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001675/*
1676 * Suited for:
1677 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001678 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001679static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001680{
1681 return intel_ich_gpio_set(26, 1);
1682}
1683
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001684/*
1685 * Suited for:
1686 * - P4SD-LA (HP OEM): i865 + ICH5
Joshua Roys9d9a1042011-06-13 16:59:01 +00001687 * - GIGABYTE GA-8IP775: 865P + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001688 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Maciej Pijanka6add0942011-06-09 20:59:30 +00001689 * - MSI MS-6788-40 (aka 848P Neo-V)
Michael Karcher87c90992010-07-24 11:03:48 +00001690 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001691static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001692{
1693 return intel_ich_gpio_set(32, 1);
1694}
1695
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001696/*
1697 * Suited for:
Joshua Roys7225ccd2011-05-18 01:32:16 +00001698 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1699 */
1700static int board_aopen_i975xa_ydg(void)
1701{
1702 int ret;
1703
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001704 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
Joshua Roys7225ccd2011-05-18 01:32:16 +00001705 * or perhaps it's not needed at all?
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001706 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1707 * were in the right LDN, it would have to be GPIO1 or GPIO3.
Joshua Roys7225ccd2011-05-18 01:32:16 +00001708 */
1709/*
1710 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1711 if (!ret)
1712*/
1713 ret = intel_ich_gpio_set(33, 1);
1714
1715 return ret;
1716}
1717
1718/*
1719 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001720 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001721 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001722static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001723{
1724 int ret;
1725
1726 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1727 ret = intel_ich_gpio_set(22, 1);
1728 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1729 ret = intel_ich_gpio_set(23, 1);
1730
1731 return ret;
1732}
1733
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001734/*
1735 * Suited for:
1736 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001737 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001738static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001739{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001740 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001741
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001742 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1743 if (!ret)
1744 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001745
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001746 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001747}
1748
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001749/*
1750 * Suited for:
1751 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001752 */
Michael Karcher06477332010-03-19 22:49:09 +00001753static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001754{
Michael Karcher06477332010-03-19 22:49:09 +00001755 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001756 uint32_t base, tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001757
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001758 /* VT82C686 power management */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001759 dev = pci_dev_find(0x1106, 0x3057);
1760 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001761 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001762 return -1;
1763 }
1764
Sean Nelson316a29f2010-05-07 20:09:04 +00001765 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001766 raise ? "Rais" : "Dropp", gpio);
Michael Karcher06477332010-03-19 22:49:09 +00001767
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001768 /* Select GPO function on multiplexed pins. */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001769 tmp = pci_read_byte(dev, 0x54);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001770 switch (gpio) {
1771 case 0:
1772 tmp &= ~0x03;
1773 break;
1774 case 1:
1775 tmp |= 0x04;
1776 break;
1777 case 2:
1778 tmp |= 0x08;
1779 break;
1780 case 3:
1781 tmp |= 0x10;
1782 break;
Michael Karcher06477332010-03-19 22:49:09 +00001783 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001784 pci_write_byte(dev, 0x54, tmp);
1785
1786 /* PM IO base */
1787 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1788
1789 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001790 tmp = INL(base + 0x4C);
1791 if (raise)
1792 tmp |= 1U << gpio;
1793 else
1794 tmp &= ~(1U << gpio);
1795 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001796
1797 return 0;
1798}
1799
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001800/*
1801 * Suited for:
1802 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001803 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001804 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001805static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001806{
1807 return via_apollo_gpo_set(4, 0);
1808}
1809
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001810/*
1811 * Suited for:
1812 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00001813 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001814static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001815{
1816 return via_apollo_gpo_set(0, 0);
1817}
1818
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001819/*
Michael Karchera08d0f22011-07-25 17:25:24 +00001820 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001821 *
1822 * Suited for:
1823 * - MSI 651M-L: SiS651 / SiS962
Michael Karchera08d0f22011-07-25 17:25:24 +00001824 * - GIGABYTE GA-8SIMLH
Michael Karcher9f9e6132010-01-09 17:36:06 +00001825 */
Michael Karchera08d0f22011-07-25 17:25:24 +00001826static int sis_gpio0_raise_and_w836xx_memw(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001827{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001828 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001829 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001830
1831 dev = pci_dev_find(0x1039, 0x0962);
1832 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001833 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001834 return 1;
1835 }
1836
Michael Karcher9f9e6132010-01-09 17:36:06 +00001837 base = pci_read_word(dev, 0x74);
1838 temp = INW(base + 0x68);
1839 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001840 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001841
1842 temp = INW(base + 0x64);
1843 temp |= (1 << 0); /* Raise output? */
1844 OUTW(temp, base + 0x64);
1845
1846 w836xx_memw_enable(0x2E);
1847
1848 return 0;
1849}
1850
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001851/*
Michael Gold6d52e472009-06-19 13:00:24 +00001852 * Find the runtime registers of an SMSC Super I/O, after verifying its
1853 * chip ID.
1854 *
1855 * Returns the base port of the runtime register block, or 0 on error.
1856 */
1857static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1858 uint8_t logical_device)
1859{
1860 uint16_t rt_port = 0;
1861
1862 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001863 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001864 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001865 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001866 goto out;
1867 }
1868
1869 /* If the runtime block is active, get its address. */
1870 sio_write(sio_port, 0x07, logical_device);
1871 if (sio_read(sio_port, 0x30) & 1) {
1872 rt_port = (sio_read(sio_port, 0x60) << 8)
1873 | sio_read(sio_port, 0x61);
1874 }
1875
1876 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001877 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001878 "Super I/O runtime interface not available.\n");
1879 }
1880out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001881 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001882 return rt_port;
1883}
1884
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001885/*
1886 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00001887 * connected to GP30 on the Super I/O, and TBL# is always high.
1888 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001889static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001890{
1891 struct pci_dev *dev;
1892 uint16_t rt_port;
1893 uint8_t val;
1894
1895 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1896 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001897 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001898 return -1;
1899 }
1900
Uwe Hermann1432a602009-06-28 23:26:37 +00001901 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001902 if (rt_port == 0)
1903 return -1;
1904
1905 /* Configure the GPIO pin. */
1906 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001907 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001908 OUTB(val, rt_port + 0x33);
1909
1910 /* Disable write protection. */
1911 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001912 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001913 OUTB(val, rt_port + 0x4d);
1914
1915 return 0;
1916}
1917
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001918/*
1919 * Suited for:
Christoph Grenzd13a3942011-10-21 13:20:11 +00001920 * - abit AV8: Socket939 + K8T800Pro + VT8237
1921 */
1922static int board_abit_av8(void)
1923{
1924 uint8_t val;
1925
1926 /* Raise GPO pins GP22 & GP23 */
1927 val = INB(0x404E);
1928 val |= 0xC0;
1929 OUTB(val, 0x404E);
1930
1931 return 0;
1932}
1933
1934/*
1935 * Suited for:
Uwe Hermann45bd1442010-09-14 23:20:35 +00001936 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001937 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001938 */
Uwe Hermann45bd1442010-09-14 23:20:35 +00001939static int it8703f_gpio51_raise(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001940{
1941 uint16_t id, base;
1942 uint8_t tmp;
1943
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001944 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001945 w836xx_ext_enter(0x2E);
1946 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1947 w836xx_ext_leave(0x2E);
1948
1949 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001950 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001951 return -1;
1952 }
1953
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001954 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001955 w836xx_ext_enter(0x2E);
1956 sio_write(0x2E, 0x07, 0x0C);
1957 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1958 w836xx_ext_leave(0x2E);
1959
1960 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001961 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001962 " Base.\n");
1963 return -1;
1964 }
1965
1966 /* Raise GP51. */
1967 tmp = INB(base);
1968 tmp |= 0x02;
1969 OUTB(tmp, base);
1970
1971 return 0;
1972}
1973
Luc Verhaegen72272912009-09-01 21:22:23 +00001974/*
Joshua Roysa2f37222011-11-14 13:00:12 +00001975 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
Luc Verhaegen72272912009-09-01 21:22:23 +00001976 */
Joshua Roysa2f37222011-11-14 13:00:12 +00001977static int it87_gpio_set(unsigned int gpio, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001978{
Joshua Roysa2f37222011-11-14 13:00:12 +00001979 int allowed, sio;
Luc Verhaegen72272912009-09-01 21:22:23 +00001980 unsigned int port;
Joshua Roysa2f37222011-11-14 13:00:12 +00001981 uint16_t base, sioport;
Luc Verhaegen72272912009-09-01 21:22:23 +00001982 uint8_t tmp;
1983
Joshua Roysa2f37222011-11-14 13:00:12 +00001984 /* IT87 GPIO configuration table */
1985 static const struct it87cfg {
1986 uint16_t id;
1987 uint8_t base_reg;
1988 uint32_t bank0;
1989 uint32_t bank1;
1990 uint32_t bank2;
1991 } it87_gpio_table[] = {
1992 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
1993 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
1994 {0, 0, 0, 0, 0} /* end marker */
1995 };
1996 const struct it87cfg *cfg = NULL;
Luc Verhaegen72272912009-09-01 21:22:23 +00001997
Joshua Roysa2f37222011-11-14 13:00:12 +00001998 /* Find the Super I/O in the probed list */
1999 for (sio = 0; sio < superio_count; sio++) {
2000 int i;
2001 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2002 continue;
2003
2004 /* Is this device in our list? */
2005 for (i = 0; it87_gpio_table[i].id; i++)
2006 if (superios[sio].model == it87_gpio_table[i].id) {
2007 cfg = &it87_gpio_table[i];
2008 goto found;
2009 }
2010 }
2011
2012 if (cfg == NULL) {
2013 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2014 "found.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002015 return -1;
Luc Verhaegen72272912009-09-01 21:22:23 +00002016 }
2017
Joshua Roysa2f37222011-11-14 13:00:12 +00002018found:
2019 /* Check whether the gpio is allowed. */
2020 if (gpio < 32)
2021 allowed = (cfg->bank0 >> gpio) & 0x01;
2022 else if (gpio < 64)
2023 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2024 else if (gpio < 96)
2025 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2026 else
2027 allowed = 0;
Luc Verhaegen72272912009-09-01 21:22:23 +00002028
Joshua Roysa2f37222011-11-14 13:00:12 +00002029 if (!allowed) {
2030 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2031 cfg->id, gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002032 return -1;
2033 }
2034
Joshua Roysa2f37222011-11-14 13:00:12 +00002035 /* Read the Simple I/O Base Address Register */
2036 sioport = superios[sio].port;
2037 enter_conf_mode_ite(sioport);
2038 sio_write(sioport, 0x07, 0x07);
2039 base = (sio_read(sioport, cfg->base_reg) << 8) |
2040 sio_read(sioport, cfg->base_reg + 1);
2041 exit_conf_mode_ite(sioport);
Luc Verhaegen72272912009-09-01 21:22:23 +00002042
2043 if (!base) {
Joshua Roysa2f37222011-11-14 13:00:12 +00002044 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00002045 return -1;
2046 }
2047
Joshua Roysa2f37222011-11-14 13:00:12 +00002048 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2049
2050 port = gpio / 10 - 1;
2051 gpio %= 10;
2052
2053 /* set GPIO. */
Luc Verhaegen72272912009-09-01 21:22:23 +00002054 tmp = INB(base + port);
2055 if (raise)
Joshua Roysa2f37222011-11-14 13:00:12 +00002056 tmp |= 1 << gpio;
Luc Verhaegen72272912009-09-01 21:22:23 +00002057 else
Joshua Roysa2f37222011-11-14 13:00:12 +00002058 tmp &= ~(1 << gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002059 OUTB(tmp, base + port);
2060
2061 return 0;
2062}
2063
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002064/*
Russ Dillbd622d12010-03-09 16:57:06 +00002065 * Suited for:
Joshua Roys8ca42552011-11-19 19:31:17 +00002066 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2067 */
2068static int it8712f_gpio12_raise(void)
2069{
2070 return it87_gpio_set(12, 1);
2071}
2072
2073/*
2074 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002075 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2076 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00002077 */
Joshua Roysa2f37222011-11-14 13:00:12 +00002078static int it8712f_gpio31_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00002079{
Joshua Roysa2f37222011-11-14 13:00:12 +00002080 return it87_gpio_set(32, 1);
2081}
2082
2083/*
2084 * Suited for:
2085 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2086 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2087 */
2088static int it8718f_gpio63_raise(void)
2089{
2090 return it87_gpio_set(63, 1);
Luc Verhaegen72272912009-09-01 21:22:23 +00002091}
2092
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002093/*
2094 * Suited for all boards with ambiguous DMI chassis information, which should be
2095 * whitelisted because they are known to work:
2096 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2097 */
2098static int p2_not_a_laptop(void)
2099{
2100 /* label this board as not a laptop */
2101 is_laptop = 0;
2102 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2103 return 0;
2104}
2105
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002106#endif
2107
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002108/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00002109 * Below is the list of boards which need a special "board enable" code in
2110 * flashrom before their ROM chip can be accessed/written to.
2111 *
2112 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2113 * to the respective tables in print.c. Thanks!
2114 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00002115 * We use 2 sets of IDs here, you're free to choose which is which. This
2116 * is to provide a very high degree of certainty when matching a board on
2117 * the basis of subsystem/card IDs. As not every vendor handles
2118 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002119 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002120 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002121 * NULLed if they don't identify the board fully and if you can't use DMI.
2122 * But please take care to provide an as complete set of pci ids as possible;
2123 * autodetection is the preferred behaviour and we would like to make sure that
2124 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00002125 *
Michael Karcher6701ee82010-01-20 14:14:11 +00002126 * If PCI IDs are not sufficient for board matching, the match can be further
2127 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002128 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00002129 * substring match, unless it is anchored to the beginning (with a ^ in front)
2130 * or the end (with a $ at the end). Both anchors may be specified at the
2131 * same time to match the full field.
2132 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002133 * When a board is matched through DMI, the first and second main PCI IDs
2134 * and the first subsystem PCI ID have to match as well. If you specify the
2135 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2136 * subsystem ID of that device is indeed zero.
2137 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002138 * The coreboot ids are used two fold. When running with a coreboot firmware,
2139 * the ids uniquely matches the coreboot board identification string. When a
2140 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +00002141 * can be used to identify the board through the -p internal:mainboard=
2142 * programmer parameter.
Luc Verhaegenc5210162009-04-20 12:38:17 +00002143 *
2144 * When a board is identified through its coreboot ids (in both cases), the
2145 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002146 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002147
Uwe Hermanndeeebe22009-05-08 16:23:34 +00002148/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002149const struct board_match board_matches[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00002150
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002151 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002152#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002153 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Christoph Grenzd13a3942011-10-21 13:20:11 +00002154 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002155 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2156 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2157 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2158 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
2159 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2160 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Paul Menzelac427b22012-02-16 21:07:07 +00002161 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002162 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2163 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2164 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
2165 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
2166 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2167 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2168 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Stefan Taunerc6782182012-01-19 17:50:32 +00002169 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
Joshua Roys7225ccd2011-05-18 01:32:16 +00002170 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
Joshua Roysea3aed02011-11-16 22:08:11 +00002171 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002172 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
Pawel Rozanski1d233072011-06-19 16:52:48 +00002173 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002174 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2175 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Joshua Roys8ca42552011-11-19 19:31:17 +00002176 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002177 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002178 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2179 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2180 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002181 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00002182 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002183 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00002184 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002185 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Stefan Tauner2414e092011-08-06 16:16:45 +00002186 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, "^A8N-SLI DELUXE", NULL, NULL, P3, "ASUS", "A8N-SLI Deluxe", 0, NT, board_shuttle_fn25},
Stefan Taunerff80e682011-07-20 16:34:18 +00002187 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002188 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2189 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Joshua Roysc73e2812011-07-09 19:46:53 +00002190 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Joshua Roysd708fad2012-02-17 14:51:15 +00002191 {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002192 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2193 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2194 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2195 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Joshua Roysa5f5a152011-11-15 08:08:15 +00002196 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002197 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2198 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00002199 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D3, 0x1043, 0x80A6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002200 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2201 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2202 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2203 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2204 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
Stefan Tauner027e0182012-05-02 19:48:21 +00002205 {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002206 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2207 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2208 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002209 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002210 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2211 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2212 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
Michael Karcher14ab8d42011-08-25 14:06:50 +00002213 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2214 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002215 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, NT, intel_ich_gpio16_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002216 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002217 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2218 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002219 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Stefan Taunerded71e52012-03-10 19:22:13 +00002220 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, NULL, NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002221 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2222 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2223 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2224 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2225 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
Stefan Tauneraf4b1582011-08-06 16:16:33 +00002226 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2227 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002228 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2229 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2230 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2231 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2232 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Joshua Roys9d9a1042011-06-13 16:59:01 +00002233 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002234 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2235 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Stefan Tauner716e0982011-07-25 20:38:52 +00002236 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002237 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2238 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002239 {0x10de, 0x00e4, 0x1458, 0x0c11, 0x10de, 0x00e0, 0x1458, 0x0c11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS Pro-939", 0, NT, nvidia_mcp_gpio0a_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002240 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002241 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002242 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2243 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2244 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002245 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002246 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2247 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2248 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2249 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2250 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2251 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2252 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2253 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2254 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002255 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0x0000, 0x0000, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002256 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2257 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2258 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2259 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2260 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2261 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2262 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2263 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
Maciej Pijanka6add0942011-06-09 20:59:30 +00002264 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
Michael Karchera08d0f22011-07-25 17:25:24 +00002265 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002266 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2267 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2268 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2269 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2270 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2271 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2272 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2273 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2274 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2275 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2276 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2277 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Joshua Roysb992d342011-11-02 14:31:18 +00002278 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002279 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2280 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Michael Karcherbfd89a52012-02-12 00:13:14 +00002281 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002282 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2283 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2284 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2285 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002286#endif
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002287 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002288};
2289
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002290/*
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00002291 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00002292 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002293 */
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002294static const struct board_match *board_match_cbname(const char *vendor,
2295 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002296{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002297 const struct board_match *board = board_matches;
2298 const struct board_match *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002299
Uwe Hermanna93045c2009-05-09 00:47:04 +00002300 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00002301 if (vendor && (!board->lb_vendor
2302 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002303 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002304
Peter Stuge0b9c5f32008-07-02 00:47:30 +00002305 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002306 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002307
Uwe Hermanna7e05482007-05-09 10:17:44 +00002308 if (!pci_dev_find(board->first_vendor, board->first_device))
2309 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002310
Uwe Hermanna7e05482007-05-09 10:17:44 +00002311 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00002312 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002313 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00002314
2315 if (vendor)
2316 return board;
2317
2318 if (partmatch) {
2319 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00002320 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2321 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002322 partmatch->lb_vendor, board->lb_vendor);
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +00002323 msg_perr("Please use the full -p internal:mainboard="
2324 "vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00002325 return NULL;
2326 }
2327 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002328 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00002329
Peter Stuge6b53fed2008-01-27 16:21:21 +00002330 if (partmatch)
2331 return partmatch;
2332
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002333 if (!partvendor_from_cbtable) {
2334 /* Only warn if the mainboard type was not gathered from the
2335 * coreboot table. If it was, the coreboot implementor is
2336 * expected to fix flashrom, too.
2337 */
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +00002338 msg_perr("\nUnknown vendor:board from -p internal:mainboard="
2339 " programmer parameter:\n%s:%s\n\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002340 vendor, part);
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002341 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002342 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002343}
2344
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002345/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00002346 * Match boards on PCI IDs and subsystem IDs.
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002347 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002348 */
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002349const static struct board_match *board_match_pci_ids(enum board_match_phase phase)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002350{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002351 const struct board_match *board = board_matches;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002352
Uwe Hermanna93045c2009-05-09 00:47:04 +00002353 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00002354 if ((!board->first_card_vendor || !board->first_card_device) &&
2355 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002356 continue;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002357 if (board->phase != phase)
2358 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002359
Uwe Hermanna7e05482007-05-09 10:17:44 +00002360 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00002361 board->first_card_vendor,
2362 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002363 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002364
Uwe Hermanna7e05482007-05-09 10:17:44 +00002365 if (board->second_vendor) {
2366 if (board->second_card_vendor) {
2367 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002368 board->second_device,
2369 board->second_card_vendor,
2370 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002371 continue;
2372 } else {
2373 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002374 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002375 continue;
2376 }
2377 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002378
Michael Karcher6701ee82010-01-20 14:14:11 +00002379 if (board->dmi_pattern) {
2380 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002381 msg_perr("WARNING: Can't autodetect %s %s,"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002382 " DMI info unavailable.\n",
2383 board->vendor_name, board->board_name);
Michael Karcher6701ee82010-01-20 14:14:11 +00002384 continue;
2385 } else {
2386 if (!dmi_match(board->dmi_pattern))
2387 continue;
2388 }
2389 }
2390
Uwe Hermanna7e05482007-05-09 10:17:44 +00002391 return board;
2392 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002393
Uwe Hermanna7e05482007-05-09 10:17:44 +00002394 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002395}
2396
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002397static int unsafe_board_handler(const struct board_match *board)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002398{
2399 if (!board)
2400 return 1;
2401
2402 if (board->status == OK)
2403 return 0;
2404
2405 if (!force_boardenable) {
2406 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002407 "code has not been tested, and thus will not be executed by default.\n"
2408 "Depending on your hardware environment, erasing, writing or even probing\n"
2409 "can fail without running the board specific code.\n\n"
2410 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2411 "\"internal programmer\") for details.\n",
2412 board->vendor_name, board->board_name);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002413 return 1;
2414 }
2415 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2416 "Please report success/failure to flashrom@flashrom.org\n"
2417 "with your board name and SUCCESS or FAILURE in the subject.\n");
2418 return 0;
2419}
2420
2421/* FIXME: Should this be identical to board_flash_enable? */
2422static int board_handle_phase(enum board_match_phase phase)
2423{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002424 const struct board_match *board = NULL;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002425
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002426 board = board_match_pci_ids(phase);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002427
2428 if (unsafe_board_handler(board))
2429 board = NULL;
2430
2431 if (!board)
2432 return 0;
2433
2434 if (!board->enable) {
2435 /* Not sure if there is a valid case for this. */
2436 msg_perr("Board match found, but nothing to do?\n");
2437 return 0;
2438 }
2439
2440 return board->enable();
2441}
2442
2443void board_handle_before_superio(void)
2444{
2445 board_handle_phase(P1);
2446}
2447
2448void board_handle_before_laptop(void)
2449{
2450 board_handle_phase(P2);
2451}
2452
Uwe Hermann372eeb52007-12-04 21:49:06 +00002453int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002454{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002455 const struct board_match *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002456 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002457
Peter Stuge6b53fed2008-01-27 16:21:21 +00002458 if (part)
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002459 board = board_match_cbname(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002460
Uwe Hermanna7e05482007-05-09 10:17:44 +00002461 if (!board)
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002462 board = board_match_pci_ids(P3);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002463
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002464 if (unsafe_board_handler(board))
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002465 board = NULL;
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00002466
Uwe Hermanna7e05482007-05-09 10:17:44 +00002467 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00002468 if (board->max_rom_decode_parallel)
2469 max_rom_decode.parallel =
2470 board->max_rom_decode_parallel * 1024;
2471
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002472 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002473 msg_pinfo("Disabling flash write protection for "
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002474 "board \"%s %s\"... ", board->vendor_name,
2475 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002476
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002477 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002478 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00002479 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002480 else
Sean Nelson316a29f2010-05-07 20:09:04 +00002481 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002482 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002483 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002484
Uwe Hermanna7e05482007-05-09 10:17:44 +00002485 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002486}