blob: aba6f382cee478321822831a8284f53950ea1d85 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermann48ec1b12010-08-08 17:01:18 +000099/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000137}
138
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000182 UNIMPLEMENTED_PORT,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000183};
184
Michael Karcherea36c9c2010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000193 {0x2A, 0x01, 0x01},
Michael Karcherea36c9c2010-06-27 15:07:52 +0000194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000202 UNIMPLEMENTED_PORT,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000203};
204
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000213 {0x2D, 0x80, 0x80}, /* or panel switch output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000221 UNIMPLEMENTED_PORT, /* GPIO5 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 }
249
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
Michael Karcher979d9252010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000293 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000313/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000315 *
316 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000319 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000321{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000323}
324
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000325/*
Joshua Roysf280a382010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000336/*
Stefan Taunerff80e682011-07-20 16:34:18 +0000337 * Winbond W83627EHF: Raise GPIO22.
Michael Karcherea36c9c2010-06-27 15:07:52 +0000338 *
339 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000341 */
Stefan Taunerff80e682011-07-20 16:34:18 +0000342static int w83627ehf_gpio22_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000343{
Stefan Taunerff80e682011-07-20 16:34:18 +0000344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
Michael Karcherea36c9c2010-06-27 15:07:52 +0000345}
346
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000347/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000349 *
350 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000352 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000354{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000356}
357
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000358/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000365{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000367}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000368
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000369/*
David Borgb6417a62010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000374{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000381}
382
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000383/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000384 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Mattias Mattssone8388242010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
Sergey A Lichackf3a4bff2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
Uwe Hermann17da61e2010-10-05 21:48:43 +0000393 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
Pawel Rozanski1d233072011-06-19 16:52:48 +0000394 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000395 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000396static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000397{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000398 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000399
Luc Verhaegen73d21192009-12-23 00:54:26 +0000400 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000401}
402
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000403/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000404 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000405 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000406 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000407static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000408{
409 w836xx_memw_enable(0x4E);
410
411 return 0;
412}
413
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000414/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000415 * Suited for all boards with ITE IT8705F.
416 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000417 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000418int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000419{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000420 uint8_t tmp;
421 int ret = 0;
422
Luc Verhaegen21f54962010-01-20 14:45:07 +0000423 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000424 tmp = sio_read(port, 0x24);
425 /* Check if at least one flash segment is enabled. */
426 if (tmp & 0xf0) {
427 /* The IT8705F will respond to LPC cycles and translate them. */
Carl-Daniel Hailfinger1a227952011-07-27 07:13:06 +0000428 buses_supported = BUS_PARALLEL;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000429 /* Flash ROM I/F Writes Enable */
430 tmp |= 0x04;
431 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
432 if (tmp & 0x02) {
433 /* The data sheet contradicts itself about max size. */
434 max_rom_decode.parallel = 1024 * 1024;
435 msg_pinfo("IT8705F with very unusual settings. Please "
436 "send the output of \"flashrom -V\" to \n"
Paul Menzelab6328f2010-10-08 11:03:02 +0000437 "flashrom@flashrom.org with "
438 "IT8705: your board name: flashrom -V\n"
439 "as the subject to help us finish "
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000440 "support for your Super I/O. Thanks.\n");
441 ret = 1;
442 } else if (tmp & 0x08) {
443 max_rom_decode.parallel = 512 * 1024;
444 } else {
445 max_rom_decode.parallel = 256 * 1024;
446 }
447 /* Safety checks. The data sheet is unclear here: Segments 1+3
448 * overlap, no segment seems to cover top - 1MB to top - 512kB.
449 * We assume that certain combinations make no sense.
450 */
451 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
452 (!(tmp & 0x10)) || /* 128 kB dis */
453 (!(tmp & 0x40))) { /* 256/512 kB dis */
454 msg_perr("Inconsistent IT8705F decode size!\n");
455 ret = 1;
456 }
457 if (sio_read(port, 0x25) != 0) {
458 msg_perr("IT8705F flash data pins disabled!\n");
459 ret = 1;
460 }
461 if (sio_read(port, 0x26) != 0) {
462 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
463 ret = 1;
464 }
465 if (sio_read(port, 0x27) != 0) {
466 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
467 ret = 1;
468 }
469 if ((sio_read(port, 0x29) & 0x10) != 0) {
470 msg_perr("IT8705F flash write enable pin disabled!\n");
471 ret = 1;
472 }
473 if ((sio_read(port, 0x29) & 0x08) != 0) {
474 msg_perr("IT8705F flash chip select pin disabled!\n");
475 ret = 1;
476 }
477 if ((sio_read(port, 0x29) & 0x04) != 0) {
478 msg_perr("IT8705F flash read strobe pin disabled!\n");
479 ret = 1;
480 }
481 if ((sio_read(port, 0x29) & 0x03) != 0) {
482 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
483 /* Not really an error if you use flash chips smaller
484 * than 256 kByte, but such a configuration is unlikely.
485 */
486 ret = 1;
487 }
488 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
489 max_rom_decode.parallel);
490 if (ret) {
491 msg_pinfo("Not enabling IT8705F flash write.\n");
492 } else {
493 sio_write(port, 0x24, tmp);
494 }
495 } else {
496 msg_pdbg("No IT8705F flash segment enabled.\n");
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000497 ret = 0;
498 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000499 exit_conf_mode_ite(port);
500
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000501 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000502}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000503
Mattias Mattssonfb60cec2010-09-13 19:39:25 +0000504/*
505 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
506 * It uses the Winbond command sequence to enter extended configuration
507 * mode and the ITE sequence to exit.
508 *
509 * Registers seems similar to the ones on ITE IT8710F.
510 */
511static int it8707f_write_enable(uint8_t port)
512{
513 uint8_t tmp;
514
515 w836xx_ext_enter(port);
516
517 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
518 tmp = sio_read(port, 0x23);
519 tmp |= (1 << 3);
520 sio_write(port, 0x23, tmp);
521
522 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
523 tmp = sio_read(port, 0x24);
524 tmp |= (1 << 2) | (1 << 3);
525 sio_write(port, 0x24, tmp);
526
527 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
528 tmp = sio_read(port, 0x23);
529 tmp &= ~(1 << 3);
530 sio_write(port, 0x23, tmp);
531
532 exit_conf_mode_ite(port);
533
534 return 0;
535}
536
537/*
538 * Suited for:
539 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
540 */
541static int it8707f_write_enable_2e(void)
542{
543 return it8707f_write_enable(0x2e);
544}
545
Michael Karchercba52de2011-03-06 12:07:19 +0000546#define PC87360_ID 0xE1
547#define PC87364_ID 0xE4
548
549static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000550{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000551 static const int bankbase[] = {0, 4, 8, 10, 12};
552 int gpio_bank = gpio / 8;
553 int gpio_pin = gpio % 8;
554 uint16_t baseport;
555 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000556
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000557 if (gpio_bank > 4) {
Michael Karchercba52de2011-03-06 12:07:19 +0000558 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000559 return -1;
560 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000561
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000562 id = sio_read(0x2E, 0x20);
Michael Karchercba52de2011-03-06 12:07:19 +0000563 if (id != chipid) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000564 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
565 id, chipid);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000566 return -1;
567 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000568
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000569 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
570 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
571 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
572 msg_perr("PC87360: invalid GPIO base address %04x\n",
573 baseport);
574 return -1;
575 }
576 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
577 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
578 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000579
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000580 val = INB(baseport + bankbase[gpio_bank]);
581 if (raise)
582 val |= 1 << gpio_pin;
583 else
584 val &= ~(1 << gpio_pin);
585 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000586
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000587 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000588}
589
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000590/*
591 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000592 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000593static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000594{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000595 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000596 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000597 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000598
Luc Verhaegen73d21192009-12-23 00:54:26 +0000599 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
600 switch (dev->device_id) {
601 case 0x3177: /* VT8235 */
602 case 0x3227: /* VT8237R */
603 case 0x3337: /* VT8237A */
604 break;
605 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000606 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000607 return -1;
608 }
609
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000610 if ((gpio >= 12) && (gpio <= 15)) {
611 /* GPIO12-15 -> output */
612 val = pci_read_byte(dev, 0xE4);
613 val |= 0x10;
614 pci_write_byte(dev, 0xE4, val);
615 } else if (gpio == 9) {
616 /* GPIO9 -> Output */
617 val = pci_read_byte(dev, 0xE4);
618 val |= 0x20;
619 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000620 } else if (gpio == 5) {
621 val = pci_read_byte(dev, 0xE4);
622 val |= 0x01;
623 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000624 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000625 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000626 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000627 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000628 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000629
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000630 /* We need the I/O Base Address for this board's flash enable. */
631 base = pci_read_word(dev, 0x88) & 0xff80;
632
David Bartleyf58d3642009-12-09 07:53:01 +0000633 offset = 0x4C + gpio / 8;
634 bit = 0x01 << (gpio % 8);
635
636 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000637 if (raise)
638 val |= bit;
639 else
640 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000641 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000642
Uwe Hermanna7e05482007-05-09 10:17:44 +0000643 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000644}
645
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000646/*
647 * Suited for:
648 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000649 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000650static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000651{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000652 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
653 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000654}
655
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000656/*
657 * Suited for:
658 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000659 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000660static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000661{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000662 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000663}
664
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000665/*
666 * Suited for:
667 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000668 *
669 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
670 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000671 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000672static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000673{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000674 return via_vt823x_gpio_set(15, 1);
675}
676
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000677/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000678 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
679 *
680 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000681 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
682 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000683 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000684static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000685{
686 int ret;
687
688 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000689 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000690
Luc Verhaegen73d21192009-12-23 00:54:26 +0000691 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000692}
693
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000694/*
695 * Suited for:
696 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000697 *
698 * This is rather nasty code, but there's no way to do this cleanly.
699 * We're basically talking to some unknown device on SMBus, my guess
700 * is that it is the Winbond W83781D that lives near the DIP BIOS.
701 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000702static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000703{
704 uint8_t tmp;
705 int i;
706
707#define ASUSP5A_LOOP 5000
708
Andriy Gapon65c1b862008-05-22 13:22:45 +0000709 OUTB(0x00, 0xE807);
710 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000711
Andriy Gapon65c1b862008-05-22 13:22:45 +0000712 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000713
714 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000715 OUTB(0xE1, 0xFF);
716 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000717 break;
718 }
719
720 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000721 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000722 return -1;
723 }
724
Andriy Gapon65c1b862008-05-22 13:22:45 +0000725 OUTB(0x20, 0xE801);
726 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000727
Andriy Gapon65c1b862008-05-22 13:22:45 +0000728 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000729
730 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000731 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000732 if (tmp & 0x70)
733 break;
734 }
735
736 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000737 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000738 return -1;
739 }
740
Andriy Gapon65c1b862008-05-22 13:22:45 +0000741 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000742 tmp &= ~0x02;
743
Andriy Gapon65c1b862008-05-22 13:22:45 +0000744 OUTB(0x00, 0xE807);
745 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000746
Andriy Gapon65c1b862008-05-22 13:22:45 +0000747 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000748
Andriy Gapon65c1b862008-05-22 13:22:45 +0000749 OUTB(0xFF, 0xE800);
750 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000751
Andriy Gapon65c1b862008-05-22 13:22:45 +0000752 OUTB(0x20, 0xE801);
753 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000754
Andriy Gapon65c1b862008-05-22 13:22:45 +0000755 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000756
757 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000758 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000759 if (tmp & 0x70)
760 break;
761 }
762
763 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000764 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000765 return -1;
766 }
767
768 return 0;
769}
770
Luc Verhaegena7e30502009-12-09 11:39:02 +0000771/*
772 * Set GPIO lines in the Broadcom HT-1000 southbridge.
773 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000774 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +0000775 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000776static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000777{
778 /* GPIO 0 reg from PM regs */
779 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
780 sio_mask(0xcd6, 0x44, 0x24, 0x24);
781
782 return 0;
783}
784
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000785/*
786 * Set GPIO lines in the Broadcom HT-1000 southbridge.
787 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000788 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000789 */
790static int board_hp_dl165_g6_enable(void)
791{
792 /* Variant of DL145, with slightly different pin placement. */
793 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
794 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
795
796 return 0;
797}
798
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000799static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000800{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000801 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000802 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000803
804 return 0;
805}
806
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000807/*
808 * Suited for:
809 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000810 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000811static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000812{
813 struct pci_dev *dev;
814
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000815 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000816 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000817 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000818 return -1;
819 }
820
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000821 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000822 pci_write_byte(dev, 0x92, 0);
823
824 return 0;
825}
826
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000827/*
Mattias Mattssonf4925162010-09-16 22:09:18 +0000828 * Suited for:
829 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
830 */
Mattias Mattssonf4925162010-09-16 22:09:18 +0000831static int board_ecs_geforce6100sm_m(void)
832{
833 struct pci_dev *dev;
834 uint32_t tmp;
835
836 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
837 if (!dev) {
838 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
839 return -1;
840 }
841
842 tmp = pci_read_byte(dev, 0xE0);
843 tmp &= ~(1 << 3);
844 pci_write_byte(dev, 0xE0, tmp);
845
846 return 0;
847}
848
849/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000850 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000851 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000852static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000853{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000854 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000855 uint16_t base, devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000856 uint8_t tmp;
857
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000858 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000859 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000860 return -1;
861 }
862
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000863 /* First, check the ISA bridge */
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000864 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000865 switch (dev->device_id) {
866 case 0x0030: /* CK804 */
867 case 0x0050: /* MCP04 */
868 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000869 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000870 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000871 case 0x0260: /* MCP51 */
Michael Karcher242efd42011-03-06 12:09:05 +0000872 case 0x0261: /* MCP51 */
Michael Karcher2ead2e22010-06-01 16:09:06 +0000873 case 0x0364: /* MCP55 */
874 /* find SMBus controller on *this* southbridge */
875 /* The infamous Tyan S2915-E has two south bridges; they are
876 easily told apart from each other by the class of the
877 LPC bridge, but have the same SMBus bridge IDs */
878 if (dev->func != 0) {
879 msg_perr("MCP LPC bridge at unexpected function"
880 " number %d\n", dev->func);
881 return -1;
882 }
883
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000884#if PCI_LIB_VERSION >= 0x020200
Michael Karcher2ead2e22010-06-01 16:09:06 +0000885 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000886#else
887 /* pciutils/libpci before version 2.2 is too old to support
888 * PCI domains. Such old machines usually don't have domains
889 * besides domain 0, so this is not a problem.
890 */
891 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
892#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +0000893 if (!dev) {
894 msg_perr("MCP SMBus controller could not be found\n");
895 return -1;
896 }
897 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
898 if (devclass != 0x0C05) {
899 msg_perr("Unexpected device class %04x for SMBus"
900 " controller\n", devclass);
901 return -1;
902 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000903 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000904 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000905 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000906 return -1;
907 }
908
909 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
910 base += 0xC0;
911
912 tmp = INB(base + gpio);
913 tmp &= ~0x0F; /* null lower nibble */
914 tmp |= 0x04; /* gpio -> output. */
915 if (raise)
916 tmp |= 0x01;
917 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000918
919 return 0;
920}
921
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000922/*
923 * Suited for:
Stefan Taunera9cbbac2011-08-07 13:17:20 +0000924 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
Sean Nelson0a247512010-08-15 14:36:18 +0000925 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000926 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +0000927 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000928static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000929{
930 return nvidia_mcp_gpio_set(0x00, 1);
931}
932
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000933/*
934 * Suited for:
935 * - abit KN8 Ultra: NVIDIA CK804
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000936 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000937static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000938{
939 return nvidia_mcp_gpio_set(0x02, 0);
940}
941
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000942/*
943 * Suited for:
Michael Karcher2842db32011-04-14 23:14:27 +0000944 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Uwe Hermannead705f2010-08-15 15:26:30 +0000945 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
946 * - MSI K8NGM2-L: NVIDIA MCP51
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000947 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000948static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000949{
950 return nvidia_mcp_gpio_set(0x02, 1);
951}
952
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000953/*
954 * Suited for:
Uwe Hermann83d349a2010-10-18 22:32:03 +0000955 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
Jonathan Kollaschf8db9592010-10-15 23:02:15 +0000956 */
957static int nvidia_mcp_gpio4_raise(void)
958{
959 return nvidia_mcp_gpio_set(0x04, 1);
960}
961
962/*
963 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000964 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
965 *
966 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
967 * board. We can't tell the SMBus logical devices apart, but we
968 * can tell the LPC bridge functions apart.
969 * We need to choose the SMBus bridge next to the LPC bridge with
970 * ID 0x364 and the "LPC bridge" class.
971 * b) #TBL is hardwired on that board to a pull-down. It can be
972 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +0000973 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000974static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000975{
976 return nvidia_mcp_gpio_set(0x05, 1);
977}
978
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000979/*
980 * Suited for:
981 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +0000982 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000983static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000984{
985 return nvidia_mcp_gpio_set(0x08, 1);
986}
987
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000988/*
989 * Suited for:
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +0000990 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Idwer Volleringd8a00a02011-06-13 16:58:54 +0000991 */
992static int nvidia_mcp_gpio0a_raise(void)
993{
994 return nvidia_mcp_gpio_set(0x0a, 1);
995}
996
997/*
998 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000999 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001000 */
Michael Karcher51825082010-06-12 23:14:03 +00001001static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001002{
1003 return nvidia_mcp_gpio_set(0x0c, 1);
1004}
1005
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001006/*
1007 * Suited for:
1008 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +00001009 */
1010static int nvidia_mcp_gpio4_lower(void)
1011{
1012 return nvidia_mcp_gpio_set(0x04, 0);
1013}
1014
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001015/*
1016 * Suited for:
1017 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001018 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001019static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001020{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001021 return nvidia_mcp_gpio_set(0x10, 1);
1022}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001023
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001024/*
1025 * Suited for:
1026 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001027 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001028static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001029{
1030 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001031}
1032
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001033/*
1034 * Suited for:
1035 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001036 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001037static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001038{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001039 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001040}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001041
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001042/*
1043 * Suited for:
Michael Karcher242efd42011-03-06 12:09:05 +00001044 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1045 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
Joshua Roys2ee137f2010-09-07 17:52:09 +00001046 */
1047static int nvidia_mcp_gpio3b_raise(void)
1048{
1049 return nvidia_mcp_gpio_set(0x3b, 1);
1050}
1051
1052/*
1053 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001054 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001055 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001056static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001057{
1058#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001059#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1060#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1061#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001062#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1063#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1064#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001065#define DBE6x_BOOT_LOC_FLASH 2
1066#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001067
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001068 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001069 unsigned long boot_loc;
1070
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001071 /* Geode only has a single core */
1072 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001073 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001074
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001075 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001076
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001077 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001078 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1079 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1080 else
1081 boot_loc = DBE6x_BOOT_LOC_FLASH;
1082
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001083 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1084 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +00001085 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001086
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001087 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001088
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001089 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001090
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001091 return 0;
1092}
1093
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001094/*
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001095 * Suited for:
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001096 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001097 * Datasheet(s) used:
1098 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1099 */
1100static int amd_sbxxx_gpio9_raise(void)
1101{
1102 struct pci_dev *dev;
1103 uint32_t reg;
1104
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001105 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001106 if (!dev) {
1107 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1108 return -1;
1109 }
1110
1111 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1112 /* enable output (0: enable, 1: tristate):
1113 GPIO9 output enable is at bit 5 in 0xA9 */
1114 reg &= ~((uint32_t)1<<(8+5));
1115 /* raise:
1116 GPIO9 output register is at bit 5 in 0xA8 */
1117 reg |= (1<<5);
1118 pci_write_long(dev, 0xA8, reg);
1119
1120 return 0;
1121}
1122
1123/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001124 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +00001125 */
1126static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1127{
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001128 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001129 struct pci_dev *dev;
1130 uint32_t tmp, base;
1131
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001132 /* GPPO {0,8,27,28,30} are always available */
1133 static const uint32_t nonmuxed_gpos = 0x58000101;
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001134
1135 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001136 {0},
1137 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1138 {0xB0, 0x0001, 0x0000},
1139 {0xB0, 0x0001, 0x0000},
1140 {0xB0, 0x0001, 0x0000},
1141 {0xB0, 0x0001, 0x0000},
1142 {0xB0, 0x0001, 0x0000},
1143 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1144 {0},
1145 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1146 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1147 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1148 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1149 {0x4E, 0x0100, 0x0000},
1150 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1151 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1152 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1153 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1154 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1155 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1156 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1157 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1158 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1159 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1160 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1161 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1162 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1163 {0},
1164 {0},
1165 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1166 {0}
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001167 };
1168
Luc Verhaegenf5226912009-12-14 10:41:58 +00001169 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1170 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001171 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001172 return -1;
1173 }
1174
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001175 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001176 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001177 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001178 return -1;
1179 }
1180
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001181 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
1182 (pci_read_word(dev, piix4_gpo[gpo].reg)
1183 & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value) {
1184 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n",
1185 gpo);
1186 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001187 }
1188
Luc Verhaegenf5226912009-12-14 10:41:58 +00001189 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1190 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001191 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001192 return -1;
1193 }
1194
1195 /* PM IO base */
1196 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1197
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001198 gpo_byte = gpo >> 3;
1199 gpo_bit = gpo & 7;
1200 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001201 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001202 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001203 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001204 tmp &= ~(0x01 << gpo_bit);
1205 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001206
1207 return 0;
1208}
1209
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001210/*
1211 * Suited for:
Mattias Mattsson85016b92010-09-01 01:21:34 +00001212 * - ASUS P2B-N
1213 */
1214static int intel_piix4_gpo18_lower(void)
1215{
1216 return intel_piix4_gpo_set(18, 0);
1217}
1218
1219/*
1220 * Suited for:
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001221 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1222 */
1223static int intel_piix4_gpo14_raise(void)
1224{
1225 return intel_piix4_gpo_set(14, 1);
1226}
1227
1228/*
1229 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001230 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001231 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001232static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001233{
1234 return intel_piix4_gpo_set(22, 1);
1235}
1236
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001237/*
1238 * Suited for:
Tim ter Laak4b933f02010-09-13 23:00:57 +00001239 * - abit BM6
1240 */
1241static int intel_piix4_gpo26_lower(void)
1242{
1243 return intel_piix4_gpo_set(26, 0);
1244}
1245
1246/*
1247 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001248 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001249 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001250static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001251{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001252 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001253}
1254
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001255/*
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001256 * Suited for:
1257 * - Dell OptiPlex GX1
1258 */
1259static int intel_piix4_gpo30_lower(void)
1260{
1261 return intel_piix4_gpo_set(30, 0);
1262}
1263
1264/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001265 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001266 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001267static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001268{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001269 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001270 static struct {
1271 uint16_t id;
1272 uint8_t base_reg;
1273 uint32_t bank0;
1274 uint32_t bank1;
1275 uint32_t bank2;
1276 } intel_ich_gpio_table[] = {
1277 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1278 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1279 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1280 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1281 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1282 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1283 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1284 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1285 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1286 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1287 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1288 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1289 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1290 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1291 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1292 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1293 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1294 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1295 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1296 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1297 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1298 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1299 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1300 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1301 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1302 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1303 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1304 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1305 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1306 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1307 {0, 0, 0, 0, 0} /* end marker */
1308 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001309
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001310 struct pci_dev *dev;
1311 uint16_t base;
1312 uint32_t tmp;
1313 int i, allowed;
1314
1315 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001316 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001317 uint16_t device_class;
1318 /* libpci before version 2.2.4 does not store class info. */
1319 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001320 if ((dev->vendor_id == 0x8086) &&
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001321 (device_class == 0x0601)) { /* ISA bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001322 /* Is this device in our list? */
1323 for (i = 0; intel_ich_gpio_table[i].id; i++)
1324 if (dev->device_id == intel_ich_gpio_table[i].id)
1325 break;
1326
1327 if (intel_ich_gpio_table[i].id)
1328 break;
1329 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001330 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001331
Uwe Hermann93f66db2008-05-22 21:19:38 +00001332 if (!dev) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001333 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001334 return -1;
1335 }
1336
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001337 /*
1338 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1339 * strapped to zero. From some mobile ICH9 version on, this becomes
1340 * 6:1. The mask below catches all.
1341 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001342 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001343
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001344 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001345 if (gpio < 32)
1346 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1347 else if (gpio < 64)
1348 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1349 else
1350 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1351
1352 if (!allowed) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001353 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1354 " setting GPIO%02d\n", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001355 return -1;
1356 }
1357
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001358 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1359 raise ? "Rais" : "Dropp", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001360
1361 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001362 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001363 tmp = INL(base);
1364 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1365 if ((gpio == 28) &&
1366 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1367 tmp |= 1 << 27;
1368 else
1369 tmp |= 1 << gpio;
1370 OUTL(tmp, base);
1371
1372 /* As soon as we are talking to ICH8 and above, this register
1373 decides whether we can set the gpio or not. */
1374 if (dev->device_id > 0x2800) {
1375 tmp = INL(base);
1376 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001377 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001378 " does not allow setting GPIO%02d\n",
1379 gpio);
1380 return -1;
1381 }
1382 }
1383
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001384 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001385 tmp = INL(base + 0x04);
1386 tmp &= ~(1 << gpio);
1387 OUTL(tmp, base + 0x04);
1388
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001389 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001390 tmp = INL(base + 0x0C);
1391 if (raise)
1392 tmp |= 1 << gpio;
1393 else
1394 tmp &= ~(1 << gpio);
1395 OUTL(tmp, base + 0x0C);
1396 } else if (gpio < 64) {
1397 gpio -= 32;
1398
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001399 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001400 tmp = INL(base + 0x30);
1401 tmp |= 1 << gpio;
1402 OUTL(tmp, base + 0x30);
1403
1404 /* As soon as we are talking to ICH8 and above, this register
1405 decides whether we can set the gpio or not. */
1406 if (dev->device_id > 0x2800) {
1407 tmp = INL(base + 30);
1408 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001409 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001410 " does not allow setting GPIO%02d\n",
1411 gpio + 32);
1412 return -1;
1413 }
1414 }
1415
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001416 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001417 tmp = INL(base + 0x34);
1418 tmp &= ~(1 << gpio);
1419 OUTL(tmp, base + 0x34);
1420
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001421 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001422 tmp = INL(base + 0x38);
1423 if (raise)
1424 tmp |= 1 << gpio;
1425 else
1426 tmp &= ~(1 << gpio);
1427 OUTL(tmp, base + 0x38);
1428 } else {
1429 gpio -= 64;
1430
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001431 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001432 tmp = INL(base + 0x40);
1433 tmp |= 1 << gpio;
1434 OUTL(tmp, base + 0x40);
1435
1436 tmp = INL(base + 40);
1437 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001438 msg_perr("\nERROR: This Intel LPC bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001439 "not allow setting GPIO%02d\n", gpio + 64);
1440 return -1;
1441 }
1442
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001443 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001444 tmp = INL(base + 0x44);
1445 tmp &= ~(1 << gpio);
1446 OUTL(tmp, base + 0x44);
1447
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001448 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001449 tmp = INL(base + 0x48);
1450 if (raise)
1451 tmp |= 1 << gpio;
1452 else
1453 tmp &= ~(1 << gpio);
1454 OUTL(tmp, base + 0x48);
1455 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001456
1457 return 0;
1458}
1459
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001460/*
1461 * Suited for:
1462 * - abit IP35: Intel P35 + ICH9R
1463 * - abit IP35 Pro: Intel P35 + ICH9R
Joshua Roysac8b2a12011-08-11 04:21:34 +00001464 * - ASUS P5LD2
Uwe Hermann93f66db2008-05-22 21:19:38 +00001465 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001466static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001467{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001468 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001469}
1470
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001471/*
1472 * Suited for:
1473 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001474 */
1475static int intel_ich_gpio18_raise(void)
1476{
1477 return intel_ich_gpio_set(18, 1);
1478}
1479
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001480/*
1481 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001482 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001483 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001484static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001485{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001486 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001487}
1488
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001489/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001490 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001491 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1492 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcherf4b58792010-09-10 14:54:18 +00001493 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001494 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001495 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Michael Karcher4a23e442010-09-10 14:46:46 +00001496 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00001497 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
Joshua Roysb1d980f2010-09-13 14:02:22 +00001498 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001499 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1500 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001501 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001502static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001503{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001504 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001505}
1506
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001507/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001508 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001509 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001510 * - ASUS P4B533-E: socket478 + 845E + ICH4
1511 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001512 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001513static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001514{
1515 return intel_ich_gpio_set(22, 1);
1516}
1517
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001518/*
1519 * Suited for:
Stefan Tauner716e0982011-07-25 20:38:52 +00001520 * - ASUS A8Jm (laptop): Intel 945 + ICH7
1521 */
1522static int intel_ich_gpio34_raise(void)
1523{
1524 return intel_ich_gpio_set(34, 1);
1525}
1526
1527/*
1528 * Suited for:
Joshua Roysc73e2812011-07-09 19:46:53 +00001529 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1530 */
1531static int intel_ich_gpio43_raise(void)
1532{
1533 return intel_ich_gpio_set(43, 1);
1534}
1535
1536/*
1537 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001538 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001539 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001540static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001541{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001542 int ret;
1543 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1544 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001545 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001546 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001547 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1548 return ret;
1549}
1550
1551/*
1552 * Suited for:
1553 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1554 */
1555static int board_hp_p2706t(void)
1556{
1557 int ret;
1558 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1559 if (!ret)
1560 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001561 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001562}
1563
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001564/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001565 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001566 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1567 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1568 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Uwe Hermann742999c2010-12-02 21:57:42 +00001569 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001570 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001571static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001572{
1573 return intel_ich_gpio_set(23, 1);
1574}
1575
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001576/*
1577 * Suited for:
Michael Karcher39dcdec2010-10-05 17:29:35 +00001578 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001579 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001580 */
1581static int intel_ich_gpio25_raise(void)
1582{
1583 return intel_ich_gpio_set(25, 1);
1584}
1585
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001586/*
1587 * Suited for:
1588 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001589 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001590static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001591{
1592 return intel_ich_gpio_set(26, 1);
1593}
1594
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001595/*
1596 * Suited for:
1597 * - P4SD-LA (HP OEM): i865 + ICH5
Joshua Roys9d9a1042011-06-13 16:59:01 +00001598 * - GIGABYTE GA-8IP775: 865P + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001599 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Maciej Pijanka6add0942011-06-09 20:59:30 +00001600 * - MSI MS-6788-40 (aka 848P Neo-V)
Michael Karcher87c90992010-07-24 11:03:48 +00001601 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001602static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001603{
1604 return intel_ich_gpio_set(32, 1);
1605}
1606
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001607/*
1608 * Suited for:
Joshua Roys7225ccd2011-05-18 01:32:16 +00001609 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1610 */
1611static int board_aopen_i975xa_ydg(void)
1612{
1613 int ret;
1614
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001615 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
Joshua Roys7225ccd2011-05-18 01:32:16 +00001616 * or perhaps it's not needed at all?
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001617 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1618 * were in the right LDN, it would have to be GPIO1 or GPIO3.
Joshua Roys7225ccd2011-05-18 01:32:16 +00001619 */
1620/*
1621 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1622 if (!ret)
1623*/
1624 ret = intel_ich_gpio_set(33, 1);
1625
1626 return ret;
1627}
1628
1629/*
1630 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001631 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001632 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001633static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001634{
1635 int ret;
1636
1637 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1638 ret = intel_ich_gpio_set(22, 1);
1639 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1640 ret = intel_ich_gpio_set(23, 1);
1641
1642 return ret;
1643}
1644
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001645/*
1646 * Suited for:
1647 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001648 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001649static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001650{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001651 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001652
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001653 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1654 if (!ret)
1655 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001656
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001657 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001658}
1659
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001660/*
1661 * Suited for:
1662 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001663 */
Michael Karcher06477332010-03-19 22:49:09 +00001664static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001665{
Michael Karcher06477332010-03-19 22:49:09 +00001666 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001667 uint32_t base, tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001668
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001669 /* VT82C686 power management */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001670 dev = pci_dev_find(0x1106, 0x3057);
1671 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001672 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001673 return -1;
1674 }
1675
Sean Nelson316a29f2010-05-07 20:09:04 +00001676 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001677 raise ? "Rais" : "Dropp", gpio);
Michael Karcher06477332010-03-19 22:49:09 +00001678
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001679 /* Select GPO function on multiplexed pins. */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001680 tmp = pci_read_byte(dev, 0x54);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001681 switch (gpio) {
1682 case 0:
1683 tmp &= ~0x03;
1684 break;
1685 case 1:
1686 tmp |= 0x04;
1687 break;
1688 case 2:
1689 tmp |= 0x08;
1690 break;
1691 case 3:
1692 tmp |= 0x10;
1693 break;
Michael Karcher06477332010-03-19 22:49:09 +00001694 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001695 pci_write_byte(dev, 0x54, tmp);
1696
1697 /* PM IO base */
1698 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1699
1700 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001701 tmp = INL(base + 0x4C);
1702 if (raise)
1703 tmp |= 1U << gpio;
1704 else
1705 tmp &= ~(1U << gpio);
1706 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001707
1708 return 0;
1709}
1710
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001711/*
1712 * Suited for:
1713 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001714 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001715 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001716static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001717{
1718 return via_apollo_gpo_set(4, 0);
1719}
1720
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001721/*
1722 * Suited for:
1723 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00001724 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001725static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001726{
1727 return via_apollo_gpo_set(0, 0);
1728}
1729
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001730/*
Michael Karchera08d0f22011-07-25 17:25:24 +00001731 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001732 *
1733 * Suited for:
1734 * - MSI 651M-L: SiS651 / SiS962
Michael Karchera08d0f22011-07-25 17:25:24 +00001735 * - GIGABYTE GA-8SIMLH
Michael Karcher9f9e6132010-01-09 17:36:06 +00001736 */
Michael Karchera08d0f22011-07-25 17:25:24 +00001737static int sis_gpio0_raise_and_w836xx_memw(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001738{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001739 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001740 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001741
1742 dev = pci_dev_find(0x1039, 0x0962);
1743 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001744 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001745 return 1;
1746 }
1747
Michael Karcher9f9e6132010-01-09 17:36:06 +00001748 base = pci_read_word(dev, 0x74);
1749 temp = INW(base + 0x68);
1750 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001751 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001752
1753 temp = INW(base + 0x64);
1754 temp |= (1 << 0); /* Raise output? */
1755 OUTW(temp, base + 0x64);
1756
1757 w836xx_memw_enable(0x2E);
1758
1759 return 0;
1760}
1761
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001762/*
Michael Gold6d52e472009-06-19 13:00:24 +00001763 * Find the runtime registers of an SMSC Super I/O, after verifying its
1764 * chip ID.
1765 *
1766 * Returns the base port of the runtime register block, or 0 on error.
1767 */
1768static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1769 uint8_t logical_device)
1770{
1771 uint16_t rt_port = 0;
1772
1773 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001774 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001775 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001776 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001777 goto out;
1778 }
1779
1780 /* If the runtime block is active, get its address. */
1781 sio_write(sio_port, 0x07, logical_device);
1782 if (sio_read(sio_port, 0x30) & 1) {
1783 rt_port = (sio_read(sio_port, 0x60) << 8)
1784 | sio_read(sio_port, 0x61);
1785 }
1786
1787 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001788 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001789 "Super I/O runtime interface not available.\n");
1790 }
1791out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001792 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001793 return rt_port;
1794}
1795
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001796/*
1797 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00001798 * connected to GP30 on the Super I/O, and TBL# is always high.
1799 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001800static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001801{
1802 struct pci_dev *dev;
1803 uint16_t rt_port;
1804 uint8_t val;
1805
1806 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1807 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001808 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001809 return -1;
1810 }
1811
Uwe Hermann1432a602009-06-28 23:26:37 +00001812 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001813 if (rt_port == 0)
1814 return -1;
1815
1816 /* Configure the GPIO pin. */
1817 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001818 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001819 OUTB(val, rt_port + 0x33);
1820
1821 /* Disable write protection. */
1822 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001823 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001824 OUTB(val, rt_port + 0x4d);
1825
1826 return 0;
1827}
1828
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001829/*
1830 * Suited for:
Uwe Hermann45bd1442010-09-14 23:20:35 +00001831 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001832 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001833 */
Uwe Hermann45bd1442010-09-14 23:20:35 +00001834static int it8703f_gpio51_raise(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001835{
1836 uint16_t id, base;
1837 uint8_t tmp;
1838
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001839 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001840 w836xx_ext_enter(0x2E);
1841 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1842 w836xx_ext_leave(0x2E);
1843
1844 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001845 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001846 return -1;
1847 }
1848
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001849 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001850 w836xx_ext_enter(0x2E);
1851 sio_write(0x2E, 0x07, 0x0C);
1852 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1853 w836xx_ext_leave(0x2E);
1854
1855 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001856 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001857 " Base.\n");
1858 return -1;
1859 }
1860
1861 /* Raise GP51. */
1862 tmp = INB(base);
1863 tmp |= 0x02;
1864 OUTB(tmp, base);
1865
1866 return 0;
1867}
1868
Luc Verhaegen72272912009-09-01 21:22:23 +00001869/*
1870 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1871 * There is only some limited checking on the port numbers.
1872 */
Uwe Hermann43959702010-03-13 17:28:29 +00001873static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001874{
1875 unsigned int port;
1876 uint16_t id, base;
1877 uint8_t tmp;
1878
1879 port = line / 10;
1880 port--;
1881 line %= 10;
1882
1883 /* Check line */
1884 if ((port > 4) || /* also catches unsigned -1 */
1885 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001886 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
1887 return -1;
Luc Verhaegen72272912009-09-01 21:22:23 +00001888 }
1889
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001890 /* Find the IT8712F. */
Luc Verhaegen72272912009-09-01 21:22:23 +00001891 enter_conf_mode_ite(0x2E);
1892 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1893 exit_conf_mode_ite(0x2E);
1894
1895 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001896 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001897 return -1;
1898 }
1899
1900 /* Get the GPIO base */
1901 enter_conf_mode_ite(0x2E);
1902 sio_write(0x2E, 0x07, 0x07);
1903 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1904 exit_conf_mode_ite(0x2E);
1905
1906 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001907 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001908 " Base.\n");
1909 return -1;
1910 }
1911
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001912 /* Set GPIO. */
Luc Verhaegen72272912009-09-01 21:22:23 +00001913 tmp = INB(base + port);
1914 if (raise)
1915 tmp |= 1 << line;
1916 else
1917 tmp &= ~(1 << line);
1918 OUTB(tmp, base + port);
1919
1920 return 0;
1921}
1922
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001923/*
Russ Dillbd622d12010-03-09 16:57:06 +00001924 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001925 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1926 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001927 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001928static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001929{
1930 return it8712f_gpio_set(32, 1);
1931}
1932
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001933#endif
1934
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001935/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001936 * Below is the list of boards which need a special "board enable" code in
1937 * flashrom before their ROM chip can be accessed/written to.
1938 *
1939 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1940 * to the respective tables in print.c. Thanks!
1941 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001942 * We use 2 sets of IDs here, you're free to choose which is which. This
1943 * is to provide a very high degree of certainty when matching a board on
1944 * the basis of subsystem/card IDs. As not every vendor handles
1945 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001946 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001947 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001948 * NULLed if they don't identify the board fully and if you can't use DMI.
1949 * But please take care to provide an as complete set of pci ids as possible;
1950 * autodetection is the preferred behaviour and we would like to make sure that
1951 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001952 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001953 * If PCI IDs are not sufficient for board matching, the match can be further
1954 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001955 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001956 * substring match, unless it is anchored to the beginning (with a ^ in front)
1957 * or the end (with a $ at the end). Both anchors may be specified at the
1958 * same time to match the full field.
1959 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001960 * When a board is matched through DMI, the first and second main PCI IDs
1961 * and the first subsystem PCI ID have to match as well. If you specify the
1962 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1963 * subsystem ID of that device is indeed zero.
1964 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001965 * The coreboot ids are used two fold. When running with a coreboot firmware,
1966 * the ids uniquely matches the coreboot board identification string. When a
1967 * legacy bios is installed and when autodetection is not possible, these ids
1968 * can be used to identify the board through the -m command line argument.
1969 *
1970 * When a board is identified through its coreboot ids (in both cases), the
1971 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001972 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001973
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001974/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001975const struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001976
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00001977 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001978#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00001979 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1980 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
1981 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1982 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1983 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1984 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1985 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Antony Rheneus0fbba982011-05-26 14:28:51 +00001986 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00001987 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
1988 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
1989 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1990 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1991 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
1992 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1993 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Joshua Roys7225ccd2011-05-18 01:32:16 +00001994 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00001995 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
Pawel Rozanski1d233072011-06-19 16:52:48 +00001996 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00001997 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1998 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
1999 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
2000 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2001 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2002 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
2003 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00002004 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002005 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00002006 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002007 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Stefan Tauner2414e092011-08-06 16:16:45 +00002008 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, "^A8N-SLI DELUXE", NULL, NULL, P3, "ASUS", "A8N-SLI Deluxe", 0, NT, board_shuttle_fn25},
Stefan Taunerff80e682011-07-20 16:34:18 +00002009 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002010 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2011 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Joshua Roysc73e2812011-07-09 19:46:53 +00002012 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002013 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2014 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2015 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2016 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
2017 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2018 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
2019 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2020 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2021 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2022 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2023 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2024 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
2025 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002026 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002027 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002028 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, NT, intel_ich_gpio16_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002029 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
2030 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
2031 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2032 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2033 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2034 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2035 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
Stefan Tauneraf4b1582011-08-06 16:16:33 +00002036 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2037 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002038 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2039 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2040 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2041 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2042 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Joshua Roys9d9a1042011-06-13 16:59:01 +00002043 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002044 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2045 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Stefan Tauner716e0982011-07-25 20:38:52 +00002046 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002047 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2048 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002049 {0x10de, 0x00e4, 0x1458, 0x0c11, 0x10de, 0x00e0, 0x1458, 0x0c11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS Pro-939", 0, NT, nvidia_mcp_gpio0a_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002050 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002051 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002052 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2053 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2054 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002055 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002056 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2057 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2058 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2059 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2060 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2061 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2062 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2063 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2064 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
2065 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2066 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2067 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2068 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2069 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2070 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2071 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2072 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
Maciej Pijanka6add0942011-06-09 20:59:30 +00002073 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
Michael Karchera08d0f22011-07-25 17:25:24 +00002074 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002075 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2076 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2077 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2078 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2079 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2080 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2081 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2082 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2083 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2084 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2085 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2086 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
2087 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2088 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
2089 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2090 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2091 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2092 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002093#endif
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002094 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002095};
2096
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002097/*
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00002098 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00002099 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002100 */
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002101static const struct board_pciid_enable *board_match_coreboot_name(
2102 const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002103{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002104 const struct board_pciid_enable *board = board_pciid_enables;
2105 const struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002106
Uwe Hermanna93045c2009-05-09 00:47:04 +00002107 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00002108 if (vendor && (!board->lb_vendor
2109 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002110 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002111
Peter Stuge0b9c5f32008-07-02 00:47:30 +00002112 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002113 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002114
Uwe Hermanna7e05482007-05-09 10:17:44 +00002115 if (!pci_dev_find(board->first_vendor, board->first_device))
2116 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002117
Uwe Hermanna7e05482007-05-09 10:17:44 +00002118 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00002119 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002120 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00002121
2122 if (vendor)
2123 return board;
2124
2125 if (partmatch) {
2126 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00002127 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2128 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002129 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00002130 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00002131 return NULL;
2132 }
2133 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002134 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00002135
Peter Stuge6b53fed2008-01-27 16:21:21 +00002136 if (partmatch)
2137 return partmatch;
2138
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002139 if (!partvendor_from_cbtable) {
2140 /* Only warn if the mainboard type was not gathered from the
2141 * coreboot table. If it was, the coreboot implementor is
2142 * expected to fix flashrom, too.
2143 */
Sean Nelson316a29f2010-05-07 20:09:04 +00002144 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002145 vendor, part);
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002146 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002147 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002148}
2149
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002150/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00002151 * Match boards on PCI IDs and subsystem IDs.
2152 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002153 */
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002154const static struct board_pciid_enable *board_match_pci_card_ids(
2155 enum board_match_phase phase)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002156{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002157 const struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002158
Uwe Hermanna93045c2009-05-09 00:47:04 +00002159 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00002160 if ((!board->first_card_vendor || !board->first_card_device) &&
2161 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002162 continue;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002163 if (board->phase != phase)
2164 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002165
Uwe Hermanna7e05482007-05-09 10:17:44 +00002166 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00002167 board->first_card_vendor,
2168 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002169 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002170
Uwe Hermanna7e05482007-05-09 10:17:44 +00002171 if (board->second_vendor) {
2172 if (board->second_card_vendor) {
2173 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002174 board->second_device,
2175 board->second_card_vendor,
2176 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002177 continue;
2178 } else {
2179 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002180 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002181 continue;
2182 }
2183 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002184
Michael Karcher6701ee82010-01-20 14:14:11 +00002185 if (board->dmi_pattern) {
2186 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002187 msg_perr("WARNING: Can't autodetect %s %s,"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002188 " DMI info unavailable.\n",
2189 board->vendor_name, board->board_name);
Michael Karcher6701ee82010-01-20 14:14:11 +00002190 continue;
2191 } else {
2192 if (!dmi_match(board->dmi_pattern))
2193 continue;
2194 }
2195 }
2196
Uwe Hermanna7e05482007-05-09 10:17:44 +00002197 return board;
2198 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002199
Uwe Hermanna7e05482007-05-09 10:17:44 +00002200 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002201}
2202
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002203static int unsafe_board_handler(const struct board_pciid_enable *board)
2204{
2205 if (!board)
2206 return 1;
2207
2208 if (board->status == OK)
2209 return 0;
2210
2211 if (!force_boardenable) {
2212 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002213 "code has not been tested, and thus will not be executed by default.\n"
2214 "Depending on your hardware environment, erasing, writing or even probing\n"
2215 "can fail without running the board specific code.\n\n"
2216 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2217 "\"internal programmer\") for details.\n",
2218 board->vendor_name, board->board_name);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002219 return 1;
2220 }
2221 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2222 "Please report success/failure to flashrom@flashrom.org\n"
2223 "with your board name and SUCCESS or FAILURE in the subject.\n");
2224 return 0;
2225}
2226
2227/* FIXME: Should this be identical to board_flash_enable? */
2228static int board_handle_phase(enum board_match_phase phase)
2229{
2230 const struct board_pciid_enable *board = NULL;
2231
2232 board = board_match_pci_card_ids(phase);
2233
2234 if (unsafe_board_handler(board))
2235 board = NULL;
2236
2237 if (!board)
2238 return 0;
2239
2240 if (!board->enable) {
2241 /* Not sure if there is a valid case for this. */
2242 msg_perr("Board match found, but nothing to do?\n");
2243 return 0;
2244 }
2245
2246 return board->enable();
2247}
2248
2249void board_handle_before_superio(void)
2250{
2251 board_handle_phase(P1);
2252}
2253
2254void board_handle_before_laptop(void)
2255{
2256 board_handle_phase(P2);
2257}
2258
Uwe Hermann372eeb52007-12-04 21:49:06 +00002259int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002260{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002261 const struct board_pciid_enable *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002262 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002263
Peter Stuge6b53fed2008-01-27 16:21:21 +00002264 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00002265 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002266
Uwe Hermanna7e05482007-05-09 10:17:44 +00002267 if (!board)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002268 board = board_match_pci_card_ids(P3);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002269
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002270 if (unsafe_board_handler(board))
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002271 board = NULL;
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00002272
Uwe Hermanna7e05482007-05-09 10:17:44 +00002273 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00002274 if (board->max_rom_decode_parallel)
2275 max_rom_decode.parallel =
2276 board->max_rom_decode_parallel * 1024;
2277
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002278 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002279 msg_pinfo("Disabling flash write protection for "
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002280 "board \"%s %s\"... ", board->vendor_name,
2281 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002282
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002283 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002284 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00002285 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002286 else
Sean Nelson316a29f2010-05-07 20:09:04 +00002287 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002288 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002289 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002290
Uwe Hermanna7e05482007-05-09 10:17:44 +00002291 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002292}