blob: 919d05544337f07a5e704157c3e731e7cd66e244 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermann48ec1b12010-08-08 17:01:18 +000099/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000137}
138
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
Michael Karcherea36c9c2010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 }
249
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
Michael Karcher979d9252010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000293 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000313/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000315 *
316 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000319 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000321{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000323}
324
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000325/*
Joshua Roysf280a382010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000336/*
Michael Karcherea36c9c2010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000341 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000347/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000349 *
350 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000352 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000354{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000356}
357
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000358/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000365{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000367}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000368
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000369/*
David Borgb6417a62010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000374{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000381}
382
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000383/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000384 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Mattias Mattssone8388242010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
Sergey A Lichackf3a4bff2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
Uwe Hermann17da61e2010-10-05 21:48:43 +0000393 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000394 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000395static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000396{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000397 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000398
Luc Verhaegen73d21192009-12-23 00:54:26 +0000399 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000400}
401
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000402/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000403 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000404 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000405 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000406static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000407{
408 w836xx_memw_enable(0x4E);
409
410 return 0;
411}
412
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000413/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000414 * Suited for all boards with ITE IT8705F.
415 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000416 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000417int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000418{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000419 uint8_t tmp;
420 int ret = 0;
421
Luc Verhaegen21f54962010-01-20 14:45:07 +0000422 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000423 tmp = sio_read(port, 0x24);
424 /* Check if at least one flash segment is enabled. */
425 if (tmp & 0xf0) {
426 /* The IT8705F will respond to LPC cycles and translate them. */
427 buses_supported = CHIP_BUSTYPE_PARALLEL;
428 /* Flash ROM I/F Writes Enable */
429 tmp |= 0x04;
430 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
431 if (tmp & 0x02) {
432 /* The data sheet contradicts itself about max size. */
433 max_rom_decode.parallel = 1024 * 1024;
434 msg_pinfo("IT8705F with very unusual settings. Please "
435 "send the output of \"flashrom -V\" to \n"
Paul Menzelab6328f2010-10-08 11:03:02 +0000436 "flashrom@flashrom.org with "
437 "IT8705: your board name: flashrom -V\n"
438 "as the subject to help us finish "
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000439 "support for your Super I/O. Thanks.\n");
440 ret = 1;
441 } else if (tmp & 0x08) {
442 max_rom_decode.parallel = 512 * 1024;
443 } else {
444 max_rom_decode.parallel = 256 * 1024;
445 }
446 /* Safety checks. The data sheet is unclear here: Segments 1+3
447 * overlap, no segment seems to cover top - 1MB to top - 512kB.
448 * We assume that certain combinations make no sense.
449 */
450 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
451 (!(tmp & 0x10)) || /* 128 kB dis */
452 (!(tmp & 0x40))) { /* 256/512 kB dis */
453 msg_perr("Inconsistent IT8705F decode size!\n");
454 ret = 1;
455 }
456 if (sio_read(port, 0x25) != 0) {
457 msg_perr("IT8705F flash data pins disabled!\n");
458 ret = 1;
459 }
460 if (sio_read(port, 0x26) != 0) {
461 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
462 ret = 1;
463 }
464 if (sio_read(port, 0x27) != 0) {
465 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
466 ret = 1;
467 }
468 if ((sio_read(port, 0x29) & 0x10) != 0) {
469 msg_perr("IT8705F flash write enable pin disabled!\n");
470 ret = 1;
471 }
472 if ((sio_read(port, 0x29) & 0x08) != 0) {
473 msg_perr("IT8705F flash chip select pin disabled!\n");
474 ret = 1;
475 }
476 if ((sio_read(port, 0x29) & 0x04) != 0) {
477 msg_perr("IT8705F flash read strobe pin disabled!\n");
478 ret = 1;
479 }
480 if ((sio_read(port, 0x29) & 0x03) != 0) {
481 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
482 /* Not really an error if you use flash chips smaller
483 * than 256 kByte, but such a configuration is unlikely.
484 */
485 ret = 1;
486 }
487 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
488 max_rom_decode.parallel);
489 if (ret) {
490 msg_pinfo("Not enabling IT8705F flash write.\n");
491 } else {
492 sio_write(port, 0x24, tmp);
493 }
494 } else {
495 msg_pdbg("No IT8705F flash segment enabled.\n");
496 /* Not sure if this is an error or not. */
497 ret = 0;
498 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000499 exit_conf_mode_ite(port);
500
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000501 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000502}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000503
Mattias Mattssonfb60cec2010-09-13 19:39:25 +0000504/*
505 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
506 * It uses the Winbond command sequence to enter extended configuration
507 * mode and the ITE sequence to exit.
508 *
509 * Registers seems similar to the ones on ITE IT8710F.
510 */
511static int it8707f_write_enable(uint8_t port)
512{
513 uint8_t tmp;
514
515 w836xx_ext_enter(port);
516
517 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
518 tmp = sio_read(port, 0x23);
519 tmp |= (1 << 3);
520 sio_write(port, 0x23, tmp);
521
522 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
523 tmp = sio_read(port, 0x24);
524 tmp |= (1 << 2) | (1 << 3);
525 sio_write(port, 0x24, tmp);
526
527 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
528 tmp = sio_read(port, 0x23);
529 tmp &= ~(1 << 3);
530 sio_write(port, 0x23, tmp);
531
532 exit_conf_mode_ite(port);
533
534 return 0;
535}
536
537/*
538 * Suited for:
539 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
540 */
541static int it8707f_write_enable_2e(void)
542{
543 return it8707f_write_enable(0x2e);
544}
545
Michael Karchercba52de2011-03-06 12:07:19 +0000546#define PC87360_ID 0xE1
547#define PC87364_ID 0xE4
548
549static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000550{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000551 static const int bankbase[] = {0, 4, 8, 10, 12};
552 int gpio_bank = gpio / 8;
553 int gpio_pin = gpio % 8;
554 uint16_t baseport;
555 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000556
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000557 if (gpio_bank > 4) {
Michael Karchercba52de2011-03-06 12:07:19 +0000558 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000559 return -1;
560 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000561
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000562 id = sio_read(0x2E, 0x20);
Michael Karchercba52de2011-03-06 12:07:19 +0000563 if (id != chipid) {
564 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n", id, chipid);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000565 return -1;
566 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000567
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000568 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
569 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
570 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
571 msg_perr("PC87360: invalid GPIO base address %04x\n",
572 baseport);
573 return -1;
574 }
575 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
576 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
577 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000578
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000579 val = INB(baseport + bankbase[gpio_bank]);
580 if (raise)
581 val |= 1 << gpio_pin;
582 else
583 val &= ~(1 << gpio_pin);
584 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000585
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000586 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000587}
588
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000589/*
590 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000591 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000592static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000593{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000594 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000595 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000596 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000597
Luc Verhaegen73d21192009-12-23 00:54:26 +0000598 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
599 switch (dev->device_id) {
600 case 0x3177: /* VT8235 */
601 case 0x3227: /* VT8237R */
602 case 0x3337: /* VT8237A */
603 break;
604 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000605 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000606 return -1;
607 }
608
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000609 if ((gpio >= 12) && (gpio <= 15)) {
610 /* GPIO12-15 -> output */
611 val = pci_read_byte(dev, 0xE4);
612 val |= 0x10;
613 pci_write_byte(dev, 0xE4, val);
614 } else if (gpio == 9) {
615 /* GPIO9 -> Output */
616 val = pci_read_byte(dev, 0xE4);
617 val |= 0x20;
618 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000619 } else if (gpio == 5) {
620 val = pci_read_byte(dev, 0xE4);
621 val |= 0x01;
622 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000623 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000624 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000625 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000626 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000627 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000628
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000629 /* We need the I/O Base Address for this board's flash enable. */
630 base = pci_read_word(dev, 0x88) & 0xff80;
631
David Bartleyf58d3642009-12-09 07:53:01 +0000632 offset = 0x4C + gpio / 8;
633 bit = 0x01 << (gpio % 8);
634
635 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000636 if (raise)
637 val |= bit;
638 else
639 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000640 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000641
Uwe Hermanna7e05482007-05-09 10:17:44 +0000642 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000643}
644
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000645/*
646 * Suited for:
647 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000648 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000649static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000650{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000651 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
652 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000653}
654
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000655/*
656 * Suited for:
657 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000658 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000659static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000660{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000661 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000662}
663
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000664/*
665 * Suited for:
666 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000667 *
668 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
669 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000670 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000671static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000672{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000673 return via_vt823x_gpio_set(15, 1);
674}
675
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000676/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000677 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
678 *
679 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000680 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
681 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000682 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000683static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000684{
685 int ret;
686
687 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000688 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000689
Luc Verhaegen73d21192009-12-23 00:54:26 +0000690 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000691}
692
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000693/*
694 * Suited for:
695 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000696 *
697 * This is rather nasty code, but there's no way to do this cleanly.
698 * We're basically talking to some unknown device on SMBus, my guess
699 * is that it is the Winbond W83781D that lives near the DIP BIOS.
700 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000701static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000702{
703 uint8_t tmp;
704 int i;
705
706#define ASUSP5A_LOOP 5000
707
Andriy Gapon65c1b862008-05-22 13:22:45 +0000708 OUTB(0x00, 0xE807);
709 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000710
Andriy Gapon65c1b862008-05-22 13:22:45 +0000711 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000712
713 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000714 OUTB(0xE1, 0xFF);
715 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000716 break;
717 }
718
719 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000720 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000721 return -1;
722 }
723
Andriy Gapon65c1b862008-05-22 13:22:45 +0000724 OUTB(0x20, 0xE801);
725 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000726
Andriy Gapon65c1b862008-05-22 13:22:45 +0000727 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000728
729 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000730 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000731 if (tmp & 0x70)
732 break;
733 }
734
735 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000736 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000737 return -1;
738 }
739
Andriy Gapon65c1b862008-05-22 13:22:45 +0000740 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000741 tmp &= ~0x02;
742
Andriy Gapon65c1b862008-05-22 13:22:45 +0000743 OUTB(0x00, 0xE807);
744 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000745
Andriy Gapon65c1b862008-05-22 13:22:45 +0000746 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000747
Andriy Gapon65c1b862008-05-22 13:22:45 +0000748 OUTB(0xFF, 0xE800);
749 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000750
Andriy Gapon65c1b862008-05-22 13:22:45 +0000751 OUTB(0x20, 0xE801);
752 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000753
Andriy Gapon65c1b862008-05-22 13:22:45 +0000754 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000755
756 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000757 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000758 if (tmp & 0x70)
759 break;
760 }
761
762 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000763 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000764 return -1;
765 }
766
767 return 0;
768}
769
Luc Verhaegena7e30502009-12-09 11:39:02 +0000770/*
771 * Set GPIO lines in the Broadcom HT-1000 southbridge.
772 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000773 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +0000774 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000775static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000776{
777 /* GPIO 0 reg from PM regs */
778 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
779 sio_mask(0xcd6, 0x44, 0x24, 0x24);
780
781 return 0;
782}
783
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000784/*
785 * Set GPIO lines in the Broadcom HT-1000 southbridge.
786 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000787 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000788 */
789static int board_hp_dl165_g6_enable(void)
790{
791 /* Variant of DL145, with slightly different pin placement. */
792 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
793 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
794
795 return 0;
796}
797
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000798static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000799{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000800 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000801 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000802
803 return 0;
804}
805
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000806/*
807 * Suited for:
808 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000809 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000810static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000811{
812 struct pci_dev *dev;
813
814 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
815 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000816 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000817 return -1;
818 }
819
820 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
821 pci_write_byte(dev, 0x92, 0);
822
823 return 0;
824}
825
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000826/*
Mattias Mattssonf4925162010-09-16 22:09:18 +0000827 * Suited for:
828 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
829 */
Mattias Mattssonf4925162010-09-16 22:09:18 +0000830static int board_ecs_geforce6100sm_m(void)
831{
832 struct pci_dev *dev;
833 uint32_t tmp;
834
835 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
836 if (!dev) {
837 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
838 return -1;
839 }
840
841 tmp = pci_read_byte(dev, 0xE0);
842 tmp &= ~(1 << 3);
843 pci_write_byte(dev, 0xE0, tmp);
844
845 return 0;
846}
847
848/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000849 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000850 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000851static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000852{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000853 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000854 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000855 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000856 uint8_t tmp;
857
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000858 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000859 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000860 return -1;
861 }
862
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000863 /* First, check the ISA Bridge */
864 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000865 switch (dev->device_id) {
866 case 0x0030: /* CK804 */
867 case 0x0050: /* MCP04 */
868 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000869 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000870 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000871 case 0x0260: /* MCP51 */
Michael Karcher242efd42011-03-06 12:09:05 +0000872 case 0x0261: /* MCP51 */
Michael Karcher2ead2e22010-06-01 16:09:06 +0000873 case 0x0364: /* MCP55 */
874 /* find SMBus controller on *this* southbridge */
875 /* The infamous Tyan S2915-E has two south bridges; they are
876 easily told apart from each other by the class of the
877 LPC bridge, but have the same SMBus bridge IDs */
878 if (dev->func != 0) {
879 msg_perr("MCP LPC bridge at unexpected function"
880 " number %d\n", dev->func);
881 return -1;
882 }
883
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000884#if PCI_LIB_VERSION >= 0x020200
Michael Karcher2ead2e22010-06-01 16:09:06 +0000885 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000886#else
887 /* pciutils/libpci before version 2.2 is too old to support
888 * PCI domains. Such old machines usually don't have domains
889 * besides domain 0, so this is not a problem.
890 */
891 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
892#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +0000893 if (!dev) {
894 msg_perr("MCP SMBus controller could not be found\n");
895 return -1;
896 }
897 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
898 if (devclass != 0x0C05) {
899 msg_perr("Unexpected device class %04x for SMBus"
900 " controller\n", devclass);
901 return -1;
902 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000903 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000904 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000905 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000906 return -1;
907 }
908
909 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
910 base += 0xC0;
911
912 tmp = INB(base + gpio);
913 tmp &= ~0x0F; /* null lower nibble */
914 tmp |= 0x04; /* gpio -> output. */
915 if (raise)
916 tmp |= 0x01;
917 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000918
919 return 0;
920}
921
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000922/*
923 * Suited for:
Sean Nelson0a247512010-08-15 14:36:18 +0000924 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000925 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +0000926 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000927static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000928{
929 return nvidia_mcp_gpio_set(0x00, 1);
930}
931
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000932/*
933 * Suited for:
934 * - abit KN8 Ultra: NVIDIA CK804
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000935 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000936static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000937{
938 return nvidia_mcp_gpio_set(0x02, 0);
939}
940
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000941/*
942 * Suited for:
Michael Karcher2842db32011-04-14 23:14:27 +0000943 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Uwe Hermannead705f2010-08-15 15:26:30 +0000944 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
945 * - MSI K8NGM2-L: NVIDIA MCP51
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000946 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000947static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000948{
949 return nvidia_mcp_gpio_set(0x02, 1);
950}
951
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000952/*
953 * Suited for:
Uwe Hermann83d349a2010-10-18 22:32:03 +0000954 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
Jonathan Kollaschf8db9592010-10-15 23:02:15 +0000955 */
956static int nvidia_mcp_gpio4_raise(void)
957{
958 return nvidia_mcp_gpio_set(0x04, 1);
959}
960
961/*
962 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000963 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
964 *
965 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
966 * board. We can't tell the SMBus logical devices apart, but we
967 * can tell the LPC bridge functions apart.
968 * We need to choose the SMBus bridge next to the LPC bridge with
969 * ID 0x364 and the "LPC bridge" class.
970 * b) #TBL is hardwired on that board to a pull-down. It can be
971 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +0000972 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000973static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000974{
975 return nvidia_mcp_gpio_set(0x05, 1);
976}
977
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000978/*
979 * Suited for:
980 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +0000981 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000982static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000983{
984 return nvidia_mcp_gpio_set(0x08, 1);
985}
986
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000987/*
988 * Suited for:
989 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000990 */
Michael Karcher51825082010-06-12 23:14:03 +0000991static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000992{
993 return nvidia_mcp_gpio_set(0x0c, 1);
994}
995
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000996/*
997 * Suited for:
998 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +0000999 */
1000static int nvidia_mcp_gpio4_lower(void)
1001{
1002 return nvidia_mcp_gpio_set(0x04, 0);
1003}
1004
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001005/*
1006 * Suited for:
1007 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001008 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001009static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001010{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001011 return nvidia_mcp_gpio_set(0x10, 1);
1012}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001013
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001014/*
1015 * Suited for:
1016 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001017 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001018static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001019{
1020 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001021}
1022
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001023/*
1024 * Suited for:
1025 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001026 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001027static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001028{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001029 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001030}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001031
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001032/*
1033 * Suited for:
Michael Karcher242efd42011-03-06 12:09:05 +00001034 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1035 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
Joshua Roys2ee137f2010-09-07 17:52:09 +00001036 */
1037static int nvidia_mcp_gpio3b_raise(void)
1038{
1039 return nvidia_mcp_gpio_set(0x3b, 1);
1040}
1041
1042/*
1043 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001044 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001045 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001046static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001047{
1048#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001049#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1050#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1051#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001052#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1053#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1054#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001055#define DBE6x_BOOT_LOC_FLASH 2
1056#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001057
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001058 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001059 unsigned long boot_loc;
1060
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001061 /* Geode only has a single core */
1062 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001063 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001064
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001065 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001066
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001067 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001068 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1069 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1070 else
1071 boot_loc = DBE6x_BOOT_LOC_FLASH;
1072
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001073 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1074 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +00001075 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001076
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001077 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001078
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001079 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001080
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001081 return 0;
1082}
1083
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001084/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001085 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +00001086 */
1087static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1088{
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001089 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001090 struct pci_dev *dev;
1091 uint32_t tmp, base;
1092
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001093 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1094
1095 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1096 {0},
1097 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1098 {0xB0, 0x0001, 0x0000},
1099 {0xB0, 0x0001, 0x0000},
1100 {0xB0, 0x0001, 0x0000},
1101 {0xB0, 0x0001, 0x0000},
1102 {0xB0, 0x0001, 0x0000},
1103 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1104 {0},
1105 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1106 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1107 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1108 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1109 {0x4E, 0x0100, 0x0000},
1110 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1111 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1112 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1113 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1114 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1115 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1116 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1117 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1118 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1119 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1120 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1121 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1122 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1123 {0},
1124 {0},
1125 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1126 {0}
1127 };
1128
1129
Luc Verhaegenf5226912009-12-14 10:41:58 +00001130 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1131 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001132 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001133 return -1;
1134 }
1135
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001136 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001137 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001138 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001139 return -1;
1140 }
1141
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001142 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1143 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
Peter Huewe3d3fd6a2011-01-25 00:23:32 +00001144 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001145 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001146 }
1147
Luc Verhaegenf5226912009-12-14 10:41:58 +00001148 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1149 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001150 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001151 return -1;
1152 }
1153
1154 /* PM IO base */
1155 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1156
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001157 gpo_byte = gpo >> 3;
1158 gpo_bit = gpo & 7;
1159 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001160 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001161 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001162 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001163 tmp &= ~(0x01 << gpo_bit);
1164 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001165
1166 return 0;
1167}
1168
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001169/*
1170 * Suited for:
Mattias Mattsson85016b92010-09-01 01:21:34 +00001171 * - ASUS P2B-N
1172 */
1173static int intel_piix4_gpo18_lower(void)
1174{
1175 return intel_piix4_gpo_set(18, 0);
1176}
1177
1178/*
1179 * Suited for:
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001180 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1181 */
1182static int intel_piix4_gpo14_raise(void)
1183{
1184 return intel_piix4_gpo_set(14, 1);
1185}
1186
1187/*
1188 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001189 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001190 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001191static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001192{
1193 return intel_piix4_gpo_set(22, 1);
1194}
1195
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001196/*
1197 * Suited for:
Tim ter Laak4b933f02010-09-13 23:00:57 +00001198 * - abit BM6
1199 */
1200static int intel_piix4_gpo26_lower(void)
1201{
1202 return intel_piix4_gpo_set(26, 0);
1203}
1204
1205/*
1206 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001207 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001208 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001209static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001210{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001211 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001212}
1213
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001214/*
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001215 * Suited for:
1216 * - Dell OptiPlex GX1
1217 */
1218static int intel_piix4_gpo30_lower(void)
1219{
1220 return intel_piix4_gpo_set(30, 0);
1221}
1222
1223/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001224 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001225 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001226static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001227{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001228 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001229 static struct {
1230 uint16_t id;
1231 uint8_t base_reg;
1232 uint32_t bank0;
1233 uint32_t bank1;
1234 uint32_t bank2;
1235 } intel_ich_gpio_table[] = {
1236 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1237 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1238 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1239 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1240 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1241 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1242 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1243 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1244 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1245 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1246 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1247 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1248 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1249 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1250 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1251 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1252 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1253 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1254 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1255 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1256 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1257 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1258 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1259 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1260 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1261 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1262 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1263 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1264 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1265 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1266 {0, 0, 0, 0, 0} /* end marker */
1267 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001268
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001269 struct pci_dev *dev;
1270 uint16_t base;
1271 uint32_t tmp;
1272 int i, allowed;
1273
1274 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001275 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001276 uint16_t device_class;
1277 /* libpci before version 2.2.4 does not store class info. */
1278 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001279 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001280 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001281 /* Is this device in our list? */
1282 for (i = 0; intel_ich_gpio_table[i].id; i++)
1283 if (dev->device_id == intel_ich_gpio_table[i].id)
1284 break;
1285
1286 if (intel_ich_gpio_table[i].id)
1287 break;
1288 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001289 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001290
Uwe Hermann93f66db2008-05-22 21:19:38 +00001291 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001292 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001293 return -1;
1294 }
1295
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001296 /*
1297 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1298 * strapped to zero. From some mobile ICH9 version on, this becomes
1299 * 6:1. The mask below catches all.
1300 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001301 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001302
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001303 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001304 if (gpio < 32)
1305 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1306 else if (gpio < 64)
1307 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1308 else
1309 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1310
1311 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001312 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001313 " setting GPIO%02d\n", gpio);
1314 return -1;
1315 }
1316
Sean Nelson316a29f2010-05-07 20:09:04 +00001317 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001318 raise ? "Rais" : "Dropp", gpio);
1319
1320 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001321 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001322 tmp = INL(base);
1323 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1324 if ((gpio == 28) &&
1325 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1326 tmp |= 1 << 27;
1327 else
1328 tmp |= 1 << gpio;
1329 OUTL(tmp, base);
1330
1331 /* As soon as we are talking to ICH8 and above, this register
1332 decides whether we can set the gpio or not. */
1333 if (dev->device_id > 0x2800) {
1334 tmp = INL(base);
1335 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001336 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001337 " does not allow setting GPIO%02d\n",
1338 gpio);
1339 return -1;
1340 }
1341 }
1342
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001343 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001344 tmp = INL(base + 0x04);
1345 tmp &= ~(1 << gpio);
1346 OUTL(tmp, base + 0x04);
1347
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001348 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001349 tmp = INL(base + 0x0C);
1350 if (raise)
1351 tmp |= 1 << gpio;
1352 else
1353 tmp &= ~(1 << gpio);
1354 OUTL(tmp, base + 0x0C);
1355 } else if (gpio < 64) {
1356 gpio -= 32;
1357
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001358 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001359 tmp = INL(base + 0x30);
1360 tmp |= 1 << gpio;
1361 OUTL(tmp, base + 0x30);
1362
1363 /* As soon as we are talking to ICH8 and above, this register
1364 decides whether we can set the gpio or not. */
1365 if (dev->device_id > 0x2800) {
1366 tmp = INL(base + 30);
1367 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001368 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001369 " does not allow setting GPIO%02d\n",
1370 gpio + 32);
1371 return -1;
1372 }
1373 }
1374
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001375 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001376 tmp = INL(base + 0x34);
1377 tmp &= ~(1 << gpio);
1378 OUTL(tmp, base + 0x34);
1379
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001380 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001381 tmp = INL(base + 0x38);
1382 if (raise)
1383 tmp |= 1 << gpio;
1384 else
1385 tmp &= ~(1 << gpio);
1386 OUTL(tmp, base + 0x38);
1387 } else {
1388 gpio -= 64;
1389
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001390 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001391 tmp = INL(base + 0x40);
1392 tmp |= 1 << gpio;
1393 OUTL(tmp, base + 0x40);
1394
1395 tmp = INL(base + 40);
1396 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001397 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001398 "not allow setting GPIO%02d\n", gpio + 64);
1399 return -1;
1400 }
1401
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001402 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001403 tmp = INL(base + 0x44);
1404 tmp &= ~(1 << gpio);
1405 OUTL(tmp, base + 0x44);
1406
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001407 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001408 tmp = INL(base + 0x48);
1409 if (raise)
1410 tmp |= 1 << gpio;
1411 else
1412 tmp &= ~(1 << gpio);
1413 OUTL(tmp, base + 0x48);
1414 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001415
1416 return 0;
1417}
1418
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001419/*
1420 * Suited for:
1421 * - abit IP35: Intel P35 + ICH9R
1422 * - abit IP35 Pro: Intel P35 + ICH9R
Uwe Hermann93f66db2008-05-22 21:19:38 +00001423 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001424static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001425{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001426 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001427}
1428
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001429/*
1430 * Suited for:
1431 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001432 */
1433static int intel_ich_gpio18_raise(void)
1434{
1435 return intel_ich_gpio_set(18, 1);
1436}
1437
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001438/*
1439 * Suited for:
Uwe Hermannead705f2010-08-15 15:26:30 +00001440 * - ASUS A8Jm (laptop): Intel 945 + ICH7
James Lancaster998c9dc2010-03-19 22:39:24 +00001441 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001442static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001443{
1444 return intel_ich_gpio_set(34, 1);
1445}
1446
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001447/*
1448 * Suited for:
1449 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001450 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001451static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001452{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001453 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001454}
1455
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001456/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001457 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001458 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1459 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcherf4b58792010-09-10 14:54:18 +00001460 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001461 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001462 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Michael Karcher4a23e442010-09-10 14:46:46 +00001463 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
Joshua Roysb1d980f2010-09-13 14:02:22 +00001464 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001465 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1466 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001467 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001468static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001469{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001470 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001471}
1472
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001473/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001474 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001475 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001476 * - ASUS P4B533-E: socket478 + 845E + ICH4
1477 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001478 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001479static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001480{
1481 return intel_ich_gpio_set(22, 1);
1482}
1483
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001484/*
1485 * Suited for:
1486 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001487 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001488static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001489{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001490 int ret;
1491 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1492 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001493 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001494 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001495 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1496 return ret;
1497}
1498
1499/*
1500 * Suited for:
1501 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1502 */
1503static int board_hp_p2706t(void)
1504{
1505 int ret;
1506 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1507 if (!ret)
1508 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001509 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001510}
1511
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001512/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001513 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001514 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1515 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1516 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Uwe Hermann742999c2010-12-02 21:57:42 +00001517 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001518 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001519static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001520{
1521 return intel_ich_gpio_set(23, 1);
1522}
1523
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001524/*
1525 * Suited for:
Michael Karcher39dcdec2010-10-05 17:29:35 +00001526 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001527 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001528 */
1529static int intel_ich_gpio25_raise(void)
1530{
1531 return intel_ich_gpio_set(25, 1);
1532}
1533
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001534/*
1535 * Suited for:
1536 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001537 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001538static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001539{
1540 return intel_ich_gpio_set(26, 1);
1541}
1542
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001543/*
1544 * Suited for:
1545 * - P4SD-LA (HP OEM): i865 + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001546 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Michael Karcher87c90992010-07-24 11:03:48 +00001547 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001548static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001549{
1550 return intel_ich_gpio_set(32, 1);
1551}
1552
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001553/*
1554 * Suited for:
1555 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001556 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001557static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001558{
1559 int ret;
1560
1561 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1562 ret = intel_ich_gpio_set(22, 1);
1563 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1564 ret = intel_ich_gpio_set(23, 1);
1565
1566 return ret;
1567}
1568
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001569/*
1570 * Suited for:
1571 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001572 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001573static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001574{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001575 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001576
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001577 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1578 if (!ret)
1579 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001580
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001581 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001582}
1583
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001584/*
1585 * Suited for:
1586 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001587 */
Michael Karcher06477332010-03-19 22:49:09 +00001588static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001589{
Michael Karcher06477332010-03-19 22:49:09 +00001590 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001591 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001592 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001593
1594 /* VT82C686 Power management */
1595 dev = pci_dev_find(0x1106, 0x3057);
1596 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001597 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001598 return -1;
1599 }
1600
Sean Nelson316a29f2010-05-07 20:09:04 +00001601 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001602 raise ? "Rais" : "Dropp", gpio);
1603
1604 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001605 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001606 switch(gpio)
1607 {
1608 case 0:
1609 tmp &= ~0x03;
1610 break;
1611 case 1:
1612 tmp |= 0x04;
1613 break;
1614 case 2:
1615 tmp |= 0x08;
1616 break;
1617 case 3:
1618 tmp |= 0x10;
1619 break;
1620 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001621 pci_write_byte(dev, 0x54, tmp);
1622
1623 /* PM IO base */
1624 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1625
1626 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001627 tmp = INL(base + 0x4C);
1628 if (raise)
1629 tmp |= 1U << gpio;
1630 else
1631 tmp &= ~(1U << gpio);
1632 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001633
1634 return 0;
1635}
1636
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001637/*
1638 * Suited for:
1639 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001640 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001641 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001642static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001643{
1644 return via_apollo_gpo_set(4, 0);
1645}
1646
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001647/*
1648 * Suited for:
1649 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00001650 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001651static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001652{
1653 return via_apollo_gpo_set(0, 0);
1654}
1655
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001656/*
Michael Karcher9f9e6132010-01-09 17:36:06 +00001657 * Enable some GPIO pin on SiS southbridge.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001658 *
1659 * Suited for:
1660 * - MSI 651M-L: SiS651 / SiS962
Michael Karcher9f9e6132010-01-09 17:36:06 +00001661 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001662static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001663{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001664 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001665 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001666
1667 dev = pci_dev_find(0x1039, 0x0962);
1668 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001669 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001670 return 1;
1671 }
1672
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001673 /* Registers 68 and 64 seem like bitmaps. */
Michael Karcher9f9e6132010-01-09 17:36:06 +00001674 base = pci_read_word(dev, 0x74);
1675 temp = INW(base + 0x68);
1676 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001677 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001678
1679 temp = INW(base + 0x64);
1680 temp |= (1 << 0); /* Raise output? */
1681 OUTW(temp, base + 0x64);
1682
1683 w836xx_memw_enable(0x2E);
1684
1685 return 0;
1686}
1687
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001688/*
Michael Gold6d52e472009-06-19 13:00:24 +00001689 * Find the runtime registers of an SMSC Super I/O, after verifying its
1690 * chip ID.
1691 *
1692 * Returns the base port of the runtime register block, or 0 on error.
1693 */
1694static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1695 uint8_t logical_device)
1696{
1697 uint16_t rt_port = 0;
1698
1699 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001700 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001701 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001702 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001703 goto out;
1704 }
1705
1706 /* If the runtime block is active, get its address. */
1707 sio_write(sio_port, 0x07, logical_device);
1708 if (sio_read(sio_port, 0x30) & 1) {
1709 rt_port = (sio_read(sio_port, 0x60) << 8)
1710 | sio_read(sio_port, 0x61);
1711 }
1712
1713 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001714 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001715 "Super I/O runtime interface not available.\n");
1716 }
1717out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001718 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001719 return rt_port;
1720}
1721
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001722/*
1723 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00001724 * connected to GP30 on the Super I/O, and TBL# is always high.
1725 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001726static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001727{
1728 struct pci_dev *dev;
1729 uint16_t rt_port;
1730 uint8_t val;
1731
1732 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1733 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001734 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001735 return -1;
1736 }
1737
Uwe Hermann1432a602009-06-28 23:26:37 +00001738 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001739 if (rt_port == 0)
1740 return -1;
1741
1742 /* Configure the GPIO pin. */
1743 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001744 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001745 OUTB(val, rt_port + 0x33);
1746
1747 /* Disable write protection. */
1748 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001749 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001750 OUTB(val, rt_port + 0x4d);
1751
1752 return 0;
1753}
1754
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001755/*
1756 * Suited for:
Uwe Hermann45bd1442010-09-14 23:20:35 +00001757 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001758 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001759 */
Uwe Hermann45bd1442010-09-14 23:20:35 +00001760static int it8703f_gpio51_raise(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001761{
1762 uint16_t id, base;
1763 uint8_t tmp;
1764
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001765 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001766 w836xx_ext_enter(0x2E);
1767 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1768 w836xx_ext_leave(0x2E);
1769
1770 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001771 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001772 return -1;
1773 }
1774
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001775 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001776 w836xx_ext_enter(0x2E);
1777 sio_write(0x2E, 0x07, 0x0C);
1778 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1779 w836xx_ext_leave(0x2E);
1780
1781 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001782 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001783 " Base.\n");
1784 return -1;
1785 }
1786
1787 /* Raise GP51. */
1788 tmp = INB(base);
1789 tmp |= 0x02;
1790 OUTB(tmp, base);
1791
1792 return 0;
1793}
1794
Luc Verhaegen72272912009-09-01 21:22:23 +00001795/*
1796 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1797 * There is only some limited checking on the port numbers.
1798 */
Uwe Hermann43959702010-03-13 17:28:29 +00001799static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001800{
1801 unsigned int port;
1802 uint16_t id, base;
1803 uint8_t tmp;
1804
1805 port = line / 10;
1806 port--;
1807 line %= 10;
1808
1809 /* Check line */
1810 if ((port > 4) || /* also catches unsigned -1 */
1811 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001812 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001813 return -1;
1814 }
1815
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001816 /* Find the IT8712F. */
Luc Verhaegen72272912009-09-01 21:22:23 +00001817 enter_conf_mode_ite(0x2E);
1818 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1819 exit_conf_mode_ite(0x2E);
1820
1821 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001822 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001823 return -1;
1824 }
1825
1826 /* Get the GPIO base */
1827 enter_conf_mode_ite(0x2E);
1828 sio_write(0x2E, 0x07, 0x07);
1829 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1830 exit_conf_mode_ite(0x2E);
1831
1832 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001833 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001834 " Base.\n");
1835 return -1;
1836 }
1837
1838 /* set GPIO. */
1839 tmp = INB(base + port);
1840 if (raise)
1841 tmp |= 1 << line;
1842 else
1843 tmp &= ~(1 << line);
1844 OUTB(tmp, base + port);
1845
1846 return 0;
1847}
1848
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001849/*
Russ Dillbd622d12010-03-09 16:57:06 +00001850 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001851 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1852 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001853 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001854static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001855{
1856 return it8712f_gpio_set(32, 1);
1857}
1858
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001859#endif
1860
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001861/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001862 * Below is the list of boards which need a special "board enable" code in
1863 * flashrom before their ROM chip can be accessed/written to.
1864 *
1865 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1866 * to the respective tables in print.c. Thanks!
1867 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001868 * We use 2 sets of IDs here, you're free to choose which is which. This
1869 * is to provide a very high degree of certainty when matching a board on
1870 * the basis of subsystem/card IDs. As not every vendor handles
1871 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001872 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001873 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001874 * NULLed if they don't identify the board fully and if you can't use DMI.
1875 * But please take care to provide an as complete set of pci ids as possible;
1876 * autodetection is the preferred behaviour and we would like to make sure that
1877 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001878 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001879 * If PCI IDs are not sufficient for board matching, the match can be further
1880 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001881 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001882 * substring match, unless it is anchored to the beginning (with a ^ in front)
1883 * or the end (with a $ at the end). Both anchors may be specified at the
1884 * same time to match the full field.
1885 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001886 * When a board is matched through DMI, the first and second main PCI IDs
1887 * and the first subsystem PCI ID have to match as well. If you specify the
1888 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1889 * subsystem ID of that device is indeed zero.
1890 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001891 * The coreboot ids are used two fold. When running with a coreboot firmware,
1892 * the ids uniquely matches the coreboot board identification string. When a
1893 * legacy bios is installed and when autodetection is not possible, these ids
1894 * can be used to identify the board through the -m command line argument.
1895 *
1896 * When a board is identified through its coreboot ids (in both cases), the
1897 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001898 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001899
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001900/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001901const struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001902
Michael Karcher0bdc0922010-02-28 01:33:48 +00001903 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001904#if defined(__i386__) || defined(__x86_64__)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001905 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Tim ter Laak4b933f02010-09-13 23:00:57 +00001906 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001907 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1908 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1909 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1910 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1911 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1912 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001913 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001914 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001915 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001916 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001917 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001918 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1919 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Uwe Hermann17da61e2010-10-05 21:48:43 +00001920 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001921 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Joshua Roys7507de42010-08-08 16:05:23 +00001922 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001923 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001924 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Uwe Hermann45bd1442010-09-14 23:20:35 +00001925 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
1926 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001927 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
Uwe Hermannead705f2010-08-15 15:26:30 +00001928 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Sean Nelson0a247512010-08-15 14:36:18 +00001929 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Uwe Hermannead705f2010-08-15 15:26:30 +00001930 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
Michael Karcher7af6cef2010-07-08 09:32:18 +00001931 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
Michael Karcherb2184c12010-03-07 16:42:55 +00001932 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001933 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Mattias Mattsson85016b92010-09-01 01:21:34 +00001934 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001935 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001936 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001937 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001938 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcherf4b58792010-09-10 14:54:18 +00001939 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001940 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001941 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
Mattias Mattssonfb60cec2010-09-13 19:39:25 +00001942 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
Michael Karcher87c90992010-07-24 11:03:48 +00001943 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
David Borgb6417a62010-08-02 08:29:34 +00001944 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001945 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
Michael Karcher4a23e442010-09-10 14:46:46 +00001946 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
Joshua Roysb1d980f2010-09-13 14:02:22 +00001947 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001948 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Michael Karcher72eeab52010-07-24 10:41:42 +00001949 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001950 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001951 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Mattias Mattssonf4925162010-09-16 22:09:18 +00001952 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001953 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001954 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
Uwe Hermann83d349a2010-10-18 22:32:03 +00001955 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, NULL, NULL, NULL, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001956 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001957 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
Michael Karcher2842db32011-04-14 23:14:27 +00001958 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher39dcdec2010-10-05 17:29:35 +00001959 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001960 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Uwe Hermann51afebb2010-08-01 00:13:49 +00001961 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
Michael Karcherc8613242010-08-13 12:49:01 +00001962 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Michael Karcher242efd42011-03-06 12:09:05 +00001963 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
Joshua Roys2ee137f2010-09-07 17:52:09 +00001964 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001965 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karchercba52de2011-03-06 12:07:19 +00001966 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
Uwe Hermannead705f2010-08-15 15:26:30 +00001967 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1968 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
Michael Karchere57957c2010-07-24 11:14:37 +00001969 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001970 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Uwe Hermannead705f2010-08-15 15:26:30 +00001971 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher8262e822011-03-06 17:37:30 +00001972 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001973 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001974 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1975 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001976 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001977 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001978 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001979 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Uwe Hermannead705f2010-08-15 15:26:30 +00001980 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001981 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
Mattias Mattssone8388242010-09-11 15:25:48 +00001982 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
Uwe Hermannead705f2010-08-15 15:26:30 +00001983 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001984 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001985 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001986 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
Uwe Hermanna3473242010-09-14 22:59:39 +00001987 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001988 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001989 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001990 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Uwe Hermann742999c2010-12-02 21:57:42 +00001991 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
Mattias Mattssone295eee2010-08-15 10:21:29 +00001992 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001993 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
Uwe Hermannead705f2010-08-15 15:26:30 +00001994 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001995 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher3b112522010-07-24 22:36:01 +00001996 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001997 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001998 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001999 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00002000 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00002001 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00002002 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00002003 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00002004 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00002005 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2006 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002007#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00002008 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002009};
2010
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002011/*
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00002012 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00002013 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002014 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002015static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002016 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002017{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002018 const struct board_pciid_enable *board = board_pciid_enables;
2019 const struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002020
Uwe Hermanna93045c2009-05-09 00:47:04 +00002021 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00002022 if (vendor && (!board->lb_vendor
2023 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002024 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002025
Peter Stuge0b9c5f32008-07-02 00:47:30 +00002026 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002027 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002028
Uwe Hermanna7e05482007-05-09 10:17:44 +00002029 if (!pci_dev_find(board->first_vendor, board->first_device))
2030 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002031
Uwe Hermanna7e05482007-05-09 10:17:44 +00002032 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00002033 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002034 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00002035
2036 if (vendor)
2037 return board;
2038
2039 if (partmatch) {
2040 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00002041 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2042 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00002043 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00002044 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00002045 return NULL;
2046 }
2047 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002048 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00002049
Peter Stuge6b53fed2008-01-27 16:21:21 +00002050 if (partmatch)
2051 return partmatch;
2052
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002053 if (!partvendor_from_cbtable) {
2054 /* Only warn if the mainboard type was not gathered from the
2055 * coreboot table. If it was, the coreboot implementor is
2056 * expected to fix flashrom, too.
2057 */
Sean Nelson316a29f2010-05-07 20:09:04 +00002058 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00002059 vendor, part);
2060 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002061 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002062}
2063
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002064/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00002065 * Match boards on PCI IDs and subsystem IDs.
2066 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002067 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002068const static struct board_pciid_enable *board_match_pci_card_ids(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002069{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002070 const struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002071
Uwe Hermanna93045c2009-05-09 00:47:04 +00002072 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00002073 if ((!board->first_card_vendor || !board->first_card_device) &&
2074 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002075 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002076
Uwe Hermanna7e05482007-05-09 10:17:44 +00002077 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00002078 board->first_card_vendor,
2079 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002080 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002081
Uwe Hermanna7e05482007-05-09 10:17:44 +00002082 if (board->second_vendor) {
2083 if (board->second_card_vendor) {
2084 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002085 board->second_device,
2086 board->second_card_vendor,
2087 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002088 continue;
2089 } else {
2090 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002091 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002092 continue;
2093 }
2094 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002095
Michael Karcher6701ee82010-01-20 14:14:11 +00002096 if (board->dmi_pattern) {
2097 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002098 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00002099 " DMI info unavailable.\n",
2100 board->vendor_name, board->board_name);
2101 continue;
2102 } else {
2103 if (!dmi_match(board->dmi_pattern))
2104 continue;
2105 }
2106 }
2107
Uwe Hermanna7e05482007-05-09 10:17:44 +00002108 return board;
2109 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002110
Uwe Hermanna7e05482007-05-09 10:17:44 +00002111 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002112}
2113
Uwe Hermann372eeb52007-12-04 21:49:06 +00002114int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002115{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00002116 const struct board_pciid_enable *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002117 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002118
Peter Stuge6b53fed2008-01-27 16:21:21 +00002119 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00002120 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002121
Uwe Hermanna7e05482007-05-09 10:17:44 +00002122 if (!board)
2123 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002124
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002125 if (board && board->status == NT) {
2126 if (!force_boardenable) {
2127 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
2128 "code has not been tested, and thus will not not be executed by default.\n"
2129 "Depending on your hardware environment, erasing, writing or even probing\n"
2130 "can fail without running the board specific code.\n\n"
2131 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2132 "\"internal programmer\") for details.\n",
2133 board->vendor_name, board->board_name);
2134 board = NULL;
2135 } else {
2136 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Paul Menzelab6328f2010-10-08 11:03:02 +00002137 "Please report success/failure to flashrom@flashrom.org\n"
2138 "with your board name and SUCCESS or FAILURE in the subject.\n");
Uwe Hermann43959702010-03-13 17:28:29 +00002139 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00002140 }
2141
Uwe Hermanna7e05482007-05-09 10:17:44 +00002142 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00002143 if (board->max_rom_decode_parallel)
2144 max_rom_decode.parallel =
2145 board->max_rom_decode_parallel * 1024;
2146
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002147 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002148 msg_pinfo("Disabling flash write protection for "
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002149 "board \"%s %s\"... ", board->vendor_name,
2150 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002151
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002152 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002153 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00002154 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002155 else
Sean Nelson316a29f2010-05-07 20:09:04 +00002156 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00002157 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00002158 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002159
Uwe Hermanna7e05482007-05-09 10:17:44 +00002160 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002161}