blob: 815a1a66122be1d20b9b6911bc7b99644ec5e512 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029#include "programmer.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermann48ec1b12010-08-08 17:01:18 +000099/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000137}
138
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
Michael Karcherea36c9c2010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000248 }
249
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
Michael Karcher979d9252010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000293 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000313/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000315 *
316 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000319 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000321{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000323}
324
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000325/*
Joshua Roysf280a382010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000336/*
Michael Karcherea36c9c2010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000341 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000347/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000349 *
350 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000352 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000354{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000356}
357
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000358/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000365{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000367}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000368
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000369/*
David Borgb6417a62010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000374{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000381}
382
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000383/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000384 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000391 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000392static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000393{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000394 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000395
Luc Verhaegen73d21192009-12-23 00:54:26 +0000396 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000397}
398
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000399/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000400 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000401 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000402 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000403static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000404{
405 w836xx_memw_enable(0x4E);
406
407 return 0;
408}
409
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000410/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000411 * Suited for all boards with ITE IT8705F.
412 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000413 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000414int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000415{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000416 uint8_t tmp;
417 int ret = 0;
418
Luc Verhaegen21f54962010-01-20 14:45:07 +0000419 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000420 tmp = sio_read(port, 0x24);
421 /* Check if at least one flash segment is enabled. */
422 if (tmp & 0xf0) {
423 /* The IT8705F will respond to LPC cycles and translate them. */
424 buses_supported = CHIP_BUSTYPE_PARALLEL;
425 /* Flash ROM I/F Writes Enable */
426 tmp |= 0x04;
427 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
428 if (tmp & 0x02) {
429 /* The data sheet contradicts itself about max size. */
430 max_rom_decode.parallel = 1024 * 1024;
431 msg_pinfo("IT8705F with very unusual settings. Please "
432 "send the output of \"flashrom -V\" to \n"
433 "flashrom@flashrom.org to help us finish "
434 "support for your Super I/O. Thanks.\n");
435 ret = 1;
436 } else if (tmp & 0x08) {
437 max_rom_decode.parallel = 512 * 1024;
438 } else {
439 max_rom_decode.parallel = 256 * 1024;
440 }
441 /* Safety checks. The data sheet is unclear here: Segments 1+3
442 * overlap, no segment seems to cover top - 1MB to top - 512kB.
443 * We assume that certain combinations make no sense.
444 */
445 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
446 (!(tmp & 0x10)) || /* 128 kB dis */
447 (!(tmp & 0x40))) { /* 256/512 kB dis */
448 msg_perr("Inconsistent IT8705F decode size!\n");
449 ret = 1;
450 }
451 if (sio_read(port, 0x25) != 0) {
452 msg_perr("IT8705F flash data pins disabled!\n");
453 ret = 1;
454 }
455 if (sio_read(port, 0x26) != 0) {
456 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
457 ret = 1;
458 }
459 if (sio_read(port, 0x27) != 0) {
460 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
461 ret = 1;
462 }
463 if ((sio_read(port, 0x29) & 0x10) != 0) {
464 msg_perr("IT8705F flash write enable pin disabled!\n");
465 ret = 1;
466 }
467 if ((sio_read(port, 0x29) & 0x08) != 0) {
468 msg_perr("IT8705F flash chip select pin disabled!\n");
469 ret = 1;
470 }
471 if ((sio_read(port, 0x29) & 0x04) != 0) {
472 msg_perr("IT8705F flash read strobe pin disabled!\n");
473 ret = 1;
474 }
475 if ((sio_read(port, 0x29) & 0x03) != 0) {
476 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
477 /* Not really an error if you use flash chips smaller
478 * than 256 kByte, but such a configuration is unlikely.
479 */
480 ret = 1;
481 }
482 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
483 max_rom_decode.parallel);
484 if (ret) {
485 msg_pinfo("Not enabling IT8705F flash write.\n");
486 } else {
487 sio_write(port, 0x24, tmp);
488 }
489 } else {
490 msg_pdbg("No IT8705F flash segment enabled.\n");
491 /* Not sure if this is an error or not. */
492 ret = 0;
493 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000494 exit_conf_mode_ite(port);
495
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000496 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000497}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000498
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000499static int pc87360_gpio_set(uint8_t gpio, int raise)
500{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000501 static const int bankbase[] = {0, 4, 8, 10, 12};
502 int gpio_bank = gpio / 8;
503 int gpio_pin = gpio % 8;
504 uint16_t baseport;
505 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000506
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000507 if (gpio_bank > 4) {
508 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
509 return -1;
510 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000511
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000512 id = sio_read(0x2E, 0x20);
513 if (id != 0xE1) {
514 msg_perr("PC87360: unexpected ID %02x\n", id);
515 return -1;
516 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000517
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000518 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
519 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
520 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
521 msg_perr("PC87360: invalid GPIO base address %04x\n",
522 baseport);
523 return -1;
524 }
525 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
526 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
527 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000528
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000529 val = INB(baseport + bankbase[gpio_bank]);
530 if (raise)
531 val |= 1 << gpio_pin;
532 else
533 val &= ~(1 << gpio_pin);
534 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000535
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000536 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000537}
538
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000539/*
540 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000541 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000542static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000543{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000544 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000545 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000546 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000547
Luc Verhaegen73d21192009-12-23 00:54:26 +0000548 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
549 switch (dev->device_id) {
550 case 0x3177: /* VT8235 */
551 case 0x3227: /* VT8237R */
552 case 0x3337: /* VT8237A */
553 break;
554 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000555 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000556 return -1;
557 }
558
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000559 if ((gpio >= 12) && (gpio <= 15)) {
560 /* GPIO12-15 -> output */
561 val = pci_read_byte(dev, 0xE4);
562 val |= 0x10;
563 pci_write_byte(dev, 0xE4, val);
564 } else if (gpio == 9) {
565 /* GPIO9 -> Output */
566 val = pci_read_byte(dev, 0xE4);
567 val |= 0x20;
568 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000569 } else if (gpio == 5) {
570 val = pci_read_byte(dev, 0xE4);
571 val |= 0x01;
572 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000573 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000574 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000575 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000576 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000577 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000578
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000579 /* We need the I/O Base Address for this board's flash enable. */
580 base = pci_read_word(dev, 0x88) & 0xff80;
581
David Bartleyf58d3642009-12-09 07:53:01 +0000582 offset = 0x4C + gpio / 8;
583 bit = 0x01 << (gpio % 8);
584
585 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000586 if (raise)
587 val |= bit;
588 else
589 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000590 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000591
Uwe Hermanna7e05482007-05-09 10:17:44 +0000592 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000593}
594
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000595/*
596 * Suited for:
597 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000598 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000599static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000600{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000601 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
602 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000603}
604
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000605/*
606 * Suited for:
607 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000608 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000609static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000610{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000611 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000612}
613
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000614/*
615 * Suited for:
616 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000617 *
618 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
619 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000620 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000621static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000622{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000623 return via_vt823x_gpio_set(15, 1);
624}
625
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000626/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000627 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
628 *
629 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000630 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
631 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000632 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000633static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000634{
635 int ret;
636
637 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000638 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000639
Luc Verhaegen73d21192009-12-23 00:54:26 +0000640 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000641}
642
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000643/*
644 * Suited for:
645 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000646 *
647 * This is rather nasty code, but there's no way to do this cleanly.
648 * We're basically talking to some unknown device on SMBus, my guess
649 * is that it is the Winbond W83781D that lives near the DIP BIOS.
650 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000651static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000652{
653 uint8_t tmp;
654 int i;
655
656#define ASUSP5A_LOOP 5000
657
Andriy Gapon65c1b862008-05-22 13:22:45 +0000658 OUTB(0x00, 0xE807);
659 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000660
Andriy Gapon65c1b862008-05-22 13:22:45 +0000661 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000662
663 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000664 OUTB(0xE1, 0xFF);
665 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000666 break;
667 }
668
669 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000670 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000671 return -1;
672 }
673
Andriy Gapon65c1b862008-05-22 13:22:45 +0000674 OUTB(0x20, 0xE801);
675 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000676
Andriy Gapon65c1b862008-05-22 13:22:45 +0000677 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000678
679 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000680 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000681 if (tmp & 0x70)
682 break;
683 }
684
685 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000686 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000687 return -1;
688 }
689
Andriy Gapon65c1b862008-05-22 13:22:45 +0000690 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000691 tmp &= ~0x02;
692
Andriy Gapon65c1b862008-05-22 13:22:45 +0000693 OUTB(0x00, 0xE807);
694 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000695
Andriy Gapon65c1b862008-05-22 13:22:45 +0000696 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000697
Andriy Gapon65c1b862008-05-22 13:22:45 +0000698 OUTB(0xFF, 0xE800);
699 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000700
Andriy Gapon65c1b862008-05-22 13:22:45 +0000701 OUTB(0x20, 0xE801);
702 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000703
Andriy Gapon65c1b862008-05-22 13:22:45 +0000704 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000705
706 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000707 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000708 if (tmp & 0x70)
709 break;
710 }
711
712 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000713 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000714 return -1;
715 }
716
717 return 0;
718}
719
Luc Verhaegena7e30502009-12-09 11:39:02 +0000720/*
721 * Set GPIO lines in the Broadcom HT-1000 southbridge.
722 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000723 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +0000724 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000725static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000726{
727 /* GPIO 0 reg from PM regs */
728 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
729 sio_mask(0xcd6, 0x44, 0x24, 0x24);
730
731 return 0;
732}
733
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000734/*
735 * Set GPIO lines in the Broadcom HT-1000 southbridge.
736 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000737 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +0000738 */
739static int board_hp_dl165_g6_enable(void)
740{
741 /* Variant of DL145, with slightly different pin placement. */
742 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
743 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
744
745 return 0;
746}
747
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000748static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000749{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000750 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000751 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000752
753 return 0;
754}
755
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000756/*
757 * Suited for:
758 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000759 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000760static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000761{
762 struct pci_dev *dev;
763
764 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
765 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000766 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000767 return -1;
768 }
769
770 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
771 pci_write_byte(dev, 0x92, 0);
772
773 return 0;
774}
775
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000776/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000777 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000778 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000779static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000780{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000781 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000782 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000783 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000784 uint8_t tmp;
785
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000786 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000787 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000788 return -1;
789 }
790
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000791 /* First, check the ISA Bridge */
792 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000793 switch (dev->device_id) {
794 case 0x0030: /* CK804 */
795 case 0x0050: /* MCP04 */
796 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000797 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000798 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000799 case 0x0260: /* MCP51 */
800 case 0x0364: /* MCP55 */
801 /* find SMBus controller on *this* southbridge */
802 /* The infamous Tyan S2915-E has two south bridges; they are
803 easily told apart from each other by the class of the
804 LPC bridge, but have the same SMBus bridge IDs */
805 if (dev->func != 0) {
806 msg_perr("MCP LPC bridge at unexpected function"
807 " number %d\n", dev->func);
808 return -1;
809 }
810
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000811#if PCI_LIB_VERSION >= 0x020200
Michael Karcher2ead2e22010-06-01 16:09:06 +0000812 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +0000813#else
814 /* pciutils/libpci before version 2.2 is too old to support
815 * PCI domains. Such old machines usually don't have domains
816 * besides domain 0, so this is not a problem.
817 */
818 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
819#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +0000820 if (!dev) {
821 msg_perr("MCP SMBus controller could not be found\n");
822 return -1;
823 }
824 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
825 if (devclass != 0x0C05) {
826 msg_perr("Unexpected device class %04x for SMBus"
827 " controller\n", devclass);
828 return -1;
829 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000830 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000831 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000832 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000833 return -1;
834 }
835
836 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
837 base += 0xC0;
838
839 tmp = INB(base + gpio);
840 tmp &= ~0x0F; /* null lower nibble */
841 tmp |= 0x04; /* gpio -> output. */
842 if (raise)
843 tmp |= 0x01;
844 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000845
846 return 0;
847}
848
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000849/*
850 * Suited for:
Sean Nelson0a247512010-08-15 14:36:18 +0000851 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000852 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +0000853 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000854static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000855{
856 return nvidia_mcp_gpio_set(0x00, 1);
857}
858
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000859/*
860 * Suited for:
861 * - abit KN8 Ultra: NVIDIA CK804
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000862 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000863static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000864{
865 return nvidia_mcp_gpio_set(0x02, 0);
866}
867
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000868/*
869 * Suited for:
Uwe Hermannead705f2010-08-15 15:26:30 +0000870 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
871 * - MSI K8NGM2-L: NVIDIA MCP51
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000872 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000873static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000874{
875 return nvidia_mcp_gpio_set(0x02, 1);
876}
877
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000878/*
879 * Suited for:
880 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
881 *
882 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
883 * board. We can't tell the SMBus logical devices apart, but we
884 * can tell the LPC bridge functions apart.
885 * We need to choose the SMBus bridge next to the LPC bridge with
886 * ID 0x364 and the "LPC bridge" class.
887 * b) #TBL is hardwired on that board to a pull-down. It can be
888 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +0000889 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000890static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000891{
892 return nvidia_mcp_gpio_set(0x05, 1);
893}
894
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000895/*
896 * Suited for:
897 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +0000898 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000899static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000900{
901 return nvidia_mcp_gpio_set(0x08, 1);
902}
903
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000904/*
905 * Suited for:
906 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000907 */
Michael Karcher51825082010-06-12 23:14:03 +0000908static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000909{
910 return nvidia_mcp_gpio_set(0x0c, 1);
911}
912
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000913/*
914 * Suited for:
915 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +0000916 */
917static int nvidia_mcp_gpio4_lower(void)
918{
919 return nvidia_mcp_gpio_set(0x04, 0);
920}
921
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000922/*
923 * Suited for:
924 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000925 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000926static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000927{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000928 return nvidia_mcp_gpio_set(0x10, 1);
929}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000930
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000931/*
932 * Suited for:
933 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000934 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000935static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000936{
937 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000938}
939
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000940/*
941 * Suited for:
942 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000943 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000944static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000945{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000946 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000947}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000948
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000949/*
950 * Suited for:
951 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000952 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000953static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000954{
955#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000956#define DBE6x_PRI_BOOT_LOC_SHIFT 2
957#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
958#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000959#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
960#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
961#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000962#define DBE6x_BOOT_LOC_FLASH 2
963#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000964
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000965 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000966 unsigned long boot_loc;
967
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000968 /* Geode only has a single core */
969 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000970 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000971
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000972 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000973
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000974 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000975 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
976 boot_loc = DBE6x_BOOT_LOC_FWHUB;
977 else
978 boot_loc = DBE6x_BOOT_LOC_FLASH;
979
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000980 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
981 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000982 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000983
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000984 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000985
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000986 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000987
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000988 return 0;
989}
990
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000991/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000992 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000993 */
994static int intel_piix4_gpo_set(unsigned int gpo, int raise)
995{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000996 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000997 struct pci_dev *dev;
998 uint32_t tmp, base;
999
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001000 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1001
1002 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1003 {0},
1004 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1005 {0xB0, 0x0001, 0x0000},
1006 {0xB0, 0x0001, 0x0000},
1007 {0xB0, 0x0001, 0x0000},
1008 {0xB0, 0x0001, 0x0000},
1009 {0xB0, 0x0001, 0x0000},
1010 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1011 {0},
1012 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1013 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1014 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1015 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1016 {0x4E, 0x0100, 0x0000},
1017 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1018 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1019 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1020 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1021 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1022 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1023 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1024 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1025 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1026 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1027 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1028 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1029 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1030 {0},
1031 {0},
1032 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1033 {0}
1034 };
1035
1036
Luc Verhaegenf5226912009-12-14 10:41:58 +00001037 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1038 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001039 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001040 return -1;
1041 }
1042
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001043 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001044 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001045 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001046 return -1;
1047 }
1048
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001049 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1050 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1051 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1052 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001053 }
1054
Luc Verhaegenf5226912009-12-14 10:41:58 +00001055 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1056 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001057 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001058 return -1;
1059 }
1060
1061 /* PM IO base */
1062 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1063
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001064 gpo_byte = gpo >> 3;
1065 gpo_bit = gpo & 7;
1066 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001067 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001068 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001069 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001070 tmp &= ~(0x01 << gpo_bit);
1071 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001072
1073 return 0;
1074}
1075
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001076/*
1077 * Suited for:
Mattias Mattsson85016b92010-09-01 01:21:34 +00001078 * - ASUS P2B-N
1079 */
1080static int intel_piix4_gpo18_lower(void)
1081{
1082 return intel_piix4_gpo_set(18, 0);
1083}
1084
1085/*
1086 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001087 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001088 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001089static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001090{
1091 return intel_piix4_gpo_set(22, 1);
1092}
1093
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001094/*
1095 * Suited for:
1096 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001097 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001098static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001099{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001100 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001101}
1102
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001103/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001104 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001105 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001106static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001107{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001108 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001109 static struct {
1110 uint16_t id;
1111 uint8_t base_reg;
1112 uint32_t bank0;
1113 uint32_t bank1;
1114 uint32_t bank2;
1115 } intel_ich_gpio_table[] = {
1116 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1117 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1118 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1119 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1120 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1121 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1122 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1123 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1124 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1125 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1126 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1127 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1128 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1129 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1130 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1131 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1132 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1133 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1134 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1135 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1136 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1137 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1138 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1139 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1140 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1141 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1142 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1143 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1144 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1145 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1146 {0, 0, 0, 0, 0} /* end marker */
1147 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001148
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001149 struct pci_dev *dev;
1150 uint16_t base;
1151 uint32_t tmp;
1152 int i, allowed;
1153
1154 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001155 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001156 uint16_t device_class;
1157 /* libpci before version 2.2.4 does not store class info. */
1158 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001159 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001160 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001161 /* Is this device in our list? */
1162 for (i = 0; intel_ich_gpio_table[i].id; i++)
1163 if (dev->device_id == intel_ich_gpio_table[i].id)
1164 break;
1165
1166 if (intel_ich_gpio_table[i].id)
1167 break;
1168 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001169 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001170
Uwe Hermann93f66db2008-05-22 21:19:38 +00001171 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001172 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001173 return -1;
1174 }
1175
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001176 /*
1177 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1178 * strapped to zero. From some mobile ICH9 version on, this becomes
1179 * 6:1. The mask below catches all.
1180 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001181 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001182
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001183 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001184 if (gpio < 32)
1185 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1186 else if (gpio < 64)
1187 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1188 else
1189 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1190
1191 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001192 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001193 " setting GPIO%02d\n", gpio);
1194 return -1;
1195 }
1196
Sean Nelson316a29f2010-05-07 20:09:04 +00001197 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001198 raise ? "Rais" : "Dropp", gpio);
1199
1200 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001201 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001202 tmp = INL(base);
1203 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1204 if ((gpio == 28) &&
1205 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1206 tmp |= 1 << 27;
1207 else
1208 tmp |= 1 << gpio;
1209 OUTL(tmp, base);
1210
1211 /* As soon as we are talking to ICH8 and above, this register
1212 decides whether we can set the gpio or not. */
1213 if (dev->device_id > 0x2800) {
1214 tmp = INL(base);
1215 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001216 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001217 " does not allow setting GPIO%02d\n",
1218 gpio);
1219 return -1;
1220 }
1221 }
1222
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001223 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001224 tmp = INL(base + 0x04);
1225 tmp &= ~(1 << gpio);
1226 OUTL(tmp, base + 0x04);
1227
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001228 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001229 tmp = INL(base + 0x0C);
1230 if (raise)
1231 tmp |= 1 << gpio;
1232 else
1233 tmp &= ~(1 << gpio);
1234 OUTL(tmp, base + 0x0C);
1235 } else if (gpio < 64) {
1236 gpio -= 32;
1237
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001238 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001239 tmp = INL(base + 0x30);
1240 tmp |= 1 << gpio;
1241 OUTL(tmp, base + 0x30);
1242
1243 /* As soon as we are talking to ICH8 and above, this register
1244 decides whether we can set the gpio or not. */
1245 if (dev->device_id > 0x2800) {
1246 tmp = INL(base + 30);
1247 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001248 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001249 " does not allow setting GPIO%02d\n",
1250 gpio + 32);
1251 return -1;
1252 }
1253 }
1254
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001255 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001256 tmp = INL(base + 0x34);
1257 tmp &= ~(1 << gpio);
1258 OUTL(tmp, base + 0x34);
1259
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001260 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001261 tmp = INL(base + 0x38);
1262 if (raise)
1263 tmp |= 1 << gpio;
1264 else
1265 tmp &= ~(1 << gpio);
1266 OUTL(tmp, base + 0x38);
1267 } else {
1268 gpio -= 64;
1269
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001270 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001271 tmp = INL(base + 0x40);
1272 tmp |= 1 << gpio;
1273 OUTL(tmp, base + 0x40);
1274
1275 tmp = INL(base + 40);
1276 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001277 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001278 "not allow setting GPIO%02d\n", gpio + 64);
1279 return -1;
1280 }
1281
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001282 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001283 tmp = INL(base + 0x44);
1284 tmp &= ~(1 << gpio);
1285 OUTL(tmp, base + 0x44);
1286
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001287 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001288 tmp = INL(base + 0x48);
1289 if (raise)
1290 tmp |= 1 << gpio;
1291 else
1292 tmp &= ~(1 << gpio);
1293 OUTL(tmp, base + 0x48);
1294 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001295
1296 return 0;
1297}
1298
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001299/*
1300 * Suited for:
1301 * - abit IP35: Intel P35 + ICH9R
1302 * - abit IP35 Pro: Intel P35 + ICH9R
Uwe Hermann93f66db2008-05-22 21:19:38 +00001303 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001304static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001305{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001306 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001307}
1308
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001309/*
1310 * Suited for:
1311 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001312 */
1313static int intel_ich_gpio18_raise(void)
1314{
1315 return intel_ich_gpio_set(18, 1);
1316}
1317
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001318/*
1319 * Suited for:
Uwe Hermannead705f2010-08-15 15:26:30 +00001320 * - ASUS A8Jm (laptop): Intel 945 + ICH7
James Lancaster998c9dc2010-03-19 22:39:24 +00001321 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001322static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001323{
1324 return intel_ich_gpio_set(34, 1);
1325}
1326
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001327/*
1328 * Suited for:
1329 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001330 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001331static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001332{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001333 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001334}
1335
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001336/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001337 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001338 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1339 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
1340 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
1341 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1342 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001343 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001344static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001345{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001346 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001347}
1348
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001349/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001350 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001351 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001352 * - ASUS P4B533-E: socket478 + 845E + ICH4
1353 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001354 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001355static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001356{
1357 return intel_ich_gpio_set(22, 1);
1358}
1359
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001360/*
1361 * Suited for:
1362 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001363 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001364static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001365{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001366 int ret;
1367 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1368 if (!ret)
1369 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1370 if (!ret)
1371 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1372 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001373}
1374
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001375/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001376 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001377 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1378 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1379 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001380 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001381static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001382{
1383 return intel_ich_gpio_set(23, 1);
1384}
1385
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001386/*
1387 * Suited for:
1388 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001389 */
1390static int intel_ich_gpio25_raise(void)
1391{
1392 return intel_ich_gpio_set(25, 1);
1393}
1394
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001395/*
1396 * Suited for:
1397 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001398 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001399static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001400{
1401 return intel_ich_gpio_set(26, 1);
1402}
1403
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001404/*
1405 * Suited for:
1406 * - P4SD-LA (HP OEM): i865 + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001407 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Michael Karcher87c90992010-07-24 11:03:48 +00001408 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001409static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001410{
1411 return intel_ich_gpio_set(32, 1);
1412}
1413
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001414/*
1415 * Suited for:
1416 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001417 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001418static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001419{
1420 int ret;
1421
1422 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1423 ret = intel_ich_gpio_set(22, 1);
1424 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1425 ret = intel_ich_gpio_set(23, 1);
1426
1427 return ret;
1428}
1429
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001430/*
1431 * Suited for:
1432 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001433 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001434static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001435{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001436 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001437
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001438 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1439 if (!ret)
1440 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001441
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001442 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001443}
1444
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001445/*
1446 * Suited for:
1447 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001448 */
Michael Karcher06477332010-03-19 22:49:09 +00001449static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001450{
Michael Karcher06477332010-03-19 22:49:09 +00001451 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001452 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001453 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001454
1455 /* VT82C686 Power management */
1456 dev = pci_dev_find(0x1106, 0x3057);
1457 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001458 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001459 return -1;
1460 }
1461
Sean Nelson316a29f2010-05-07 20:09:04 +00001462 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001463 raise ? "Rais" : "Dropp", gpio);
1464
1465 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001466 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001467 switch(gpio)
1468 {
1469 case 0:
1470 tmp &= ~0x03;
1471 break;
1472 case 1:
1473 tmp |= 0x04;
1474 break;
1475 case 2:
1476 tmp |= 0x08;
1477 break;
1478 case 3:
1479 tmp |= 0x10;
1480 break;
1481 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001482 pci_write_byte(dev, 0x54, tmp);
1483
1484 /* PM IO base */
1485 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1486
1487 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001488 tmp = INL(base + 0x4C);
1489 if (raise)
1490 tmp |= 1U << gpio;
1491 else
1492 tmp &= ~(1U << gpio);
1493 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001494
1495 return 0;
1496}
1497
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001498/*
1499 * Suited for:
1500 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001501 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001502 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001503static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001504{
1505 return via_apollo_gpo_set(4, 0);
1506}
1507
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001508/*
1509 * Suited for:
1510 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00001511 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001512static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001513{
1514 return via_apollo_gpo_set(0, 0);
1515}
1516
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001517/*
Michael Karcher9f9e6132010-01-09 17:36:06 +00001518 * Enable some GPIO pin on SiS southbridge.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001519 *
1520 * Suited for:
1521 * - MSI 651M-L: SiS651 / SiS962
Michael Karcher9f9e6132010-01-09 17:36:06 +00001522 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001523static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001524{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001525 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001526 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001527
1528 dev = pci_dev_find(0x1039, 0x0962);
1529 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001530 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001531 return 1;
1532 }
1533
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001534 /* Registers 68 and 64 seem like bitmaps. */
Michael Karcher9f9e6132010-01-09 17:36:06 +00001535 base = pci_read_word(dev, 0x74);
1536 temp = INW(base + 0x68);
1537 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001538 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001539
1540 temp = INW(base + 0x64);
1541 temp |= (1 << 0); /* Raise output? */
1542 OUTW(temp, base + 0x64);
1543
1544 w836xx_memw_enable(0x2E);
1545
1546 return 0;
1547}
1548
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001549/*
Michael Gold6d52e472009-06-19 13:00:24 +00001550 * Find the runtime registers of an SMSC Super I/O, after verifying its
1551 * chip ID.
1552 *
1553 * Returns the base port of the runtime register block, or 0 on error.
1554 */
1555static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1556 uint8_t logical_device)
1557{
1558 uint16_t rt_port = 0;
1559
1560 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001561 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001562 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001563 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001564 goto out;
1565 }
1566
1567 /* If the runtime block is active, get its address. */
1568 sio_write(sio_port, 0x07, logical_device);
1569 if (sio_read(sio_port, 0x30) & 1) {
1570 rt_port = (sio_read(sio_port, 0x60) << 8)
1571 | sio_read(sio_port, 0x61);
1572 }
1573
1574 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001575 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001576 "Super I/O runtime interface not available.\n");
1577 }
1578out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001579 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001580 return rt_port;
1581}
1582
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001583/*
1584 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00001585 * connected to GP30 on the Super I/O, and TBL# is always high.
1586 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001587static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001588{
1589 struct pci_dev *dev;
1590 uint16_t rt_port;
1591 uint8_t val;
1592
1593 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1594 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001595 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001596 return -1;
1597 }
1598
Uwe Hermann1432a602009-06-28 23:26:37 +00001599 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001600 if (rt_port == 0)
1601 return -1;
1602
1603 /* Configure the GPIO pin. */
1604 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001605 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001606 OUTB(val, rt_port + 0x33);
1607
1608 /* Disable write protection. */
1609 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001610 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001611 OUTB(val, rt_port + 0x4d);
1612
1613 return 0;
1614}
1615
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001616/*
1617 * Suited for:
1618 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001619 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001620static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001621{
1622 uint16_t id, base;
1623 uint8_t tmp;
1624
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001625 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001626 w836xx_ext_enter(0x2E);
1627 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1628 w836xx_ext_leave(0x2E);
1629
1630 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001631 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001632 return -1;
1633 }
1634
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001635 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001636 w836xx_ext_enter(0x2E);
1637 sio_write(0x2E, 0x07, 0x0C);
1638 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1639 w836xx_ext_leave(0x2E);
1640
1641 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001642 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001643 " Base.\n");
1644 return -1;
1645 }
1646
1647 /* Raise GP51. */
1648 tmp = INB(base);
1649 tmp |= 0x02;
1650 OUTB(tmp, base);
1651
1652 return 0;
1653}
1654
Luc Verhaegen72272912009-09-01 21:22:23 +00001655/*
1656 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1657 * There is only some limited checking on the port numbers.
1658 */
Uwe Hermann43959702010-03-13 17:28:29 +00001659static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001660{
1661 unsigned int port;
1662 uint16_t id, base;
1663 uint8_t tmp;
1664
1665 port = line / 10;
1666 port--;
1667 line %= 10;
1668
1669 /* Check line */
1670 if ((port > 4) || /* also catches unsigned -1 */
1671 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001672 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001673 return -1;
1674 }
1675
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001676 /* Find the IT8712F. */
Luc Verhaegen72272912009-09-01 21:22:23 +00001677 enter_conf_mode_ite(0x2E);
1678 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1679 exit_conf_mode_ite(0x2E);
1680
1681 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001682 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001683 return -1;
1684 }
1685
1686 /* Get the GPIO base */
1687 enter_conf_mode_ite(0x2E);
1688 sio_write(0x2E, 0x07, 0x07);
1689 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1690 exit_conf_mode_ite(0x2E);
1691
1692 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001693 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001694 " Base.\n");
1695 return -1;
1696 }
1697
1698 /* set GPIO. */
1699 tmp = INB(base + port);
1700 if (raise)
1701 tmp |= 1 << line;
1702 else
1703 tmp &= ~(1 << line);
1704 OUTB(tmp, base + port);
1705
1706 return 0;
1707}
1708
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001709/*
Russ Dillbd622d12010-03-09 16:57:06 +00001710 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001711 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1712 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001713 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001714static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001715{
1716 return it8712f_gpio_set(32, 1);
1717}
1718
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001719#endif
1720
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001721/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001722 * Below is the list of boards which need a special "board enable" code in
1723 * flashrom before their ROM chip can be accessed/written to.
1724 *
1725 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1726 * to the respective tables in print.c. Thanks!
1727 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001728 * We use 2 sets of IDs here, you're free to choose which is which. This
1729 * is to provide a very high degree of certainty when matching a board on
1730 * the basis of subsystem/card IDs. As not every vendor handles
1731 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001732 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001733 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001734 * NULLed if they don't identify the board fully and if you can't use DMI.
1735 * But please take care to provide an as complete set of pci ids as possible;
1736 * autodetection is the preferred behaviour and we would like to make sure that
1737 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001738 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001739 * If PCI IDs are not sufficient for board matching, the match can be further
1740 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001741 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001742 * substring match, unless it is anchored to the beginning (with a ^ in front)
1743 * or the end (with a $ at the end). Both anchors may be specified at the
1744 * same time to match the full field.
1745 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001746 * When a board is matched through DMI, the first and second main PCI IDs
1747 * and the first subsystem PCI ID have to match as well. If you specify the
1748 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1749 * subsystem ID of that device is indeed zero.
1750 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001751 * The coreboot ids are used two fold. When running with a coreboot firmware,
1752 * the ids uniquely matches the coreboot board identification string. When a
1753 * legacy bios is installed and when autodetection is not possible, these ids
1754 * can be used to identify the board through the -m command line argument.
1755 *
1756 * When a board is identified through its coreboot ids (in both cases), the
1757 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001758 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001759
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001760/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001761const struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001762
Michael Karcher0bdc0922010-02-28 01:33:48 +00001763 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001764#if defined(__i386__) || defined(__x86_64__)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001765 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1766 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1767 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1768 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1769 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1770 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1771 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001772 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001773 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001774 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001775 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001776 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001777 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1778 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001779 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Joshua Roys7507de42010-08-08 16:05:23 +00001780 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001781 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001782 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001783 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001784 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
Uwe Hermannead705f2010-08-15 15:26:30 +00001785 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Sean Nelson0a247512010-08-15 14:36:18 +00001786 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Uwe Hermannead705f2010-08-15 15:26:30 +00001787 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
Michael Karcher7af6cef2010-07-08 09:32:18 +00001788 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
Michael Karcherb2184c12010-03-07 16:42:55 +00001789 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001790 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Mattias Mattsson85016b92010-09-01 01:21:34 +00001791 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001792 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001793 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001794 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001795 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001796 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher87c90992010-07-24 11:03:48 +00001797 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
David Borgb6417a62010-08-02 08:29:34 +00001798 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001799 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1800 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Michael Karcher72eeab52010-07-24 10:41:42 +00001801 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001802 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001803 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001804 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1805 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001806 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001807 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Uwe Hermann51afebb2010-08-01 00:13:49 +00001808 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
Michael Karcherc8613242010-08-13 12:49:01 +00001809 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001810 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Uwe Hermannead705f2010-08-15 15:26:30 +00001811 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1812 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
Michael Karchere57957c2010-07-24 11:14:37 +00001813 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001814 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Uwe Hermannead705f2010-08-15 15:26:30 +00001815 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001816 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001817 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001818 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1819 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001820 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001821 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001822 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001823 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Uwe Hermannead705f2010-08-15 15:26:30 +00001824 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
1825 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001826 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001827 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001828 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1829 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001830 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001831 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Mattias Mattssone295eee2010-08-15 10:21:29 +00001832 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001833 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
Uwe Hermannead705f2010-08-15 15:26:30 +00001834 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001835 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher3b112522010-07-24 22:36:01 +00001836 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001837 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +00001838 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001839 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001840 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001841 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001842 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001843 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00001844 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001845 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1846 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001847#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001848 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001849};
1850
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001851/*
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001852 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001853 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001854 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001855static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001856 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001857{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001858 const struct board_pciid_enable *board = board_pciid_enables;
1859 const struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001860
Uwe Hermanna93045c2009-05-09 00:47:04 +00001861 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001862 if (vendor && (!board->lb_vendor
1863 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001864 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001865
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001866 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001867 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001868
Uwe Hermanna7e05482007-05-09 10:17:44 +00001869 if (!pci_dev_find(board->first_vendor, board->first_device))
1870 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001871
Uwe Hermanna7e05482007-05-09 10:17:44 +00001872 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001873 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001874 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001875
1876 if (vendor)
1877 return board;
1878
1879 if (partmatch) {
1880 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001881 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1882 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001883 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001884 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001885 return NULL;
1886 }
1887 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001888 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001889
Peter Stuge6b53fed2008-01-27 16:21:21 +00001890 if (partmatch)
1891 return partmatch;
1892
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001893 if (!partvendor_from_cbtable) {
1894 /* Only warn if the mainboard type was not gathered from the
1895 * coreboot table. If it was, the coreboot implementor is
1896 * expected to fix flashrom, too.
1897 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001898 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001899 vendor, part);
1900 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001901 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001902}
1903
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001904/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00001905 * Match boards on PCI IDs and subsystem IDs.
1906 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001907 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001908const static struct board_pciid_enable *board_match_pci_card_ids(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001909{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001910 const struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001911
Uwe Hermanna93045c2009-05-09 00:47:04 +00001912 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001913 if ((!board->first_card_vendor || !board->first_card_device) &&
1914 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001915 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001916
Uwe Hermanna7e05482007-05-09 10:17:44 +00001917 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001918 board->first_card_vendor,
1919 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001920 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001921
Uwe Hermanna7e05482007-05-09 10:17:44 +00001922 if (board->second_vendor) {
1923 if (board->second_card_vendor) {
1924 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001925 board->second_device,
1926 board->second_card_vendor,
1927 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001928 continue;
1929 } else {
1930 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001931 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001932 continue;
1933 }
1934 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001935
Michael Karcher6701ee82010-01-20 14:14:11 +00001936 if (board->dmi_pattern) {
1937 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001938 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001939 " DMI info unavailable.\n",
1940 board->vendor_name, board->board_name);
1941 continue;
1942 } else {
1943 if (!dmi_match(board->dmi_pattern))
1944 continue;
1945 }
1946 }
1947
Uwe Hermanna7e05482007-05-09 10:17:44 +00001948 return board;
1949 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001950
Uwe Hermanna7e05482007-05-09 10:17:44 +00001951 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001952}
1953
Uwe Hermann372eeb52007-12-04 21:49:06 +00001954int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001955{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +00001956 const struct board_pciid_enable *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001957 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001958
Peter Stuge6b53fed2008-01-27 16:21:21 +00001959 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001960 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001961
Uwe Hermanna7e05482007-05-09 10:17:44 +00001962 if (!board)
1963 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001964
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001965 if (board && board->status == NT) {
1966 if (!force_boardenable) {
1967 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1968 "code has not been tested, and thus will not not be executed by default.\n"
1969 "Depending on your hardware environment, erasing, writing or even probing\n"
1970 "can fail without running the board specific code.\n\n"
1971 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1972 "\"internal programmer\") for details.\n",
1973 board->vendor_name, board->board_name);
1974 board = NULL;
1975 } else {
1976 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1977 "Please report success/failure to flashrom@flashrom.org.\n");
Uwe Hermann43959702010-03-13 17:28:29 +00001978 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001979 }
1980
Uwe Hermanna7e05482007-05-09 10:17:44 +00001981 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001982 if (board->max_rom_decode_parallel)
1983 max_rom_decode.parallel =
1984 board->max_rom_decode_parallel * 1024;
1985
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001986 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001987 msg_pinfo("Disabling flash write protection for "
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001988 "board \"%s %s\"... ", board->vendor_name,
1989 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001990
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001991 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001992 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001993 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001994 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001995 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001996 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001997 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001998
Uwe Hermanna7e05482007-05-09 10:17:44 +00001999 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002000}