blob: 9c88f0b14b0b6549c863a4ede8e168dc03012505 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
Michael Karcherb3fe2fc2010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135}
136
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000162 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000163 WINBOND_W83627THF_ID = 0x82,
164};
165
166static const struct winbond_mux w83627hf_port2_mux[8] = {
167 {0x2A, 0x01, 0x01}, /* or MIDI */
168 {0x2B, 0x80, 0x80}, /* or SPI */
169 {0x2B, 0x40, 0x40}, /* or SPI */
170 {0x2B, 0x20, 0x20}, /* or power LED */
171 {0x2B, 0x10, 0x10}, /* or watchdog */
172 {0x2B, 0x08, 0x08}, /* or infra red */
173 {0x2B, 0x04, 0x04}, /* or infra red */
174 {0x2B, 0x03, 0x03} /* or IRQ1 input */
175};
176
177static const struct winbond_port w83627hf[3] = {
178 UNIMPLEMENTED_PORT,
179 {w83627hf_port2_mux, 0x08, 0, 0xF0},
180 UNIMPLEMENTED_PORT
181};
182
Michael Karcherea36c9c2010-06-27 15:07:52 +0000183static const struct winbond_mux w83627ehf_port2_mux[8] = {
184 {0x29, 0x06, 0x02}, /* or MIDI */
185 {0x29, 0x06, 0x02},
186 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
187 {0x24, 0x02, 0x00},
188 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
189 {0x2A, 0x01, 0x01},
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01}
192};
193
194static const struct winbond_port w83627ehf[6] = {
195 UNIMPLEMENTED_PORT,
196 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
197 UNIMPLEMENTED_PORT,
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT
201};
202
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000203static const struct winbond_mux w83627thf_port4_mux[8] = {
204 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
205 {0x2D, 0x02, 0x02}, /* or resume reset */
206 {0x2D, 0x04, 0x04}, /* or S3 input */
207 {0x2D, 0x08, 0x08}, /* or PSON# */
208 {0x2D, 0x10, 0x10}, /* or PWROK */
209 {0x2D, 0x20, 0x20}, /* or suspend LED */
210 {0x2D, 0x40, 0x40}, /* or panel switch input */
211 {0x2D, 0x80, 0x80} /* or panel switch output */
212};
213
214static const struct winbond_port w83627thf[5] = {
215 UNIMPLEMENTED_PORT, /* GPIO1 */
216 UNIMPLEMENTED_PORT, /* GPIO2 */
217 UNIMPLEMENTED_PORT, /* GPIO3 */
218 {w83627thf_port4_mux, 0x09, 1, 0xF4},
219 UNIMPLEMENTED_PORT /* GPIO5 */
220};
221
222static const struct winbond_chip winbond_chips[] = {
223 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000224 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000225 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
226};
227
228/* Detects which Winbond Super I/O is responding at the given base
229 address, but takes no effort to make sure the chip is really a
230 Winbond Super I/O */
231
232static const struct winbond_chip * winbond_superio_detect(uint16_t base)
233{
234 uint8_t chipid;
235 const struct winbond_chip * chip = NULL;
236 int i;
237
238 w836xx_ext_enter(base);
239 chipid = sio_read(base, 0x20);
240 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
241 if (winbond_chips[i].device_id == chipid)
242 {
243 chip = &winbond_chips[i];
244 break;
245 }
246
247 w836xx_ext_leave(base);
248 return chip;
249}
250
251/* The chipid parameter goes away as soon as we have Super I/O matching in the
252 board enable table. The call to winbond_superio_detect goes away as
253 soon as we have generic Super I/O detection code. */
254static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
255 int pin, int raise)
256{
257 const struct winbond_chip * chip = NULL;
258 const struct winbond_port * gpio;
259 int port = pin / 10;
260 int bit = pin % 10;
261
262 chip = winbond_superio_detect(base);
263 if (!chip) {
264 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
265 return -1;
266 }
Michael Karcher979d9252010-06-29 14:44:40 +0000267 if (chip->device_id != chipid) {
268 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
269 "expected %x\n", chip->device_id, chipid);
270 return -1;
271 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000272 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
273 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
274 pin);
275 return -1;
276 }
277
278 gpio = &chip->port[port - 1];
279
280 if (gpio->ldn == 0) {
281 msg_perr("\nERROR: GPIO%d is not supported yet on this"
282 " winbond chip\n", port);
283 return -1;
284 }
285
286 w836xx_ext_enter(base);
287
288 /* Select logical device */
289 sio_write(base, 0x07, gpio->ldn);
290
291 /* Activate logical device. */
292 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
293
294 /* Select GPIO function of that pin */
295 if (gpio->mux && gpio->mux[bit].reg)
296 sio_mask(base, gpio->mux[bit].reg,
297 gpio->mux[bit].data, gpio->mux[bit].mask);
298
299 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
300 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
301 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
302
303 w836xx_ext_leave(base);
304
305 return 0;
306}
307
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000308/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000309 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000310 *
311 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000312 * - Agami Aruma
313 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000314 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000315static int w83627hf_gpio24_raise_2e()
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000316{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000317 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000318}
319
320/**
Michael Karcherea36c9c2010-06-27 15:07:52 +0000321 * Winbond W83627EHF: Raise GPIO24.
322 *
323 * Suited for:
324 * - Asus A8N VM CSM
325 */
326static int w83627ehf_gpio24_raise_2e()
327{
328 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
329}
330
331/**
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000332 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000333 *
334 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000335 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000336 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000337static int w83627thf_gpio44_raise_2e()
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000338{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000339 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000340}
341
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000342/**
343 * Winbond W83627THF: Raise GPIO 44.
344 *
345 * Suited for:
346 * - MSI K8N Neo3
347 */
348static int w83627thf_gpio44_raise_4e()
Peter Stugecce26822008-07-21 17:48:40 +0000349{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000350 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000351}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000352
Uwe Hermannffec5f32007-08-23 16:08:21 +0000353/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000354 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000355 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000356static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000357{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000358 w836xx_ext_enter(port);
359 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000360 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000361 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000362 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000363 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000364}
365
366/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000367 * Suited for:
368 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
369 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
370 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
371 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
372 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000373 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000374static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000375{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000376 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000377
Luc Verhaegen73d21192009-12-23 00:54:26 +0000378 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000379}
380
Luc Verhaegen21f54962010-01-20 14:45:07 +0000381/**
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000382 * Suited for:
383 * - Termtek TK-3370 (rev. 2.5b)
384 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000385static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000386{
387 w836xx_memw_enable(0x4E);
388
389 return 0;
390}
391
392/**
Luc Verhaegen21f54962010-01-20 14:45:07 +0000393 *
394 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000395static int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000396{
397 enter_conf_mode_ite(port);
398 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
399 exit_conf_mode_ite(port);
400
401 return 0;
402}
403
404/**
405 * Suited for:
406 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
407 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
408 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
409 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
410 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
411 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
412 *
Uwe Hermann43959702010-03-13 17:28:29 +0000413 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000414 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000415static int it8705f_write_enable_2e(void)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000416{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000417 return it8705f_write_enable(0x2e);
Luc Verhaegen21f54962010-01-20 14:45:07 +0000418}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000419
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000420static int pc87360_gpio_set(uint8_t gpio, int raise)
421{
422 static const int bankbase[] = {0, 4, 8, 10, 12};
423 int gpio_bank = gpio / 8;
424 int gpio_pin = gpio % 8;
425 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000426 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000427
Uwe Hermann43959702010-03-13 17:28:29 +0000428 if (gpio_bank > 4) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000429 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000430 return -1;
431 }
432
433 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000434 if (id != 0xE1) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000435 msg_perr("PC87360: unexpected ID %02x\n", id);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000436 return -1;
437 }
438
Uwe Hermann43959702010-03-13 17:28:29 +0000439 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000440 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000441 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000442 msg_perr("PC87360: invalid GPIO base address %04x\n",
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000443 baseport);
444 return -1;
445 }
446 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000447 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000448 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
449
450 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000451 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000452 val |= 1 << gpio_pin;
453 else
454 val &= ~(1 << gpio_pin);
455 OUTB(val, baseport + bankbase[gpio_bank]);
456
457 return 0;
458}
459
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000460/**
461 * VT823x: Set one of the GPIO pins.
462 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000463static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000464{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000465 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000466 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000467 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000468
Luc Verhaegen73d21192009-12-23 00:54:26 +0000469 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
470 switch (dev->device_id) {
471 case 0x3177: /* VT8235 */
472 case 0x3227: /* VT8237R */
473 case 0x3337: /* VT8237A */
474 break;
475 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000476 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000477 return -1;
478 }
479
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000480 if ((gpio >= 12) && (gpio <= 15)) {
481 /* GPIO12-15 -> output */
482 val = pci_read_byte(dev, 0xE4);
483 val |= 0x10;
484 pci_write_byte(dev, 0xE4, val);
485 } else if (gpio == 9) {
486 /* GPIO9 -> Output */
487 val = pci_read_byte(dev, 0xE4);
488 val |= 0x20;
489 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000490 } else if (gpio == 5) {
491 val = pci_read_byte(dev, 0xE4);
492 val |= 0x01;
493 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000494 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000495 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000496 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000497 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000498 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000499
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000500 /* We need the I/O Base Address for this board's flash enable. */
501 base = pci_read_word(dev, 0x88) & 0xff80;
502
David Bartleyf58d3642009-12-09 07:53:01 +0000503 offset = 0x4C + gpio / 8;
504 bit = 0x01 << (gpio % 8);
505
506 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000507 if (raise)
508 val |= bit;
509 else
510 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000511 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000512
Uwe Hermanna7e05482007-05-09 10:17:44 +0000513 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000514}
515
Uwe Hermannffec5f32007-08-23 16:08:21 +0000516/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000517 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000518 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000519static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000520{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000521 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
522 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000523}
524
525/**
Michael Karcherbcd25562010-06-12 17:27:44 +0000526 * Suited for VIA EPIA EK & N & NL.
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000527 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000528static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000529{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000530 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000531}
532
533/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000534 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
Luc Verhaegen73d21192009-12-23 00:54:26 +0000535 *
536 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
537 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000538 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000539static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000540{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000541 return via_vt823x_gpio_set(15, 1);
542}
543
544/**
545 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
546 *
547 * Suited for:
548 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
549 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
550 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000551static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000552{
553 int ret;
554
555 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000556 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000557
Luc Verhaegen73d21192009-12-23 00:54:26 +0000558 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000559}
560
561/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000562 * Suited for ASUS P5A.
563 *
564 * This is rather nasty code, but there's no way to do this cleanly.
565 * We're basically talking to some unknown device on SMBus, my guess
566 * is that it is the Winbond W83781D that lives near the DIP BIOS.
567 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000568static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000569{
570 uint8_t tmp;
571 int i;
572
573#define ASUSP5A_LOOP 5000
574
Andriy Gapon65c1b862008-05-22 13:22:45 +0000575 OUTB(0x00, 0xE807);
576 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000577
Andriy Gapon65c1b862008-05-22 13:22:45 +0000578 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000579
580 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000581 OUTB(0xE1, 0xFF);
582 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000583 break;
584 }
585
586 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000587 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000588 return -1;
589 }
590
Andriy Gapon65c1b862008-05-22 13:22:45 +0000591 OUTB(0x20, 0xE801);
592 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000593
Andriy Gapon65c1b862008-05-22 13:22:45 +0000594 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000595
596 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000597 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000598 if (tmp & 0x70)
599 break;
600 }
601
602 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000603 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000604 return -1;
605 }
606
Andriy Gapon65c1b862008-05-22 13:22:45 +0000607 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000608 tmp &= ~0x02;
609
Andriy Gapon65c1b862008-05-22 13:22:45 +0000610 OUTB(0x00, 0xE807);
611 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000612
Andriy Gapon65c1b862008-05-22 13:22:45 +0000613 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000614
Andriy Gapon65c1b862008-05-22 13:22:45 +0000615 OUTB(0xFF, 0xE800);
616 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000617
Andriy Gapon65c1b862008-05-22 13:22:45 +0000618 OUTB(0x20, 0xE801);
619 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000620
Andriy Gapon65c1b862008-05-22 13:22:45 +0000621 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000622
623 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000624 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000625 if (tmp & 0x70)
626 break;
627 }
628
629 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000630 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000631 return -1;
632 }
633
634 return 0;
635}
636
Luc Verhaegena7e30502009-12-09 11:39:02 +0000637/*
638 * Set GPIO lines in the Broadcom HT-1000 southbridge.
639 *
640 * It's not a Super I/O but it uses the same index/data port method.
641 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000642static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000643{
644 /* GPIO 0 reg from PM regs */
645 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
646 sio_mask(0xcd6, 0x44, 0x24, 0x24);
647
648 return 0;
649}
650
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000651static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000652{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000653 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000654 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000655
656 return 0;
657}
658
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000659/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000660 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000661 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000662static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000663{
664 struct pci_dev *dev;
665
666 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
667 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000668 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000669 return -1;
670 }
671
672 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
673 pci_write_byte(dev, 0x92, 0);
674
675 return 0;
676}
677
678/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000679 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000680 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000681static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000682{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000683 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000684 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000685 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000686 uint8_t tmp;
687
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000688 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000689 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000690 return -1;
691 }
692
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000693 /* First, check the ISA Bridge */
694 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000695 switch (dev->device_id) {
696 case 0x0030: /* CK804 */
697 case 0x0050: /* MCP04 */
698 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000699 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000700 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000701 case 0x0260: /* MCP51 */
702 case 0x0364: /* MCP55 */
703 /* find SMBus controller on *this* southbridge */
704 /* The infamous Tyan S2915-E has two south bridges; they are
705 easily told apart from each other by the class of the
706 LPC bridge, but have the same SMBus bridge IDs */
707 if (dev->func != 0) {
708 msg_perr("MCP LPC bridge at unexpected function"
709 " number %d\n", dev->func);
710 return -1;
711 }
712
713 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
714 if (!dev) {
715 msg_perr("MCP SMBus controller could not be found\n");
716 return -1;
717 }
718 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
719 if (devclass != 0x0C05) {
720 msg_perr("Unexpected device class %04x for SMBus"
721 " controller\n", devclass);
722 return -1;
723 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000724 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000725 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000726 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000727 return -1;
728 }
729
730 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
731 base += 0xC0;
732
733 tmp = INB(base + gpio);
734 tmp &= ~0x0F; /* null lower nibble */
735 tmp |= 0x04; /* gpio -> output. */
736 if (raise)
737 tmp |= 0x01;
738 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000739
740 return 0;
741}
742
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000743/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000744 * Suited for ASUS A8N-LA: nVidia MCP51.
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000745 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000746 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000747static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000748{
749 return nvidia_mcp_gpio_set(0x00, 1);
750}
751
752/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000753 * Suited for Abit KN8 Ultra: nVidia CK804.
754 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000755static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000756{
757 return nvidia_mcp_gpio_set(0x02, 0);
758}
759
760/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000761 * Suited for MSI K8N Neo4: NVIDIA CK804.
762 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000763 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000764static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000765{
766 return nvidia_mcp_gpio_set(0x02, 1);
767}
768
Michael Karcher2ead2e22010-06-01 16:09:06 +0000769
770/**
771 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
772 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
773 * board. We can't tell the SMBus logical devices apart, but we
774 * can tell the LPC bridge functions apart.
775 * We need to choose the SMBus bridge next to the LPC bridge with
776 * ID 0x364 and the "LPC bridge" class.
777 * b) #TBL is hardwired on that board to a pull-down. It can be
778 * overridden by connecting the two solder points next to F2.
779 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000780static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000781{
782 return nvidia_mcp_gpio_set(0x05, 1);
783}
784
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000785/**
Michael Karcher8f10d242010-04-11 21:01:06 +0000786 * Suited for Abit NF7-S: NVIDIA CK804.
787 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000788static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000789{
790 return nvidia_mcp_gpio_set(0x08, 1);
791}
792
793/**
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000794 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
795 */
Michael Karcher51825082010-06-12 23:14:03 +0000796static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000797{
798 return nvidia_mcp_gpio_set(0x0c, 1);
799}
800
801/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000802 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
803 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000804static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000805{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000806 return nvidia_mcp_gpio_set(0x10, 1);
807}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000808
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000809/**
810 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
811 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000812static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000813{
814 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000815}
816
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000817/**
818 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
819 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000820static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000821{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000822 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000823}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000824
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000825/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000826 * Suited for Artec Group DBE61 and DBE62.
827 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000828static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000829{
830#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
831#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
832#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
833#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
834#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
835#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
836#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
837#define DBE6x_BOOT_LOC_FLASH (2)
838#define DBE6x_BOOT_LOC_FWHUB (3)
839
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000840 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000841 unsigned long boot_loc;
842
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000843 /* Geode only has a single core */
844 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000845 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000846
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000847 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000848
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000849 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000850 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
851 boot_loc = DBE6x_BOOT_LOC_FWHUB;
852 else
853 boot_loc = DBE6x_BOOT_LOC_FLASH;
854
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000855 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
856 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000857 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000858
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000859 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000860
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000861 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000862
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000863 return 0;
864}
865
Uwe Hermann93f66db2008-05-22 21:19:38 +0000866/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000867 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000868 */
869static int intel_piix4_gpo_set(unsigned int gpo, int raise)
870{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000871 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000872 struct pci_dev *dev;
873 uint32_t tmp, base;
874
875 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
876 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000877 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000878 return -1;
879 }
880
881 /* sanity check */
882 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000883 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000884 return -1;
885 }
886
887 /* these are dual function pins which are most likely in use already */
888 if (((gpo >= 1) && (gpo <= 7)) ||
889 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000890 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000891 return -1;
892 }
893
894 /* dual function that need special enable. */
895 if ((gpo >= 22) && (gpo <= 26)) {
896 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
897 switch (gpo) {
898 case 22: /* XBUS: XDIR#/GPO22 */
899 case 23: /* XBUS: XOE#/GPO23 */
900 tmp |= 1 << 28;
901 break;
902 case 24: /* RTCSS#/GPO24 */
903 tmp |= 1 << 29;
904 break;
905 case 25: /* RTCALE/GPO25 */
906 tmp |= 1 << 30;
907 break;
908 case 26: /* KBCSS#/GPO26 */
909 tmp |= 1 << 31;
910 break;
911 }
912 pci_write_long(dev, 0xB0, tmp);
913 }
914
915 /* GPO {0,8,27,28,30} are always available. */
916
917 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
918 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000919 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000920 return -1;
921 }
922
923 /* PM IO base */
924 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
925
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000926 gpo_byte = gpo >> 3;
927 gpo_bit = gpo & 7;
928 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000929 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000930 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000931 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000932 tmp &= ~(0x01 << gpo_bit);
933 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000934
935 return 0;
936}
937
938/**
939 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
940 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000941static int board_epox_ep_bx3(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +0000942{
943 return intel_piix4_gpo_set(22, 1);
944}
945
946/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000947 * Suited for Intel SE440BX-2
948 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000949static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +0000950{
951 return intel_piix4_gpo_set(27, 0);
952}
953
954/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000955 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000956 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000957static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000958{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000959 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000960 static struct {
961 uint16_t id;
962 uint8_t base_reg;
963 uint32_t bank0;
964 uint32_t bank1;
965 uint32_t bank2;
966 } intel_ich_gpio_table[] = {
967 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
968 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
969 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
970 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
971 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
972 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
973 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
974 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
975 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
976 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
977 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
978 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
979 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
980 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
981 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
982 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
983 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
984 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
985 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
986 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
987 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
988 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
989 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
990 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
991 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
992 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
993 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
994 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
995 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
996 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
997 {0, 0, 0, 0, 0} /* end marker */
998 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000999
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001000 struct pci_dev *dev;
1001 uint16_t base;
1002 uint32_t tmp;
1003 int i, allowed;
1004
1005 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001006 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001007 uint16_t device_class;
1008 /* libpci before version 2.2.4 does not store class info. */
1009 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001010 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001011 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001012 /* Is this device in our list? */
1013 for (i = 0; intel_ich_gpio_table[i].id; i++)
1014 if (dev->device_id == intel_ich_gpio_table[i].id)
1015 break;
1016
1017 if (intel_ich_gpio_table[i].id)
1018 break;
1019 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001020 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001021
Uwe Hermann93f66db2008-05-22 21:19:38 +00001022 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001023 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001024 return -1;
1025 }
1026
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001027 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1028 strapped to zero. From some mobile ICH9 version on, this becomes
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001029 6:1. The mask below catches all. */
1030 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001031
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001032 /* check whether the line is allowed */
1033 if (gpio < 32)
1034 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1035 else if (gpio < 64)
1036 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1037 else
1038 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1039
1040 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001041 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001042 " setting GPIO%02d\n", gpio);
1043 return -1;
1044 }
1045
Sean Nelson316a29f2010-05-07 20:09:04 +00001046 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001047 raise ? "Rais" : "Dropp", gpio);
1048
1049 if (gpio < 32) {
1050 /* Set line to GPIO */
1051 tmp = INL(base);
1052 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1053 if ((gpio == 28) &&
1054 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1055 tmp |= 1 << 27;
1056 else
1057 tmp |= 1 << gpio;
1058 OUTL(tmp, base);
1059
1060 /* As soon as we are talking to ICH8 and above, this register
1061 decides whether we can set the gpio or not. */
1062 if (dev->device_id > 0x2800) {
1063 tmp = INL(base);
1064 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001065 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001066 " does not allow setting GPIO%02d\n",
1067 gpio);
1068 return -1;
1069 }
1070 }
1071
1072 /* Set GPIO to OUTPUT */
1073 tmp = INL(base + 0x04);
1074 tmp &= ~(1 << gpio);
1075 OUTL(tmp, base + 0x04);
1076
1077 /* Raise GPIO line */
1078 tmp = INL(base + 0x0C);
1079 if (raise)
1080 tmp |= 1 << gpio;
1081 else
1082 tmp &= ~(1 << gpio);
1083 OUTL(tmp, base + 0x0C);
1084 } else if (gpio < 64) {
1085 gpio -= 32;
1086
1087 /* Set line to GPIO */
1088 tmp = INL(base + 0x30);
1089 tmp |= 1 << gpio;
1090 OUTL(tmp, base + 0x30);
1091
1092 /* As soon as we are talking to ICH8 and above, this register
1093 decides whether we can set the gpio or not. */
1094 if (dev->device_id > 0x2800) {
1095 tmp = INL(base + 30);
1096 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001097 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001098 " does not allow setting GPIO%02d\n",
1099 gpio + 32);
1100 return -1;
1101 }
1102 }
1103
1104 /* Set GPIO to OUTPUT */
1105 tmp = INL(base + 0x34);
1106 tmp &= ~(1 << gpio);
1107 OUTL(tmp, base + 0x34);
1108
1109 /* Raise GPIO line */
1110 tmp = INL(base + 0x38);
1111 if (raise)
1112 tmp |= 1 << gpio;
1113 else
1114 tmp &= ~(1 << gpio);
1115 OUTL(tmp, base + 0x38);
1116 } else {
1117 gpio -= 64;
1118
1119 /* Set line to GPIO */
1120 tmp = INL(base + 0x40);
1121 tmp |= 1 << gpio;
1122 OUTL(tmp, base + 0x40);
1123
1124 tmp = INL(base + 40);
1125 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001126 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001127 "not allow setting GPIO%02d\n", gpio + 64);
1128 return -1;
1129 }
1130
1131 /* Set GPIO to OUTPUT */
1132 tmp = INL(base + 0x44);
1133 tmp &= ~(1 << gpio);
1134 OUTL(tmp, base + 0x44);
1135
1136 /* Raise GPIO line */
1137 tmp = INL(base + 0x48);
1138 if (raise)
1139 tmp |= 1 << gpio;
1140 else
1141 tmp &= ~(1 << gpio);
1142 OUTL(tmp, base + 0x48);
1143 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001144
1145 return 0;
1146}
1147
1148/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001149 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001150 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001151 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001152static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001153{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001154 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001155}
1156
Peter Stuge09c13332009-02-02 22:55:26 +00001157/**
James Lancaster998c9dc2010-03-19 22:39:24 +00001158 * Suited for ASUS A8JM: Intel 945 + ICH7
1159 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001160static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001161{
1162 return intel_ich_gpio_set(34, 1);
1163}
1164
1165/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001166 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001167 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001168static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001169{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001170 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001171}
1172
1173/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001174 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001175 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1176 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1177 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +00001178 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001179static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001180{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001181 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001182}
1183
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001184/**
Michael Karcher03b80e92010-03-07 16:32:32 +00001185 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001186 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1187 * - ASUS P4B533-E: socket478 + 845E + ICH4
1188 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001189 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001190static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001191{
1192 return intel_ich_gpio_set(22, 1);
1193}
1194
1195/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001196 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1197 */
1198
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001199static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001200{
1201 int ret;
1202 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1203 if (!ret)
1204 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1205 if (!ret)
1206 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1207 return ret;
1208}
1209
1210/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001211 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001212 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001213 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001214 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001215static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001216{
1217 return intel_ich_gpio_set(23, 1);
1218}
1219
1220/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001221 * Suited for IBase MB899: i945GM + ICH7.
1222 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001223static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001224{
1225 return intel_ich_gpio_set(26, 1);
1226}
1227
1228/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001229 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1230 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001231static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001232{
1233 int ret;
1234
1235 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1236 ret = intel_ich_gpio_set(22, 1);
1237 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1238 ret = intel_ich_gpio_set(23, 1);
1239
1240 return ret;
1241}
1242
1243/**
1244 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1245 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001246static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001247{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001248 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001249
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001250 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1251 if (!ret)
1252 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001253
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001254 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001255}
1256
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001257/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001258 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1259 */
Michael Karcher06477332010-03-19 22:49:09 +00001260static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001261{
Michael Karcher06477332010-03-19 22:49:09 +00001262 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001263 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001264 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001265
1266 /* VT82C686 Power management */
1267 dev = pci_dev_find(0x1106, 0x3057);
1268 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001269 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001270 return -1;
1271 }
1272
Sean Nelson316a29f2010-05-07 20:09:04 +00001273 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001274 raise ? "Rais" : "Dropp", gpio);
1275
1276 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001277 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001278 switch(gpio)
1279 {
1280 case 0:
1281 tmp &= ~0x03;
1282 break;
1283 case 1:
1284 tmp |= 0x04;
1285 break;
1286 case 2:
1287 tmp |= 0x08;
1288 break;
1289 case 3:
1290 tmp |= 0x10;
1291 break;
1292 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001293 pci_write_byte(dev, 0x54, tmp);
1294
1295 /* PM IO base */
1296 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1297
1298 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001299 tmp = INL(base + 0x4C);
1300 if (raise)
1301 tmp |= 1U << gpio;
1302 else
1303 tmp &= ~(1U << gpio);
1304 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001305
1306 return 0;
1307}
1308
Michael Karcher9f9e6132010-01-09 17:36:06 +00001309/**
Michael Karcher98eff462010-03-24 22:55:56 +00001310 * Suited for Abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001311 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001312static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001313{
1314 return via_apollo_gpo_set(4, 0);
1315}
1316
1317/**
Michael Karcher06477332010-03-19 22:49:09 +00001318 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1319 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001320static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001321{
1322 return via_apollo_gpo_set(0, 0);
1323}
1324
1325/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001326 * Enable some GPIO pin on SiS southbridge.
1327 * Suited for MSI 651M-L: SiS651 / SiS962
1328 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001329static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001330{
1331 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001332 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001333
1334 dev = pci_dev_find(0x1039, 0x0962);
1335 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001336 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001337 return 1;
1338 }
1339
1340 /* Registers 68 and 64 seem like bitmaps */
1341 base = pci_read_word(dev, 0x74);
1342 temp = INW(base + 0x68);
1343 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001344 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001345
1346 temp = INW(base + 0x64);
1347 temp |= (1 << 0); /* Raise output? */
1348 OUTW(temp, base + 0x64);
1349
1350 w836xx_memw_enable(0x2E);
1351
1352 return 0;
1353}
1354
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001355/**
Michael Gold6d52e472009-06-19 13:00:24 +00001356 * Find the runtime registers of an SMSC Super I/O, after verifying its
1357 * chip ID.
1358 *
1359 * Returns the base port of the runtime register block, or 0 on error.
1360 */
1361static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1362 uint8_t logical_device)
1363{
1364 uint16_t rt_port = 0;
1365
1366 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001367 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001368 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001369 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001370 goto out;
1371 }
1372
1373 /* If the runtime block is active, get its address. */
1374 sio_write(sio_port, 0x07, logical_device);
1375 if (sio_read(sio_port, 0x30) & 1) {
1376 rt_port = (sio_read(sio_port, 0x60) << 8)
1377 | sio_read(sio_port, 0x61);
1378 }
1379
1380 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001381 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001382 "Super I/O runtime interface not available.\n");
1383 }
1384out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001385 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001386 return rt_port;
1387}
1388
1389/**
1390 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1391 * connected to GP30 on the Super I/O, and TBL# is always high.
1392 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001393static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001394{
1395 struct pci_dev *dev;
1396 uint16_t rt_port;
1397 uint8_t val;
1398
1399 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1400 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001401 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001402 return -1;
1403 }
1404
Uwe Hermann1432a602009-06-28 23:26:37 +00001405 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001406 if (rt_port == 0)
1407 return -1;
1408
1409 /* Configure the GPIO pin. */
1410 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001411 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001412 OUTB(val, rt_port + 0x33);
1413
1414 /* Disable write protection. */
1415 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001416 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001417 OUTB(val, rt_port + 0x4d);
1418
1419 return 0;
1420}
1421
1422/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001423 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001424 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001425static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001426{
1427 uint16_t id, base;
1428 uint8_t tmp;
1429
1430 /* find the IT8703F */
1431 w836xx_ext_enter(0x2E);
1432 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1433 w836xx_ext_leave(0x2E);
1434
1435 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001436 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001437 return -1;
1438 }
1439
1440 /* Get the GP567 IO base */
1441 w836xx_ext_enter(0x2E);
1442 sio_write(0x2E, 0x07, 0x0C);
1443 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1444 w836xx_ext_leave(0x2E);
1445
1446 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001447 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001448 " Base.\n");
1449 return -1;
1450 }
1451
1452 /* Raise GP51. */
1453 tmp = INB(base);
1454 tmp |= 0x02;
1455 OUTB(tmp, base);
1456
1457 return 0;
1458}
1459
Luc Verhaegen72272912009-09-01 21:22:23 +00001460/*
1461 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1462 * There is only some limited checking on the port numbers.
1463 */
Uwe Hermann43959702010-03-13 17:28:29 +00001464static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001465{
1466 unsigned int port;
1467 uint16_t id, base;
1468 uint8_t tmp;
1469
1470 port = line / 10;
1471 port--;
1472 line %= 10;
1473
1474 /* Check line */
1475 if ((port > 4) || /* also catches unsigned -1 */
1476 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001477 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001478 return -1;
1479 }
1480
1481 /* find the IT8712F */
1482 enter_conf_mode_ite(0x2E);
1483 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1484 exit_conf_mode_ite(0x2E);
1485
1486 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001487 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001488 return -1;
1489 }
1490
1491 /* Get the GPIO base */
1492 enter_conf_mode_ite(0x2E);
1493 sio_write(0x2E, 0x07, 0x07);
1494 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1495 exit_conf_mode_ite(0x2E);
1496
1497 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001498 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001499 " Base.\n");
1500 return -1;
1501 }
1502
1503 /* set GPIO. */
1504 tmp = INB(base + port);
1505 if (raise)
1506 tmp |= 1 << line;
1507 else
1508 tmp &= ~(1 << line);
1509 OUTB(tmp, base + port);
1510
1511 return 0;
1512}
1513
1514/**
Russ Dillbd622d12010-03-09 16:57:06 +00001515 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001516 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1517 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001518 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001519static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001520{
1521 return it8712f_gpio_set(32, 1);
1522}
1523
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001524#endif
1525
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001526/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001527 * Below is the list of boards which need a special "board enable" code in
1528 * flashrom before their ROM chip can be accessed/written to.
1529 *
1530 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1531 * to the respective tables in print.c. Thanks!
1532 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001533 * We use 2 sets of IDs here, you're free to choose which is which. This
1534 * is to provide a very high degree of certainty when matching a board on
1535 * the basis of subsystem/card IDs. As not every vendor handles
1536 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001537 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001538 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001539 * NULLed if they don't identify the board fully and if you can't use DMI.
1540 * But please take care to provide an as complete set of pci ids as possible;
1541 * autodetection is the preferred behaviour and we would like to make sure that
1542 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001543 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001544 * If PCI IDs are not sufficient for board matching, the match can be further
1545 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001546 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001547 * substring match, unless it is anchored to the beginning (with a ^ in front)
1548 * or the end (with a $ at the end). Both anchors may be specified at the
1549 * same time to match the full field.
1550 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001551 * When a board is matched through DMI, the first and second main PCI IDs
1552 * and the first subsystem PCI ID have to match as well. If you specify the
1553 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1554 * subsystem ID of that device is indeed zero.
1555 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001556 * The coreboot ids are used two fold. When running with a coreboot firmware,
1557 * the ids uniquely matches the coreboot board identification string. When a
1558 * legacy bios is installed and when autodetection is not possible, these ids
1559 * can be used to identify the board through the -m command line argument.
1560 *
1561 * When a board is identified through its coreboot ids (in both cases), the
1562 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001563 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001564
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001565/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001566struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001567
Michael Karcher0bdc0922010-02-28 01:33:48 +00001568 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001569#if defined(__i386__) || defined(__x86_64__)
Sean Nelsonc94746d2010-03-19 23:00:07 +00001570 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001571 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001572 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001573 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher8f10d242010-04-11 21:01:06 +00001574 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Michael Karcher98eff462010-03-24 22:55:56 +00001575 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001576 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001577 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001578 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001579 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1580 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1581 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001582 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001583 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001584 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001585 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001586 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001587 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001588 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001589 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcherea36c9c2010-06-27 15:07:52 +00001590 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio24_raise_2e},
Michael Karcherb2184c12010-03-07 16:42:55 +00001591 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001592 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001593 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001594 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001595 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001596 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001597 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1598 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1599 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1600 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1601 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1602 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1603 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1604 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1605 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1606 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001607 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001608 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001609 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001610 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1611 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001612 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001613 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001614 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001615 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1616 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001617 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001618 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001619 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001620 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001621 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001622 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001623 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001624 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1625 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001626 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001627 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001628 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001629 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001630 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001631 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1632 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1633 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001634 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001635 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001636 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001637 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00001638 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001639 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1640 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001641#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001642 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001643};
1644
Uwe Hermannffec5f32007-08-23 16:08:21 +00001645/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001646 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001647 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001648 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001649static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1650 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001651{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001652 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001653 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001654
Uwe Hermanna93045c2009-05-09 00:47:04 +00001655 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001656 if (vendor && (!board->lb_vendor
1657 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001658 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001659
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001660 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001661 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001662
Uwe Hermanna7e05482007-05-09 10:17:44 +00001663 if (!pci_dev_find(board->first_vendor, board->first_device))
1664 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001665
Uwe Hermanna7e05482007-05-09 10:17:44 +00001666 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001667 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001668 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001669
1670 if (vendor)
1671 return board;
1672
1673 if (partmatch) {
1674 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001675 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1676 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001677 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001678 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001679 return NULL;
1680 }
1681 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001682 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001683
Peter Stuge6b53fed2008-01-27 16:21:21 +00001684 if (partmatch)
1685 return partmatch;
1686
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001687 if (!partvendor_from_cbtable) {
1688 /* Only warn if the mainboard type was not gathered from the
1689 * coreboot table. If it was, the coreboot implementor is
1690 * expected to fix flashrom, too.
1691 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001692 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001693 vendor, part);
1694 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001695 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001696}
1697
Uwe Hermannffec5f32007-08-23 16:08:21 +00001698/**
1699 * Match boards on PCI IDs and subsystem IDs.
1700 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001701 */
1702static struct board_pciid_enable *board_match_pci_card_ids(void)
1703{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001704 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001705
Uwe Hermanna93045c2009-05-09 00:47:04 +00001706 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001707 if ((!board->first_card_vendor || !board->first_card_device) &&
1708 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001709 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001710
Uwe Hermanna7e05482007-05-09 10:17:44 +00001711 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001712 board->first_card_vendor,
1713 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001714 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001715
Uwe Hermanna7e05482007-05-09 10:17:44 +00001716 if (board->second_vendor) {
1717 if (board->second_card_vendor) {
1718 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001719 board->second_device,
1720 board->second_card_vendor,
1721 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001722 continue;
1723 } else {
1724 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001725 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001726 continue;
1727 }
1728 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001729
Michael Karcher6701ee82010-01-20 14:14:11 +00001730 if (board->dmi_pattern) {
1731 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001732 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001733 " DMI info unavailable.\n",
1734 board->vendor_name, board->board_name);
1735 continue;
1736 } else {
1737 if (!dmi_match(board->dmi_pattern))
1738 continue;
1739 }
1740 }
1741
Uwe Hermanna7e05482007-05-09 10:17:44 +00001742 return board;
1743 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001744
Uwe Hermanna7e05482007-05-09 10:17:44 +00001745 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001746}
1747
Uwe Hermann372eeb52007-12-04 21:49:06 +00001748int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001749{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001750 struct board_pciid_enable *board = NULL;
1751 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001752
Peter Stuge6b53fed2008-01-27 16:21:21 +00001753 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001754 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001755
Uwe Hermanna7e05482007-05-09 10:17:44 +00001756 if (!board)
1757 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001758
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001759 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001760 if (!force_boardenable) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001761 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001762 "code has not been tested, and thus will not not be executed by default.\n"
1763 "Depending on your hardware environment, erasing, writing or even probing\n"
1764 "can fail without running the board specific code.\n\n"
1765 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001766 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001767 board->vendor_name, board->board_name);
1768 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001769 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001770 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001771 "Please report success/failure to flashrom@flashrom.org.\n");
1772 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001773 }
1774
Uwe Hermanna7e05482007-05-09 10:17:44 +00001775 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001776 if (board->max_rom_decode_parallel)
1777 max_rom_decode.parallel =
1778 board->max_rom_decode_parallel * 1024;
1779
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001780 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001781 msg_pinfo("Disabling flash write protection for "
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001782 "board \"%s %s\"... ", board->vendor_name,
1783 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001784
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001785 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001786 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001787 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001788 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001789 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001790 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001791 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001792
Uwe Hermanna7e05482007-05-09 10:17:44 +00001793 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001794}