blob: 8692a986e553813b4c0940001d6e4faeb705acb2 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
Uwe Hermann43959702010-03-13 17:28:29 +000090 printf_debug("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000100 *
101 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000104 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000106{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000108
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000114 return -1;
115 }
116
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000119
Uwe Hermann372eeb52007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000122
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000127
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000129
130 return 0;
131}
132
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000146{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000164
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000166
167 return 0;
168}
169
Peter Stugecce26822008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000178}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000179
Uwe Hermannffec5f32007-08-23 16:08:21 +0000180/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000182 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000184{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000189 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000191}
192
193/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000200 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000202{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Luc Verhaegen73d21192009-12-23 00:54:26 +0000205 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000206}
207
Luc Verhaegen21f54962010-01-20 14:45:07 +0000208/**
209 *
210 */
211static int it8705f_write_enable(uint8_t port, const char *name)
212{
213 enter_conf_mode_ite(port);
214 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
215 exit_conf_mode_ite(port);
216
217 return 0;
218}
219
220/**
221 * Suited for:
222 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
223 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
224 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
225 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
226 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
227 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
228 *
Uwe Hermann43959702010-03-13 17:28:29 +0000229 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000230 */
231static int it8705f_write_enable_2e(const char *name)
232{
233 return it8705f_write_enable(0x2e, name);
234}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000235
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000236static int pc87360_gpio_set(uint8_t gpio, int raise)
237{
238 static const int bankbase[] = {0, 4, 8, 10, 12};
239 int gpio_bank = gpio / 8;
240 int gpio_pin = gpio % 8;
241 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000242 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000243
Uwe Hermann43959702010-03-13 17:28:29 +0000244 if (gpio_bank > 4) {
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000245 fprintf(stderr, "PC87360: Invalid GPIO %d\n", gpio);
246 return -1;
247 }
248
249 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000250 if (id != 0xE1) {
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000251 fprintf(stderr, "PC87360: unexpected ID %02x\n", id);
252 return -1;
253 }
254
Uwe Hermann43959702010-03-13 17:28:29 +0000255 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000256 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000257 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000258 fprintf (stderr, "PC87360: invalid GPIO base address %04x\n",
259 baseport);
260 return -1;
261 }
262 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000263 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000264 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
265
266 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000267 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000268 val |= 1 << gpio_pin;
269 else
270 val &= ~(1 << gpio_pin);
271 OUTB(val, baseport + bankbase[gpio_bank]);
272
273 return 0;
274}
275
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000276/**
277 * VT823x: Set one of the GPIO pins.
278 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000279static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000280{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000281 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000282 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000283 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000284
Luc Verhaegen73d21192009-12-23 00:54:26 +0000285 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
286 switch (dev->device_id) {
287 case 0x3177: /* VT8235 */
288 case 0x3227: /* VT8237R */
289 case 0x3337: /* VT8237A */
290 break;
291 default:
292 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
293 return -1;
294 }
295
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000296 if ((gpio >= 12) && (gpio <= 15)) {
297 /* GPIO12-15 -> output */
298 val = pci_read_byte(dev, 0xE4);
299 val |= 0x10;
300 pci_write_byte(dev, 0xE4, val);
301 } else if (gpio == 9) {
302 /* GPIO9 -> Output */
303 val = pci_read_byte(dev, 0xE4);
304 val |= 0x20;
305 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000306 } else if (gpio == 5) {
307 val = pci_read_byte(dev, 0xE4);
308 val |= 0x01;
309 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000310 } else {
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000311 fprintf(stderr, "\nERROR: "
312 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000313 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000314 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000315
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000316 /* We need the I/O Base Address for this board's flash enable. */
317 base = pci_read_word(dev, 0x88) & 0xff80;
318
David Bartleyf58d3642009-12-09 07:53:01 +0000319 offset = 0x4C + gpio / 8;
320 bit = 0x01 << (gpio % 8);
321
322 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000323 if (raise)
324 val |= bit;
325 else
326 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000327 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000328
Uwe Hermanna7e05482007-05-09 10:17:44 +0000329 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000330}
331
Uwe Hermannffec5f32007-08-23 16:08:21 +0000332/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000333 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000334 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000335static int via_vt823x_gpio5_raise(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000336{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000337 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
338 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000339}
340
341/**
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000342 * Suited for VIAs EPIA N & NL.
343 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000344static int via_vt823x_gpio9_raise(const char *name)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000345{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000346 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000347}
348
349/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000350 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
351 *
352 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
353 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000354 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000355static int via_vt823x_gpio15_raise(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000356{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000357 return via_vt823x_gpio_set(15, 1);
358}
359
360/**
361 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
362 *
363 * Suited for:
364 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
365 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
366 */
367static int board_msi_kt4v(const char *name)
368{
369 int ret;
370
371 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000372 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000373
Luc Verhaegen73d21192009-12-23 00:54:26 +0000374 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000375}
376
377/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000378 * Suited for ASUS P5A.
379 *
380 * This is rather nasty code, but there's no way to do this cleanly.
381 * We're basically talking to some unknown device on SMBus, my guess
382 * is that it is the Winbond W83781D that lives near the DIP BIOS.
383 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000384static int board_asus_p5a(const char *name)
385{
386 uint8_t tmp;
387 int i;
388
389#define ASUSP5A_LOOP 5000
390
Andriy Gapon65c1b862008-05-22 13:22:45 +0000391 OUTB(0x00, 0xE807);
392 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000393
Andriy Gapon65c1b862008-05-22 13:22:45 +0000394 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000395
396 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000397 OUTB(0xE1, 0xFF);
398 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000399 break;
400 }
401
402 if (i == ASUSP5A_LOOP) {
403 printf("%s: Unable to contact device.\n", name);
404 return -1;
405 }
406
Andriy Gapon65c1b862008-05-22 13:22:45 +0000407 OUTB(0x20, 0xE801);
408 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000409
Andriy Gapon65c1b862008-05-22 13:22:45 +0000410 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000411
412 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000413 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000414 if (tmp & 0x70)
415 break;
416 }
417
418 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
419 printf("%s: failed to read device.\n", name);
420 return -1;
421 }
422
Andriy Gapon65c1b862008-05-22 13:22:45 +0000423 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000424 tmp &= ~0x02;
425
Andriy Gapon65c1b862008-05-22 13:22:45 +0000426 OUTB(0x00, 0xE807);
427 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000428
Andriy Gapon65c1b862008-05-22 13:22:45 +0000429 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000430
Andriy Gapon65c1b862008-05-22 13:22:45 +0000431 OUTB(0xFF, 0xE800);
432 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000433
Andriy Gapon65c1b862008-05-22 13:22:45 +0000434 OUTB(0x20, 0xE801);
435 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000436
Andriy Gapon65c1b862008-05-22 13:22:45 +0000437 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000438
439 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000440 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000441 if (tmp & 0x70)
442 break;
443 }
444
445 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
446 printf("%s: failed to write to device.\n", name);
447 return -1;
448 }
449
450 return 0;
451}
452
Luc Verhaegena7e30502009-12-09 11:39:02 +0000453/*
454 * Set GPIO lines in the Broadcom HT-1000 southbridge.
455 *
456 * It's not a Super I/O but it uses the same index/data port method.
457 */
458static int board_hp_dl145_g3_enable(const char *name)
459{
460 /* GPIO 0 reg from PM regs */
461 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
462 sio_mask(0xcd6, 0x44, 0x24, 0x24);
463
464 return 0;
465}
466
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000467static int board_ibm_x3455(const char *name)
468{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000469 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000470 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000471
472 return 0;
473}
474
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000475/**
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000476 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
477 */
478static int board_shuttle_fn25(const char *name)
479{
480 struct pci_dev *dev;
481
482 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
483 if (!dev) {
484 fprintf(stderr,
485 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
486 return -1;
487 }
488
489 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
490 pci_write_byte(dev, 0x92, 0);
491
492 return 0;
493}
494
495/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000496 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000497 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000498static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000499{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000500 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000501 uint16_t base;
502 uint8_t tmp;
503
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000504 if ((gpio < 0) || (gpio >= 0x40)) {
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000505 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000506 return -1;
507 }
508
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000509 /* First, check the ISA Bridge */
510 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000511 switch (dev->device_id) {
512 case 0x0030: /* CK804 */
513 case 0x0050: /* MCP04 */
514 case 0x0060: /* MCP2 */
515 break;
516 default:
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000517 /* Newer MCPs use the SMBus Controller */
518 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
519 switch (dev->device_id) {
520 case 0x0264: /* MCP51 */
521 break;
522 default:
523 fprintf(stderr,
524 "\nERROR: no nVidia LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000525 return -1;
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000526 }
527 break;
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000528 }
529
530 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
531 base += 0xC0;
532
533 tmp = INB(base + gpio);
534 tmp &= ~0x0F; /* null lower nibble */
535 tmp |= 0x04; /* gpio -> output. */
536 if (raise)
537 tmp |= 0x01;
538 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000539
540 return 0;
541}
542
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000543/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000544 * Suited for ASUS A8N-LA: nVidia MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000545 * Suited for ASUS M2NBP-VM CSM: nVidia MCP51.
546 */
547static int nvidia_mcp_gpio0_raise(const char *name)
548{
549 return nvidia_mcp_gpio_set(0x00, 1);
550}
551
552/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000553 * Suited for Abit KN8 Ultra: nVidia CK804.
554 */
555static int nvidia_mcp_gpio2_lower(const char *name)
556{
557 return nvidia_mcp_gpio_set(0x02, 0);
558}
559
560/**
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000561 * Suited for MSI K8N Neo4: nVidia CK804.
Michael Karcher5fdf2702010-03-07 16:52:59 +0000562 * Suited for MSI K8N GM2-L: nVidia MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000563 */
564static int nvidia_mcp_gpio2_raise(const char *name)
565{
566 return nvidia_mcp_gpio_set(0x02, 1);
567}
568
569/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000570 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
571 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000572static int nvidia_mcp_gpio10_raise(const char *name)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000573{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000574 return nvidia_mcp_gpio_set(0x10, 1);
575}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000576
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000577/**
578 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
579 */
580static int nvidia_mcp_gpio21_raise(const char *name)
581{
582 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000583}
584
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000585/**
586 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
587 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000588static int nvidia_mcp_gpio31_raise(const char *name)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000589{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000590 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000591}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000592
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000593/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000594 * Suited for Artec Group DBE61 and DBE62.
595 */
596static int board_artecgroup_dbe6x(const char *name)
597{
598#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
599#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
600#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
601#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
602#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
603#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
604#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
605#define DBE6x_BOOT_LOC_FLASH (2)
606#define DBE6x_BOOT_LOC_FWHUB (3)
607
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000608 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000609 unsigned long boot_loc;
610
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000611 /* Geode only has a single core */
612 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000613 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000614
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000615 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000616
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000617 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000618 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
619 boot_loc = DBE6x_BOOT_LOC_FWHUB;
620 else
621 boot_loc = DBE6x_BOOT_LOC_FLASH;
622
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000623 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
624 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000625 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000626
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000627 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000628
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000629 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000630
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000631 return 0;
632}
633
Uwe Hermann93f66db2008-05-22 21:19:38 +0000634/**
Luc Verhaegenf5226912009-12-14 10:41:58 +0000635 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
636 */
637static int intel_piix4_gpo_set(unsigned int gpo, int raise)
638{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000639 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000640 struct pci_dev *dev;
641 uint32_t tmp, base;
642
643 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
644 if (!dev) {
645 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
646 return -1;
647 }
648
649 /* sanity check */
650 if (gpo > 30) {
651 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
652 return -1;
653 }
654
655 /* these are dual function pins which are most likely in use already */
656 if (((gpo >= 1) && (gpo <= 7)) ||
657 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
658 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
659 return -1;
660 }
661
662 /* dual function that need special enable. */
663 if ((gpo >= 22) && (gpo <= 26)) {
664 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
665 switch (gpo) {
666 case 22: /* XBUS: XDIR#/GPO22 */
667 case 23: /* XBUS: XOE#/GPO23 */
668 tmp |= 1 << 28;
669 break;
670 case 24: /* RTCSS#/GPO24 */
671 tmp |= 1 << 29;
672 break;
673 case 25: /* RTCALE/GPO25 */
674 tmp |= 1 << 30;
675 break;
676 case 26: /* KBCSS#/GPO26 */
677 tmp |= 1 << 31;
678 break;
679 }
680 pci_write_long(dev, 0xB0, tmp);
681 }
682
683 /* GPO {0,8,27,28,30} are always available. */
684
685 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
686 if (!dev) {
687 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
688 return -1;
689 }
690
691 /* PM IO base */
692 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
693
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000694 gpo_byte = gpo >> 3;
695 gpo_bit = gpo & 7;
696 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000697 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000698 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000699 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000700 tmp &= ~(0x01 << gpo_bit);
701 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000702
703 return 0;
704}
705
706/**
707 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
708 */
709static int board_epox_ep_bx3(const char *name)
710{
711 return intel_piix4_gpo_set(22, 1);
712}
713
714/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000715 * Suited for Intel SE440BX-2
716 */
717static int intel_piix4_gpo27_lower(const char *name)
718{
719 return intel_piix4_gpo_set(27, 0);
720}
721
722/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000723 * Set a GPIO line on a given intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000724 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000725static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000726{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000727 /* table mapping the different intel ICH LPC chipsets. */
728 static struct {
729 uint16_t id;
730 uint8_t base_reg;
731 uint32_t bank0;
732 uint32_t bank1;
733 uint32_t bank2;
734 } intel_ich_gpio_table[] = {
735 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
736 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
737 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
738 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
739 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
740 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
741 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
742 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
743 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
744 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
745 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
746 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
747 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
748 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
749 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
750 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
751 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
752 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
753 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
754 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
755 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
756 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
757 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
758 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
759 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
760 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
761 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
762 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
763 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
764 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
765 {0, 0, 0, 0, 0} /* end marker */
766 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000767
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000768 struct pci_dev *dev;
769 uint16_t base;
770 uint32_t tmp;
771 int i, allowed;
772
773 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000774 for (dev = pacc->devices; dev; dev = dev->next) {
775 pci_fill_info(dev, PCI_FILL_CLASS);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000776 if ((dev->vendor_id == 0x8086) &&
777 (dev->device_class == 0x0601)) { /* ISA Bridge */
778 /* Is this device in our list? */
779 for (i = 0; intel_ich_gpio_table[i].id; i++)
780 if (dev->device_id == intel_ich_gpio_table[i].id)
781 break;
782
783 if (intel_ich_gpio_table[i].id)
784 break;
785 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000786 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000787
Uwe Hermann93f66db2008-05-22 21:19:38 +0000788 if (!dev) {
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000789 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000790 return -1;
791 }
792
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000793 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
794 strapped to zero. From some mobile ich9 version on, this becomes
795 6:1. The mask below catches all. */
796 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000797
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000798 /* check whether the line is allowed */
799 if (gpio < 32)
800 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
801 else if (gpio < 64)
802 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
803 else
804 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
805
806 if (!allowed) {
807 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
808 " setting GPIO%02d\n", gpio);
809 return -1;
810 }
811
812 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
813 raise ? "Rais" : "Dropp", gpio);
814
815 if (gpio < 32) {
816 /* Set line to GPIO */
817 tmp = INL(base);
818 /* ICH/ICH0 multiplexes 27/28 on the line set. */
819 if ((gpio == 28) &&
820 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
821 tmp |= 1 << 27;
822 else
823 tmp |= 1 << gpio;
824 OUTL(tmp, base);
825
826 /* As soon as we are talking to ICH8 and above, this register
827 decides whether we can set the gpio or not. */
828 if (dev->device_id > 0x2800) {
829 tmp = INL(base);
830 if (!(tmp & (1 << gpio))) {
831 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
832 " does not allow setting GPIO%02d\n",
833 gpio);
834 return -1;
835 }
836 }
837
838 /* Set GPIO to OUTPUT */
839 tmp = INL(base + 0x04);
840 tmp &= ~(1 << gpio);
841 OUTL(tmp, base + 0x04);
842
843 /* Raise GPIO line */
844 tmp = INL(base + 0x0C);
845 if (raise)
846 tmp |= 1 << gpio;
847 else
848 tmp &= ~(1 << gpio);
849 OUTL(tmp, base + 0x0C);
850 } else if (gpio < 64) {
851 gpio -= 32;
852
853 /* Set line to GPIO */
854 tmp = INL(base + 0x30);
855 tmp |= 1 << gpio;
856 OUTL(tmp, base + 0x30);
857
858 /* As soon as we are talking to ICH8 and above, this register
859 decides whether we can set the gpio or not. */
860 if (dev->device_id > 0x2800) {
861 tmp = INL(base + 30);
862 if (!(tmp & (1 << gpio))) {
863 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
864 " does not allow setting GPIO%02d\n",
865 gpio + 32);
866 return -1;
867 }
868 }
869
870 /* Set GPIO to OUTPUT */
871 tmp = INL(base + 0x34);
872 tmp &= ~(1 << gpio);
873 OUTL(tmp, base + 0x34);
874
875 /* Raise GPIO line */
876 tmp = INL(base + 0x38);
877 if (raise)
878 tmp |= 1 << gpio;
879 else
880 tmp &= ~(1 << gpio);
881 OUTL(tmp, base + 0x38);
882 } else {
883 gpio -= 64;
884
885 /* Set line to GPIO */
886 tmp = INL(base + 0x40);
887 tmp |= 1 << gpio;
888 OUTL(tmp, base + 0x40);
889
890 tmp = INL(base + 40);
891 if (!(tmp & (1 << gpio))) {
892 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
893 "not allow setting GPIO%02d\n", gpio + 64);
894 return -1;
895 }
896
897 /* Set GPIO to OUTPUT */
898 tmp = INL(base + 0x44);
899 tmp &= ~(1 << gpio);
900 OUTL(tmp, base + 0x44);
901
902 /* Raise GPIO line */
903 tmp = INL(base + 0x48);
904 if (raise)
905 tmp |= 1 << gpio;
906 else
907 tmp &= ~(1 << gpio);
908 OUTL(tmp, base + 0x48);
909 }
Uwe Hermann93f66db2008-05-22 21:19:38 +0000910
911 return 0;
912}
913
914/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000915 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +0000916 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000917 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000918static int intel_ich_gpio16_raise(const char *name)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000919{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000920 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +0000921}
922
Peter Stuge09c13332009-02-02 22:55:26 +0000923/**
James Lancaster998c9dc2010-03-19 22:39:24 +0000924 * Suited for ASUS A8JM: Intel 945 + ICH7
925 */
926static int intel_ich_gpio34_raise(const char *name)
927{
928 return intel_ich_gpio_set(34, 1);
929}
930
931/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000932 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000933 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000934static int intel_ich_gpio19_raise(const char *name)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000935{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000936 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000937}
938
939/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +0000940 * Suited for:
941 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
Michael Karcher6499d5a2010-03-17 06:19:23 +0000942 * - Asus P4C800-E Deluxe: socket478 + 875P + ICH5.
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +0000943 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +0000944 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000945static int intel_ich_gpio21_raise(const char *name)
Peter Stuge09c13332009-02-02 22:55:26 +0000946{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000947 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +0000948}
949
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000950/**
Michael Karcher03b80e92010-03-07 16:32:32 +0000951 * Suited for:
952 * - Asus P4B266: socket478 + intel 845D + ICH2.
Michael Karcher255a9e02010-03-19 22:52:00 +0000953 * - Asus P4B533-E: socket478 + 845E + ICH4
Michael Karcher03b80e92010-03-07 16:32:32 +0000954 * - Asus P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000955 */
956static int intel_ich_gpio22_raise(const char *name)
957{
958 return intel_ich_gpio_set(22, 1);
959}
960
961/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000962 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
963 */
964
965static int board_hp_vl400(const char *name)
966{
967 int ret;
968 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
969 if (!ret)
970 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
971 if (!ret)
972 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
973 return ret;
974}
975
976/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +0000977 * Suited for:
978 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
979 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000980 */
981static int intel_ich_gpio23_raise(const char *name)
982{
983 return intel_ich_gpio_set(23, 1);
984}
985
986/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +0000987 * Suited for IBase MB899: i945GM + ICH7.
988 */
989static int intel_ich_gpio26_raise(const char *name)
990{
991 return intel_ich_gpio_set(26, 1);
992}
993
994/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000995 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
996 */
997static int board_acorp_6a815epd(const char *name)
998{
999 int ret;
1000
1001 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1002 ret = intel_ich_gpio_set(22, 1);
1003 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1004 ret = intel_ich_gpio_set(23, 1);
1005
1006 return ret;
1007}
1008
1009/**
1010 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1011 */
Stefan Reinauerac378972008-03-17 22:59:40 +00001012static int board_kontron_986lcd_m(const char *name)
1013{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001014 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001015
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001016 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1017 if (!ret)
1018 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001019
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001020 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001021}
1022
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001023/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001024 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1025 */
Michael Karcher06477332010-03-19 22:49:09 +00001026static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001027{
Michael Karcher06477332010-03-19 22:49:09 +00001028 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001029 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001030 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001031
1032 /* VT82C686 Power management */
1033 dev = pci_dev_find(0x1106, 0x3057);
1034 if (!dev) {
1035 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
1036 return -1;
1037 }
1038
Michael Karcher06477332010-03-19 22:49:09 +00001039 printf("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1040 raise ? "Rais" : "Dropp", gpio);
1041
1042 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001043 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001044 switch(gpio)
1045 {
1046 case 0:
1047 tmp &= ~0x03;
1048 break;
1049 case 1:
1050 tmp |= 0x04;
1051 break;
1052 case 2:
1053 tmp |= 0x08;
1054 break;
1055 case 3:
1056 tmp |= 0x10;
1057 break;
1058 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001059 pci_write_byte(dev, 0x54, tmp);
1060
1061 /* PM IO base */
1062 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1063
1064 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001065 tmp = INL(base + 0x4C);
1066 if (raise)
1067 tmp |= 1U << gpio;
1068 else
1069 tmp &= ~(1U << gpio);
1070 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001071
1072 return 0;
1073}
1074
Michael Karcher9f9e6132010-01-09 17:36:06 +00001075/**
Michael Karcher187a46a2010-03-19 22:30:49 +00001076 * Suited for Abit VT6X5: Pro133x + VT82C686A
1077 */
1078static int via_apollo_gpo4_lower(const char *name)
1079{
1080 return via_apollo_gpo_set(4, 0);
1081}
1082
1083/**
Michael Karcher06477332010-03-19 22:49:09 +00001084 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1085 */
1086static int via_apollo_gpo0_lower(const char *name)
1087{
1088 return via_apollo_gpo_set(0, 0);
1089}
1090
1091/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001092 * Enable some GPIO pin on SiS southbridge.
1093 * Suited for MSI 651M-L: SiS651 / SiS962
1094 */
1095static int board_msi_651ml(const char *name)
1096{
1097 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001098 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001099
1100 dev = pci_dev_find(0x1039, 0x0962);
1101 if (!dev) {
1102 fprintf(stderr, "Expected south bridge not found\n");
1103 return 1;
1104 }
1105
1106 /* Registers 68 and 64 seem like bitmaps */
1107 base = pci_read_word(dev, 0x74);
1108 temp = INW(base + 0x68);
1109 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001110 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001111
1112 temp = INW(base + 0x64);
1113 temp |= (1 << 0); /* Raise output? */
1114 OUTW(temp, base + 0x64);
1115
1116 w836xx_memw_enable(0x2E);
1117
1118 return 0;
1119}
1120
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001121/**
Michael Gold6d52e472009-06-19 13:00:24 +00001122 * Find the runtime registers of an SMSC Super I/O, after verifying its
1123 * chip ID.
1124 *
1125 * Returns the base port of the runtime register block, or 0 on error.
1126 */
1127static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1128 uint8_t logical_device)
1129{
1130 uint16_t rt_port = 0;
1131
1132 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001133 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001134 if (sio_read(sio_port, 0x20) != chip_id) {
Uwe Hermann1432a602009-06-28 23:26:37 +00001135 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001136 goto out;
1137 }
1138
1139 /* If the runtime block is active, get its address. */
1140 sio_write(sio_port, 0x07, logical_device);
1141 if (sio_read(sio_port, 0x30) & 1) {
1142 rt_port = (sio_read(sio_port, 0x60) << 8)
1143 | sio_read(sio_port, 0x61);
1144 }
1145
1146 if (rt_port == 0) {
1147 fprintf(stderr, "\nERROR: "
1148 "Super I/O runtime interface not available.\n");
1149 }
1150out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001151 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001152 return rt_port;
1153}
1154
1155/**
1156 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1157 * connected to GP30 on the Super I/O, and TBL# is always high.
1158 */
1159static int board_mitac_6513wu(const char *name)
1160{
1161 struct pci_dev *dev;
1162 uint16_t rt_port;
1163 uint8_t val;
1164
1165 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1166 if (!dev) {
1167 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1168 return -1;
1169 }
1170
Uwe Hermann1432a602009-06-28 23:26:37 +00001171 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001172 if (rt_port == 0)
1173 return -1;
1174
1175 /* Configure the GPIO pin. */
1176 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001177 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001178 OUTB(val, rt_port + 0x33);
1179
1180 /* Disable write protection. */
1181 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001182 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001183 OUTB(val, rt_port + 0x4d);
1184
1185 return 0;
1186}
1187
1188/**
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001189 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1190 */
1191static int board_asus_a7v8x(const char *name)
1192{
1193 uint16_t id, base;
1194 uint8_t tmp;
1195
1196 /* find the IT8703F */
1197 w836xx_ext_enter(0x2E);
1198 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1199 w836xx_ext_leave(0x2E);
1200
1201 if (id != 0x8701) {
Uwe Hermann43959702010-03-13 17:28:29 +00001202 fprintf(stderr, "\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001203 return -1;
1204 }
1205
1206 /* Get the GP567 IO base */
1207 w836xx_ext_enter(0x2E);
1208 sio_write(0x2E, 0x07, 0x0C);
1209 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1210 w836xx_ext_leave(0x2E);
1211
1212 if (!base) {
Uwe Hermann43959702010-03-13 17:28:29 +00001213 fprintf(stderr, "\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001214 " Base.\n");
1215 return -1;
1216 }
1217
1218 /* Raise GP51. */
1219 tmp = INB(base);
1220 tmp |= 0x02;
1221 OUTB(tmp, base);
1222
1223 return 0;
1224}
1225
Luc Verhaegen72272912009-09-01 21:22:23 +00001226/*
1227 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1228 * There is only some limited checking on the port numbers.
1229 */
Uwe Hermann43959702010-03-13 17:28:29 +00001230static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001231{
1232 unsigned int port;
1233 uint16_t id, base;
1234 uint8_t tmp;
1235
1236 port = line / 10;
1237 port--;
1238 line %= 10;
1239
1240 /* Check line */
1241 if ((port > 4) || /* also catches unsigned -1 */
1242 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1243 fprintf(stderr,
1244 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1245 return -1;
1246 }
1247
1248 /* find the IT8712F */
1249 enter_conf_mode_ite(0x2E);
1250 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1251 exit_conf_mode_ite(0x2E);
1252
1253 if (id != 0x8712) {
Uwe Hermann43959702010-03-13 17:28:29 +00001254 fprintf(stderr, "\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001255 return -1;
1256 }
1257
1258 /* Get the GPIO base */
1259 enter_conf_mode_ite(0x2E);
1260 sio_write(0x2E, 0x07, 0x07);
1261 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1262 exit_conf_mode_ite(0x2E);
1263
1264 if (!base) {
Uwe Hermann43959702010-03-13 17:28:29 +00001265 fprintf(stderr, "\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001266 " Base.\n");
1267 return -1;
1268 }
1269
1270 /* set GPIO. */
1271 tmp = INB(base + port);
1272 if (raise)
1273 tmp |= 1 << line;
1274 else
1275 tmp &= ~(1 << line);
1276 OUTB(tmp, base + port);
1277
1278 return 0;
1279}
1280
1281/**
Russ Dillbd622d12010-03-09 16:57:06 +00001282 * Suited for:
1283 * - Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1284 * - Asus A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001285 */
Russ Dillbd622d12010-03-09 16:57:06 +00001286static int it8712f_gpio3_1_raise(const char *name)
Luc Verhaegen72272912009-09-01 21:22:23 +00001287{
1288 return it8712f_gpio_set(32, 1);
1289}
1290
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001291/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001292 * Below is the list of boards which need a special "board enable" code in
1293 * flashrom before their ROM chip can be accessed/written to.
1294 *
1295 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1296 * to the respective tables in print.c. Thanks!
1297 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001298 * We use 2 sets of IDs here, you're free to choose which is which. This
1299 * is to provide a very high degree of certainty when matching a board on
1300 * the basis of subsystem/card IDs. As not every vendor handles
1301 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001302 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001303 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001304 * NULLed if they don't identify the board fully and if you can't use DMI.
1305 * But please take care to provide an as complete set of pci ids as possible;
1306 * autodetection is the preferred behaviour and we would like to make sure that
1307 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001308 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001309 * If PCI IDs are not sufficient for board matching, the match can be further
1310 * constrained by a string that has to be present in the DMI database for
1311 * the baseboard or the system entry. The pattern is matched by case sensitve
1312 * substring match, unless it is anchored to the beginning (with a ^ in front)
1313 * or the end (with a $ at the end). Both anchors may be specified at the
1314 * same time to match the full field.
1315 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001316 * When a board is matched through DMI, the first and second main PCI IDs
1317 * and the first subsystem PCI ID have to match as well. If you specify the
1318 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1319 * subsystem ID of that device is indeed zero.
1320 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001321 * The coreboot ids are used two fold. When running with a coreboot firmware,
1322 * the ids uniquely matches the coreboot board identification string. When a
1323 * legacy bios is installed and when autodetection is not possible, these ids
1324 * can be used to identify the board through the -m command line argument.
1325 *
1326 * When a board is identified through its coreboot ids (in both cases), the
1327 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001328 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001329
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001330/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001331struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001332
Michael Karcher0bdc0922010-02-28 01:33:48 +00001333 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Sean Nelsonc94746d2010-03-19 23:00:07 +00001334 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001335 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001336 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001337 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher187a46a2010-03-19 22:30:49 +00001338 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, NT, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001339 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1340 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1341 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1342 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, OK, w836xx_memw_enable_2e},
1343 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1344 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1345 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Russ Dillbd622d12010-03-09 16:57:06 +00001346 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001347 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001348 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001349 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001350 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Luc Verhaegen49146c12010-03-19 22:26:44 +00001351 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Sean Nelson392e05a2010-03-19 22:58:15 +00001352 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Michael Karcherb2184c12010-03-07 16:42:55 +00001353 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001354 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1355 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1356 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001357 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001358 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001359 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1360 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1361 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1362 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1363 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1364 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1365 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1366 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1367 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1368 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
1369 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
1370 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, NULL, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", 0, OK, it87xx_probe_spi_flash},
1371 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
1372 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
1373 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, NULL, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", 0, OK, it87xx_probe_spi_flash},
1374 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, NULL, "GIGABYTE", "GA-M61P-S3", 0, OK, it87xx_probe_spi_flash},
Raúl Soriano8111e7f2010-03-14 00:00:14 +00001375 {0x1002, 0x7910, 0x1458, 0x5000, 0x1002, 0x438D, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-MA69VM-S2", 0, OK, it87xx_probe_spi_flash},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001376 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", 0, OK, it87xx_probe_spi_flash},
Peter Lemenkov064f1662010-03-19 22:55:48 +00001377 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, "^GA-MA78GM-S2H$", NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", 0, OK, it87xx_probe_spi_flash},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001378 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", 0, OK, it87xx_probe_spi_flash},
1379 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1380 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001381 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001382 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001383 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1384 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001385 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001386 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001387 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001388 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
1389 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1390 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1391 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1392 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1393 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1394 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001395 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001396 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
1397 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1398 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1399 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001400 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001401 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
1402 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
1403 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1404 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
1405 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, NULL, "VIA", "PC3500G", 0, OK, it87xx_probe_spi_flash},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001406
Michael Karcher0bdc0922010-02-28 01:33:48 +00001407 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001408};
1409
Uwe Hermannffec5f32007-08-23 16:08:21 +00001410/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001411 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001412 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001413 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001414static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1415 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001416{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001417 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001418 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001419
Uwe Hermanna93045c2009-05-09 00:47:04 +00001420 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001421 if (vendor && (!board->lb_vendor
1422 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001423 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001424
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001425 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001426 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001427
Uwe Hermanna7e05482007-05-09 10:17:44 +00001428 if (!pci_dev_find(board->first_vendor, board->first_device))
1429 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001430
Uwe Hermanna7e05482007-05-09 10:17:44 +00001431 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001432 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001433 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001434
1435 if (vendor)
1436 return board;
1437
1438 if (partmatch) {
1439 /* a second entry has a matching part name */
1440 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1441 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001442 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001443 printf("Please use the full -m vendor:part syntax.\n");
1444 return NULL;
1445 }
1446 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001447 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001448
Peter Stuge6b53fed2008-01-27 16:21:21 +00001449 if (partmatch)
1450 return partmatch;
1451
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001452 if (!partvendor_from_cbtable) {
1453 /* Only warn if the mainboard type was not gathered from the
1454 * coreboot table. If it was, the coreboot implementor is
1455 * expected to fix flashrom, too.
1456 */
1457 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1458 vendor, part);
1459 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001460 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001461}
1462
Uwe Hermannffec5f32007-08-23 16:08:21 +00001463/**
1464 * Match boards on PCI IDs and subsystem IDs.
1465 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001466 */
1467static struct board_pciid_enable *board_match_pci_card_ids(void)
1468{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001469 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001470
Uwe Hermanna93045c2009-05-09 00:47:04 +00001471 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001472 if ((!board->first_card_vendor || !board->first_card_device) &&
1473 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001474 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001475
Uwe Hermanna7e05482007-05-09 10:17:44 +00001476 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001477 board->first_card_vendor,
1478 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001479 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001480
Uwe Hermanna7e05482007-05-09 10:17:44 +00001481 if (board->second_vendor) {
1482 if (board->second_card_vendor) {
1483 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001484 board->second_device,
1485 board->second_card_vendor,
1486 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001487 continue;
1488 } else {
1489 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001490 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001491 continue;
1492 }
1493 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001494
Michael Karcher6701ee82010-01-20 14:14:11 +00001495 if (board->dmi_pattern) {
1496 if (!has_dmi_support) {
1497 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1498 " DMI info unavailable.\n",
1499 board->vendor_name, board->board_name);
1500 continue;
1501 } else {
1502 if (!dmi_match(board->dmi_pattern))
1503 continue;
1504 }
1505 }
1506
Uwe Hermanna7e05482007-05-09 10:17:44 +00001507 return board;
1508 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001509
Uwe Hermanna7e05482007-05-09 10:17:44 +00001510 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001511}
1512
Uwe Hermann372eeb52007-12-04 21:49:06 +00001513int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001514{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001515 struct board_pciid_enable *board = NULL;
1516 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001517
Peter Stuge6b53fed2008-01-27 16:21:21 +00001518 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001519 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001520
Uwe Hermanna7e05482007-05-09 10:17:44 +00001521 if (!board)
1522 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001523
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001524 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001525 if (!force_boardenable) {
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001526 printf("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1527 "code has not been tested, and thus will not not be executed by default.\n"
1528 "Depending on your hardware environment, erasing, writing or even probing\n"
1529 "can fail without running the board specific code.\n\n"
1530 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001531 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001532 board->vendor_name, board->board_name);
1533 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001534 } else {
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001535 printf("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001536 "Please report success/failure to flashrom@flashrom.org.\n");
1537 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001538 }
1539
Uwe Hermanna7e05482007-05-09 10:17:44 +00001540 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001541 if (board->max_rom_decode_parallel)
1542 max_rom_decode.parallel =
1543 board->max_rom_decode_parallel * 1024;
1544
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001545 if (board->enable != NULL) {
1546 printf("Disabling flash write protection for "
1547 "board \"%s %s\"... ", board->vendor_name,
1548 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001549
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001550 ret = board->enable(board->vendor_name);
1551 if (ret)
1552 printf("FAILED!\n");
1553 else
1554 printf("OK.\n");
1555 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001556 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001557
Uwe Hermanna7e05482007-05-09 10:17:44 +00001558 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001559}