blob: 48092e5303eaf832d8ecbfa02f8d9edff07aa3a0 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegen97866082008-02-09 02:03:06 +00006 * Copyright (C) 2007-2008 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
27#include <stdio.h>
28#include <pci/pci.h>
29#include <stdint.h>
30#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000031#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000038void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Andriy Gapon65c1b862008-05-22 13:22:45 +000040 OUTB(0x87, port);
41 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000045void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Uwe Hermannffec5f32007-08-23 16:08:21 +000050/* General functions for reading/writing Winbond Super I/Os. */
Peter Stuge9d9399c2009-01-26 02:34:51 +000051unsigned char wbsio_read(uint16_t index, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Andriy Gapon65c1b862008-05-22 13:22:45 +000053 OUTB(reg, index);
54 return INB(index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Peter Stuge9d9399c2009-01-26 02:34:51 +000057void wbsio_write(uint16_t index, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Andriy Gapon65c1b862008-05-22 13:22:45 +000059 OUTB(reg, index);
60 OUTB(data, index + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Peter Stuge9d9399c2009-01-26 02:34:51 +000063void wbsio_mask(uint16_t index, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Andriy Gapon65c1b862008-05-22 13:22:45 +000067 OUTB(reg, index);
68 tmp = INB(index + 1) & ~mask;
69 OUTB(tmp | (data & mask), index + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Uwe Hermannffec5f32007-08-23 16:08:21 +000072/**
73 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000074 *
75 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +000076 * - Agami Aruma
77 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000078 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000079static int w83627hf_gpio24_raise(uint16_t index, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000080{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000081 w836xx_ext_enter(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000082
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 /* Is this the W83627HF? */
84 if (wbsio_read(index, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000085 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Ronald G. Minnichfa496922007-10-12 21:22:40 +000086 name, wbsio_read(index, 0x20));
87 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000088 return -1;
89 }
90
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000091 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000092 wbsio_mask(index, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000093
Uwe Hermann372eeb52007-12-04 21:49:06 +000094 /* Select logical device 8: GPIO port 2 */
95 wbsio_write(index, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000096
Ronald G. Minnichfa496922007-10-12 21:22:40 +000097 wbsio_mask(index, 0x30, 0x01, 0x01); /* Activate logical device. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000098 wbsio_mask(index, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
Ronald G. Minnichfa496922007-10-12 21:22:40 +000099 wbsio_mask(index, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000100 wbsio_mask(index, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000101
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000102 w836xx_ext_leave(index);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000103
104 return 0;
105}
106
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000107static int w83627hf_gpio24_raise_2e(const char *name)
108{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000109 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000110}
111
112/**
113 * Winbond W83627THF: GPIO 4, bit 4
114 *
115 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000116 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000117 * - MSI K8N-NEO3
118 */
119static int w83627thf_gpio4_4_raise(uint16_t index, const char *name)
120{
121 w836xx_ext_enter(index);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000122
123 /* Is this the W83627THF? */
124 if (wbsio_read(index, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000125 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
126 name, wbsio_read(index, 0x20));
127 w836xx_ext_leave(index);
128 return -1;
129 }
130
131 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
132
Uwe Hermann372eeb52007-12-04 21:49:06 +0000133 wbsio_write(index, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
134 wbsio_mask(index, 0x30, 0x02, 0x02); /* Activate logical device. */
135 wbsio_mask(index, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
136 wbsio_mask(index, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
137 wbsio_mask(index, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000138
139 w836xx_ext_leave(index);
140
141 return 0;
142}
143
Peter Stugecce26822008-07-21 17:48:40 +0000144static int w83627thf_gpio4_4_raise_2e(const char *name)
145{
146 return w83627thf_gpio4_4_raise(0x2e, name);
147}
148
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000149static int w83627thf_gpio4_4_raise_4e(const char *name)
150{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000151 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000152}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000153
Uwe Hermannffec5f32007-08-23 16:08:21 +0000154/**
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000155 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
156 *
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000157 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000158 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000159static int board_via_epia_m(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000160{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000161 struct pci_dev *dev;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000162 uint16_t base;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000163 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000164
Uwe Hermanna7e05482007-05-09 10:17:44 +0000165 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
166 if (!dev) {
Uwe Hermanna502dce2007-10-17 23:55:15 +0000167 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000168 return -1;
169 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000170
Uwe Hermanna7e05482007-05-09 10:17:44 +0000171 /* GPIO12-15 -> output */
172 val = pci_read_byte(dev, 0xE4);
173 val |= 0x10;
174 pci_write_byte(dev, 0xE4, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000175
Uwe Hermanna7e05482007-05-09 10:17:44 +0000176 /* Get Power Management IO address. */
177 base = pci_read_word(dev, 0x88) & 0xFF80;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000178
Uwe Hermann372eeb52007-12-04 21:49:06 +0000179 /* Enable GPIO15 which is connected to write protect. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000180 val = INB(base + 0x4D);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000181 val |= 0x80;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000182 OUTB(val, base + 0x4D);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000183
Uwe Hermanna7e05482007-05-09 10:17:44 +0000184 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000185}
186
Uwe Hermannffec5f32007-08-23 16:08:21 +0000187/**
Luc Verhaegen32707542007-07-04 17:51:49 +0000188 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000189 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
190 * - Tyan Tomcat K7M: AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000191 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000192static int board_asus_a7v8x_mx(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000193{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000194 struct pci_dev *dev;
195 uint8_t val;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000196
Uwe Hermanna7e05482007-05-09 10:17:44 +0000197 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
Luc Verhaegen32707542007-07-04 17:51:49 +0000198 if (!dev)
199 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000200 if (!dev) {
Luc Verhaegen32707542007-07-04 17:51:49 +0000201 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000202 return -1;
203 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Uwe Hermann372eeb52007-12-04 21:49:06 +0000205 /* This bit is marked reserved actually. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000206 val = pci_read_byte(dev, 0x59);
207 val &= 0x7F;
208 pci_write_byte(dev, 0x59, val);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000209
Uwe Hermann372eeb52007-12-04 21:49:06 +0000210 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000211 w836xx_ext_enter(0x2E);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000212
Uwe Hermann372eeb52007-12-04 21:49:06 +0000213 if (!(wbsio_read(0x2E, 0x24) & 0x02)) /* Flash ROM enabled? */
214 wbsio_mask(0x2E, 0x24, 0x08, 0x08); /* Enable MEMW#. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000215
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000216 w836xx_ext_leave(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000217
Uwe Hermanna7e05482007-05-09 10:17:44 +0000218 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000219}
220
Uwe Hermannffec5f32007-08-23 16:08:21 +0000221/**
Luc Verhaegen97866082008-02-09 02:03:06 +0000222 * Suited for VIAs EPIA SP.
223 */
224static int board_via_epia_sp(const char *name)
225{
226 struct pci_dev *dev;
227 uint8_t val;
228
229 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
230 if (!dev) {
231 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
232 return -1;
233 }
234
235 /* All memory cycles, not just ROM ones, go to LPC */
236 val = pci_read_byte(dev, 0x59);
237 val &= ~0x80;
238 pci_write_byte(dev, 0x59, val);
239
240 return 0;
241}
242
243/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000244 * Suited for ASUS P5A.
245 *
246 * This is rather nasty code, but there's no way to do this cleanly.
247 * We're basically talking to some unknown device on SMBus, my guess
248 * is that it is the Winbond W83781D that lives near the DIP BIOS.
249 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000250static int board_asus_p5a(const char *name)
251{
252 uint8_t tmp;
253 int i;
254
255#define ASUSP5A_LOOP 5000
256
Andriy Gapon65c1b862008-05-22 13:22:45 +0000257 OUTB(0x00, 0xE807);
258 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000259
Andriy Gapon65c1b862008-05-22 13:22:45 +0000260 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000261
262 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000263 OUTB(0xE1, 0xFF);
264 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000265 break;
266 }
267
268 if (i == ASUSP5A_LOOP) {
269 printf("%s: Unable to contact device.\n", name);
270 return -1;
271 }
272
Andriy Gapon65c1b862008-05-22 13:22:45 +0000273 OUTB(0x20, 0xE801);
274 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000275
Andriy Gapon65c1b862008-05-22 13:22:45 +0000276 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000277
278 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000279 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000280 if (tmp & 0x70)
281 break;
282 }
283
284 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
285 printf("%s: failed to read device.\n", name);
286 return -1;
287 }
288
Andriy Gapon65c1b862008-05-22 13:22:45 +0000289 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000290 tmp &= ~0x02;
291
Andriy Gapon65c1b862008-05-22 13:22:45 +0000292 OUTB(0x00, 0xE807);
293 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000294
Andriy Gapon65c1b862008-05-22 13:22:45 +0000295 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000296
Andriy Gapon65c1b862008-05-22 13:22:45 +0000297 OUTB(0xFF, 0xE800);
298 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000299
Andriy Gapon65c1b862008-05-22 13:22:45 +0000300 OUTB(0x20, 0xE801);
301 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000302
Andriy Gapon65c1b862008-05-22 13:22:45 +0000303 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000304
305 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000306 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000307 if (tmp & 0x70)
308 break;
309 }
310
311 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
312 printf("%s: failed to write to device.\n", name);
313 return -1;
314 }
315
316 return 0;
317}
318
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000319static int board_ibm_x3455(const char *name)
320{
321 uint8_t byte;
322
Uwe Hermanne823ee02007-06-05 15:02:18 +0000323 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000324 OUTB(0x45, 0xcd6);
325 byte = INB(0xcd7);
326 OUTB(byte | 0x20, 0xcd7);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000327
328 return 0;
329}
330
Mondrian Nuessled5df3302009-03-30 13:20:01 +0000331static int board_hp_dl145_g3_enable(const char *name)
332{
333 uint8_t byte;
334
335 /* Set GPIO lines in the Broadcom HT-1000 southbridge. */
336 OUTB(0x44, 0xcd6); /* GPIO 0 reg from PM regs */
337 byte = INB(0xcd7);
338 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
339 OUTB(byte | 0x24, 0xcd7);
340
341 return 0;
342}
343
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000344/**
345 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
346 */
347static int board_epox_ep_bx3(const char *name)
348{
349 uint8_t tmp;
350
351 /* Raise GPIO22. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000352 tmp = INB(0x4036);
353 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000354
355 tmp |= 0x40;
356
Andriy Gapon65c1b862008-05-22 13:22:45 +0000357 OUTB(tmp, 0x4036);
358 OUTB(tmp, 0xEB);
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000359
360 return 0;
361}
362
Uwe Hermannffec5f32007-08-23 16:08:21 +0000363/**
Uwe Hermann372eeb52007-12-04 21:49:06 +0000364 * Suited for Acorp 6A815EPD.
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000365 */
366static int board_acorp_6a815epd(const char *name)
367{
368 struct pci_dev *dev;
369 uint16_t port;
370 uint8_t val;
371
Uwe Hermann394131e2008-10-18 21:14:13 +0000372 dev = pci_dev_find(0x8086, 0x2440); /* Intel ICH2 LPC */
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000373 if (!dev) {
374 fprintf(stderr, "\nERROR: ICH2 LPC bridge not found.\n");
375 return -1;
376 }
377
378 /* Use GPIOBASE register to find where the GPIO is mapped. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000379 port = (pci_read_word(dev, 0x58) & 0xFFC0) + 0xE;
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000380
Andriy Gapon65c1b862008-05-22 13:22:45 +0000381 val = INB(port);
Uwe Hermann394131e2008-10-18 21:14:13 +0000382 val |= 0x80; /* Top Block Lock -- pin 8 of PLCC32 */
383 val |= 0x40; /* Lower Blocks Lock -- pin 7 of PLCC32 */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000384 OUTB(val, port);
Jonathan A. Kollaschc7785562007-12-02 19:03:23 +0000385
386 return 0;
387}
388
389/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000390 * Suited for Artec Group DBE61 and DBE62.
391 */
392static int board_artecgroup_dbe6x(const char *name)
393{
394#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
395#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
396#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
397#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
398#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
399#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
400#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
401#define DBE6x_BOOT_LOC_FLASH (2)
402#define DBE6x_BOOT_LOC_FWHUB (3)
403
404 unsigned long msr[2];
405 int msr_fd;
406 unsigned long boot_loc;
407
408 msr_fd = open("/dev/cpu/0/msr", O_RDWR);
409 if (msr_fd == -1) {
410 perror("open /dev/cpu/0/msr");
411 return -1;
412 }
413
414 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
415 perror("lseek");
416 close(msr_fd);
417 return -1;
418 }
419
Uwe Hermann394131e2008-10-18 21:14:13 +0000420 if (read(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000421 perror("read");
422 close(msr_fd);
423 return -1;
424 }
425
426 if ((msr[0] & (DBE6x_BOOT_OP_LATCHED)) ==
427 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
428 boot_loc = DBE6x_BOOT_LOC_FWHUB;
429 else
430 boot_loc = DBE6x_BOOT_LOC_FLASH;
431
432 msr[0] &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
433 msr[0] |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000434 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000435
436 if (lseek(msr_fd, DBE6x_MSR_DIVIL_BALL_OPTS, SEEK_SET) == -1) {
437 perror("lseek");
438 close(msr_fd);
439 return -1;
440 }
441
Uwe Hermann394131e2008-10-18 21:14:13 +0000442 if (write(msr_fd, (void *)msr, 8) != 8) {
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000443 perror("write");
444 close(msr_fd);
445 return -1;
446 }
447
448 close(msr_fd);
449 return 0;
450}
451
Uwe Hermann93f66db2008-05-22 21:19:38 +0000452/**
453 * Set the specified GPIO on the specified ICHx southbridge to high.
454 *
455 * @param name The name of this board.
456 * @param ich_vendor PCI vendor ID of the specified ICHx southbridge.
457 * @param ich_device PCI device ID of the specified ICHx southbridge.
458 * @param gpiobase_reg GPIOBASE register offset in the LPC bridge.
459 * @param gp_lvl Offset of GP_LVL register in I/O space, relative to GPIOBASE.
460 * @param gp_lvl_bitmask GP_LVL bitmask (set GPIO bits to 1, all others to 0).
461 * @param gpio_bit The bit (GPIO) which shall be set to high.
462 * @return If the write-enable was successful return 0, otherwise return -1.
463 */
464static int ich_gpio_raise(const char *name, uint16_t ich_vendor,
465 uint16_t ich_device, uint8_t gpiobase_reg,
466 uint8_t gp_lvl, uint32_t gp_lvl_bitmask,
467 unsigned int gpio_bit)
468{
469 struct pci_dev *dev;
470 uint16_t gpiobar;
471 uint32_t reg32;
472
Uwe Hermann394131e2008-10-18 21:14:13 +0000473 dev = pci_dev_find(ich_vendor, ich_device); /* Intel ICHx LPC */
Uwe Hermann93f66db2008-05-22 21:19:38 +0000474 if (!dev) {
475 fprintf(stderr, "\nERROR: ICHx LPC dev %4x:%4x not found.\n",
476 ich_vendor, ich_device);
477 return -1;
478 }
479
480 /* Use GPIOBASE register to find the I/O space for GPIO. */
481 gpiobar = pci_read_word(dev, gpiobase_reg) & gp_lvl_bitmask;
482
483 /* Set specified GPIO to high. */
484 reg32 = INL(gpiobar + gp_lvl);
485 reg32 |= (1 << gpio_bit);
486 OUTL(reg32, gpiobar + gp_lvl);
487
488 return 0;
489}
490
491/**
492 * Suited for ASUS P4B266.
493 */
494static int ich2_gpio22_raise(const char *name)
495{
496 return ich_gpio_raise(name, 0x8086, 0x2440, 0x58, 0x0c, 0xffc0, 22);
497}
498
Peter Stuge09c13332009-02-02 22:55:26 +0000499/**
500 * Suited for MSI MS-7046.
501 */
502static int ich6_gpio19_raise(const char *name)
503{
504 return ich_gpio_raise(name, 0x8086, 0x2640, 0x48, 0x0c, 0xffc0, 19);
505}
506
Stefan Reinauerac378972008-03-17 22:59:40 +0000507static int board_kontron_986lcd_m(const char *name)
508{
509 struct pci_dev *dev;
510 uint16_t gpiobar;
511 uint32_t val;
512
513#define ICH7_GPIO_LVL2 0x38
514
Uwe Hermann394131e2008-10-18 21:14:13 +0000515 dev = pci_dev_find(0x8086, 0x27b8); /* Intel ICH7 LPC */
Stefan Reinauerac378972008-03-17 22:59:40 +0000516 if (!dev) {
517 // This will never happen on this board
518 fprintf(stderr, "\nERROR: ICH7 LPC bridge not found.\n");
519 return -1;
520 }
521
522 /* Use GPIOBASE register to find where the GPIO is mapped. */
523 gpiobar = pci_read_word(dev, 0x48) & 0xfffc;
524
Andriy Gapon65c1b862008-05-22 13:22:45 +0000525 val = INL(gpiobar + ICH7_GPIO_LVL2); /* GP_LVL2 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000526 printf_debug("\nGPIOBAR=0x%04x GP_LVL: 0x%08x\n", gpiobar, val);
527
528 /* bit 2 (0x04) = 0 #TBL --> bootblock locking = 1
529 * bit 2 (0x04) = 1 #TBL --> bootblock locking = 0
530 * bit 3 (0x08) = 0 #WP --> block locking = 1
531 * bit 3 (0x08) = 1 #WP --> block locking = 0
532 *
533 * To enable full block locking, you would do:
534 * val &= ~ ((1 << 2) | (1 << 3));
535 */
536 val |= (1 << 2) | (1 << 3);
537
Andriy Gapon65c1b862008-05-22 13:22:45 +0000538 OUTL(val, gpiobar + ICH7_GPIO_LVL2);
Stefan Reinauerac378972008-03-17 22:59:40 +0000539
540 return 0;
541}
542
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000543/**
Peter Stuge4aa71562008-06-11 02:22:42 +0000544 * Suited for:
545 * - BioStar P4M80-M4: Intel P4 + VIA P4M800 + VT8237
Peter Stuge663f1712008-06-13 01:39:45 +0000546 * - GIGABYTE GA-7VT600: AMD K7 + VIA KT600 + VT8237
Peter Stuge4aa71562008-06-11 02:22:42 +0000547 */
548static int board_biostar_p4m80_m4(const char *name)
549{
550 /* enter IT87xx conf mode */
551 OUTB(0x87, 0x2e);
552 OUTB(0x01, 0x2e);
553 OUTB(0x55, 0x2e);
554 OUTB(0x55, 0x2e);
555
556 /* select right flash chip */
557 wbsio_mask(0x2e, 0x22, 0x80, 0x80);
558
559 /* bit 3: flash chip write enable
560 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
561 */
562 wbsio_mask(0x2e, 0x24, 0x04, 0x04);
563
564 /* exit IT87xx conf mode */
565 wbsio_write(0x2, 0x2e, 0x2);
566
567 return 0;
568}
569
570/**
Sean Nelsonb20953c2008-08-19 21:51:39 +0000571 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
572 *
573 * Suited for:
574 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
575 * - MSI KT3 Ultra2: AMD K7 + VIA KT333 + VT8235
576 */
577static int board_msi_kt4v(const char *name)
578{
579 struct pci_dev *dev;
580 uint8_t val;
581 uint32_t val2;
582 uint16_t port;
583
584 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
585 if (!dev) {
586 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
587 return -1;
588 }
589
590 val = pci_read_byte(dev, 0x59);
591 val &= 0x0c;
592 pci_write_byte(dev, 0x59, val);
593
594 /* We need the I/O Base Address for this board's flash enable. */
595 port = pci_read_word(dev, 0x88) & 0xff80;
596
597 /* Starting at 'I/O Base + 0x4c' is the GPO Port Output Value.
598 * We must assert GPO12 for our enable, which is in 0x4d.
599 */
600 val2 = INB(port + 0x4d);
601 val2 |= 0x10;
602 OUTB(val2, port + 0x4d);
603
604 /* Raise ROM MEMW# line on Winbond W83697 Super I/O. */
605 w836xx_ext_enter(0x2e);
606 if (!(wbsio_read(0x2e, 0x24) & 0x02)) { /* Flash ROM enabled? */
607 /* Enable MEMW# and set ROM size select to max. (4M). */
608 wbsio_mask(0x2e, 0x24, 0x28, 0x28);
609 }
610 w836xx_ext_leave(0x2e);
611
612 return 0;
613}
614
615/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000616 * We use 2 sets of IDs here, you're free to choose which is which. This
617 * is to provide a very high degree of certainty when matching a board on
618 * the basis of subsystem/card IDs. As not every vendor handles
619 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000620 *
Luc Verhaegenc5210162009-04-20 12:38:17 +0000621 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
622 * NULLed if they don't identify the board fully. But please take care to
623 * provide an as complete set of pci ids as possible; autodetection is the
624 * preferred behaviour and we would like to make sure that matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000625 *
Luc Verhaegenc5210162009-04-20 12:38:17 +0000626 * The coreboot ids are used two fold. When running with a coreboot firmware,
627 * the ids uniquely matches the coreboot board identification string. When a
628 * legacy bios is installed and when autodetection is not possible, these ids
629 * can be used to identify the board through the -m command line argument.
630 *
631 * When a board is identified through its coreboot ids (in both cases), the
632 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000633 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000634struct board_pciid_enable {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000635 /* Any device, but make it sensible, like the ISA bridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000636 uint16_t first_vendor;
637 uint16_t first_device;
638 uint16_t first_card_vendor;
639 uint16_t first_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000640
Luc Verhaegenc5210162009-04-20 12:38:17 +0000641 /* Any device, but make it sensible, like
Uwe Hermann372eeb52007-12-04 21:49:06 +0000642 * the host bridge. May be NULL.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000643 */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000644 uint16_t second_vendor;
645 uint16_t second_device;
646 uint16_t second_card_vendor;
647 uint16_t second_card_device;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000648
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000649 /* The vendor / part name from the coreboot table. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000650 const char *lb_vendor;
651 const char *lb_part;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000652
Uwe Hermann372eeb52007-12-04 21:49:06 +0000653 const char *name;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000654 int (*enable) (const char *name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000655};
656
657struct board_pciid_enable board_pciid_enables[] = {
Luc Verhaegenc5210162009-04-20 12:38:17 +0000658 /* first pci-id set [4], second pci-id set [4], coreboot id [2], boardname, flash enable */
659 {0x1106, 0x0571, 0x1462, 0x7120, 0, 0, 0, 0, "msi", "kt4v", "MSI KT4V", board_msi_kt4v},
660 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, "ASUS P4B266", ich2_gpio22_raise},
661 {0x10de, 0x0360, 0, 0, 0, 0, 0, 0, "gigabyte", "m57sli", "GIGABYTE GA-M57SLI-S4", it87xx_probe_spi_flash},
662 {0x10de, 0x03e0, 0, 0, 0, 0, 0, 0, "gigabyte", "m61p", "GIGABYTE GA-M61P-S3", it87xx_probe_spi_flash},
663 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4385, 0x1458, 0x4385, NULL, NULL, "GIGABYTE GA-MA78G-DS3H", it87xx_probe_spi_flash},
664 {0x1039, 0x0761, 0, 0, 0, 0, 0, 0, "gigabyte", "2761gxdk", "GIGABYTE GA-2761GXDK", it87xx_probe_spi_flash},
665 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, "iwill", "dk8_htx", "IWILL DK8-HTX", w83627hf_gpio24_raise_2e},
666 {0x10de, 0x005e, 0, 0, 0, 0, 0, 0, "msi", "k8n-neo3", "MSI K8N Neo3", w83627thf_gpio4_4_raise_4e},
667 {0x1022, 0x746B, 0x1022, 0x36C0, 0, 0, 0, 0, "AGAMI", "ARUMA", "agami Aruma", w83627hf_gpio24_raise_2e},
668 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, "VIA EPIA M/MII/...", board_via_epia_m},
669 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, "ASUS A7V8-MX SE", board_asus_a7v8x_mx},
670 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01, NULL, NULL, "VIA EPIA SP", board_via_epia_sp},
671 {0x1106, 0x0314, 0x1106, 0xaa08, 0x1106, 0x3227, 0x1106, 0xAA08, NULL, NULL, "VIA EPIA-CN", board_via_epia_sp},
672 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, "Tyan Tomcat K7M", board_asus_a7v8x_mx},
673 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "asus", "p5a", "ASUS P5A", board_asus_p5a},
674 {0x1166, 0x0205, 0x1014, 0x0347, 0, 0, 0, 0, "ibm", "x3455", "IBM x3455", board_ibm_x3455},
675 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, "epox", "ep-bx3", "EPoX EP-BX3", board_epox_ep_bx3},
676 {0x8086, 0x1130, 0, 0, 0x105a, 0x0d30, 0x105a, 0x4d33, "acorp", "6a815epd", "Acorp 6A815EPD", board_acorp_6a815epd},
677 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe61", "Artec Group DBE61", board_artecgroup_dbe6x},
678 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe62", "Artec Group DBE62", board_artecgroup_dbe6x},
Uwe Hermann0ab42982008-12-22 16:40:45 +0000679 /* Note: There are >= 2 version of the Kontron 986LCD-M/mITX! */
Luc Verhaegenc5210162009-04-20 12:38:17 +0000680 {0x8086, 0x27b8, 0, 0, 0, 0, 0, 0, "kontron", "986lcd-m", "Kontron 986LCD-M", board_kontron_986lcd_m},
681 {0x10ec, 0x8168, 0x10ec, 0x8168, 0x104c, 0x8023, 0x104c, 0x8019, "kontron", "986lcd-m", "Kontron 986LCD-M", board_kontron_986lcd_m},
682 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, "BioStar P4M80-M4", board_biostar_p4m80_m4},
683 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, "GIGABYTE GA-7VT600", board_biostar_p4m80_m4},
684 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, "MSI K8T Neo2", w83627thf_gpio4_4_raise_2e},
685 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, "Intel D201GLY", wbsio_check_for_spi},
686 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, "MSI MS-7046", ich6_gpio19_raise},
687 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, "hp", "dl145_g3", "HP DL145 G3", board_hp_dl145_g3_enable},
688 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, "via", "pc3500g", "VIA PC3500G", it87xx_probe_spi_flash},
689 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000690};
691
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000692void print_supported_boards(void)
693{
694 int i;
695
696 printf("\nSupported mainboards (this list is not exhaustive!):\n\n");
697
Uwe Hermann23c3d952008-03-13 18:41:07 +0000698 for (i = 0; board_pciid_enables[i].name != NULL; i++) {
699 if (board_pciid_enables[i].lb_vendor != NULL) {
700 printf("%s (-m %s:%s)\n", board_pciid_enables[i].name,
701 board_pciid_enables[i].lb_vendor,
702 board_pciid_enables[i].lb_part);
703 } else {
704 printf("%s (autodetected)\n",
705 board_pciid_enables[i].name);
706 }
707 }
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000708
709 printf("\nSee also: http://coreboot.org/Flashrom\n");
710}
711
Uwe Hermannffec5f32007-08-23 16:08:21 +0000712/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000713 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +0000714 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000715 */
Uwe Hermann394131e2008-10-18 21:14:13 +0000716static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
717 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000718{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000719 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000720 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000721
Uwe Hermanna7e05482007-05-09 10:17:44 +0000722 for (; board->name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +0000723 if (vendor && (!board->lb_vendor
724 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000725 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000726
Peter Stuge0b9c5f32008-07-02 00:47:30 +0000727 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000728 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000729
Uwe Hermanna7e05482007-05-09 10:17:44 +0000730 if (!pci_dev_find(board->first_vendor, board->first_device))
731 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000732
Uwe Hermanna7e05482007-05-09 10:17:44 +0000733 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +0000734 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000735 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +0000736
737 if (vendor)
738 return board;
739
740 if (partmatch) {
741 /* a second entry has a matching part name */
742 printf("AMBIGUOUS BOARD NAME: %s\n", part);
743 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000744 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +0000745 printf("Please use the full -m vendor:part syntax.\n");
746 return NULL;
747 }
748 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000749 }
Uwe Hermann372eeb52007-12-04 21:49:06 +0000750
Peter Stuge6b53fed2008-01-27 16:21:21 +0000751 if (partmatch)
752 return partmatch;
753
Peter Stuge00019d92008-07-02 00:59:29 +0000754 printf("\nUnknown vendor:board from coreboot table or -m option: %s:%s\n\n", vendor, part);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000755 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000756}
757
Uwe Hermannffec5f32007-08-23 16:08:21 +0000758/**
759 * Match boards on PCI IDs and subsystem IDs.
760 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000761 */
762static struct board_pciid_enable *board_match_pci_card_ids(void)
763{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000764 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000765
Uwe Hermanna7e05482007-05-09 10:17:44 +0000766 for (; board->name; board++) {
767 if (!board->first_card_vendor || !board->first_card_device)
768 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000769
Uwe Hermanna7e05482007-05-09 10:17:44 +0000770 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +0000771 board->first_card_vendor,
772 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000773 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000774
Uwe Hermanna7e05482007-05-09 10:17:44 +0000775 if (board->second_vendor) {
776 if (board->second_card_vendor) {
777 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +0000778 board->second_device,
779 board->second_card_vendor,
780 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000781 continue;
782 } else {
783 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +0000784 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +0000785 continue;
786 }
787 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000788
Uwe Hermanna7e05482007-05-09 10:17:44 +0000789 return board;
790 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000791
Uwe Hermanna7e05482007-05-09 10:17:44 +0000792 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000793}
794
Uwe Hermann372eeb52007-12-04 21:49:06 +0000795int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000796{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000797 struct board_pciid_enable *board = NULL;
798 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000799
Peter Stuge6b53fed2008-01-27 16:21:21 +0000800 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000801 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000802
Uwe Hermanna7e05482007-05-09 10:17:44 +0000803 if (!board)
804 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000805
Uwe Hermanna7e05482007-05-09 10:17:44 +0000806 if (board) {
Uwe Hermann793bdcd2008-05-22 22:47:04 +0000807 printf("Found board \"%s\", enabling flash write... ",
Uwe Hermann394131e2008-10-18 21:14:13 +0000808 board->name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000809
Uwe Hermanna7e05482007-05-09 10:17:44 +0000810 ret = board->enable(board->name);
811 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +0000812 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +0000813 else
814 printf("OK.\n");
815 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000816
Uwe Hermanna7e05482007-05-09 10:17:44 +0000817 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000818}