blob: 940ecb92c8cd94218f2c1a2af27bb2f22ad0de54 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
Michael Karcherb3fe2fc2010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135}
136
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000162 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000163 WINBOND_W83627THF_ID = 0x82,
164};
165
166static const struct winbond_mux w83627hf_port2_mux[8] = {
167 {0x2A, 0x01, 0x01}, /* or MIDI */
168 {0x2B, 0x80, 0x80}, /* or SPI */
169 {0x2B, 0x40, 0x40}, /* or SPI */
170 {0x2B, 0x20, 0x20}, /* or power LED */
171 {0x2B, 0x10, 0x10}, /* or watchdog */
172 {0x2B, 0x08, 0x08}, /* or infra red */
173 {0x2B, 0x04, 0x04}, /* or infra red */
174 {0x2B, 0x03, 0x03} /* or IRQ1 input */
175};
176
177static const struct winbond_port w83627hf[3] = {
178 UNIMPLEMENTED_PORT,
179 {w83627hf_port2_mux, 0x08, 0, 0xF0},
180 UNIMPLEMENTED_PORT
181};
182
Michael Karcherea36c9c2010-06-27 15:07:52 +0000183static const struct winbond_mux w83627ehf_port2_mux[8] = {
184 {0x29, 0x06, 0x02}, /* or MIDI */
185 {0x29, 0x06, 0x02},
186 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
187 {0x24, 0x02, 0x00},
188 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
189 {0x2A, 0x01, 0x01},
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01}
192};
193
194static const struct winbond_port w83627ehf[6] = {
195 UNIMPLEMENTED_PORT,
196 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
197 UNIMPLEMENTED_PORT,
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT
201};
202
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000203static const struct winbond_mux w83627thf_port4_mux[8] = {
204 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
205 {0x2D, 0x02, 0x02}, /* or resume reset */
206 {0x2D, 0x04, 0x04}, /* or S3 input */
207 {0x2D, 0x08, 0x08}, /* or PSON# */
208 {0x2D, 0x10, 0x10}, /* or PWROK */
209 {0x2D, 0x20, 0x20}, /* or suspend LED */
210 {0x2D, 0x40, 0x40}, /* or panel switch input */
211 {0x2D, 0x80, 0x80} /* or panel switch output */
212};
213
214static const struct winbond_port w83627thf[5] = {
215 UNIMPLEMENTED_PORT, /* GPIO1 */
216 UNIMPLEMENTED_PORT, /* GPIO2 */
217 UNIMPLEMENTED_PORT, /* GPIO3 */
218 {w83627thf_port4_mux, 0x09, 1, 0xF4},
219 UNIMPLEMENTED_PORT /* GPIO5 */
220};
221
222static const struct winbond_chip winbond_chips[] = {
223 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000224 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000225 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
226};
227
228/* Detects which Winbond Super I/O is responding at the given base
229 address, but takes no effort to make sure the chip is really a
230 Winbond Super I/O */
231
232static const struct winbond_chip * winbond_superio_detect(uint16_t base)
233{
234 uint8_t chipid;
235 const struct winbond_chip * chip = NULL;
236 int i;
237
238 w836xx_ext_enter(base);
239 chipid = sio_read(base, 0x20);
240 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
241 if (winbond_chips[i].device_id == chipid)
242 {
243 chip = &winbond_chips[i];
244 break;
245 }
246
247 w836xx_ext_leave(base);
248 return chip;
249}
250
251/* The chipid parameter goes away as soon as we have Super I/O matching in the
252 board enable table. The call to winbond_superio_detect goes away as
253 soon as we have generic Super I/O detection code. */
254static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
255 int pin, int raise)
256{
257 const struct winbond_chip * chip = NULL;
258 const struct winbond_port * gpio;
259 int port = pin / 10;
260 int bit = pin % 10;
261
262 chip = winbond_superio_detect(base);
263 if (!chip) {
264 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
265 return -1;
266 }
267 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
268 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
269 pin);
270 return -1;
271 }
272
273 gpio = &chip->port[port - 1];
274
275 if (gpio->ldn == 0) {
276 msg_perr("\nERROR: GPIO%d is not supported yet on this"
277 " winbond chip\n", port);
278 return -1;
279 }
280
281 w836xx_ext_enter(base);
282
283 /* Select logical device */
284 sio_write(base, 0x07, gpio->ldn);
285
286 /* Activate logical device. */
287 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
288
289 /* Select GPIO function of that pin */
290 if (gpio->mux && gpio->mux[bit].reg)
291 sio_mask(base, gpio->mux[bit].reg,
292 gpio->mux[bit].data, gpio->mux[bit].mask);
293
294 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
295 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
296 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
297
298 w836xx_ext_leave(base);
299
300 return 0;
301}
302
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000303/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000304 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000305 *
306 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000307 * - Agami Aruma
308 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000309 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000310static int w83627hf_gpio24_raise_2e()
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000311{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000312 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000313}
314
315/**
Michael Karcherea36c9c2010-06-27 15:07:52 +0000316 * Winbond W83627EHF: Raise GPIO24.
317 *
318 * Suited for:
319 * - Asus A8N VM CSM
320 */
321static int w83627ehf_gpio24_raise_2e()
322{
323 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
324}
325
326/**
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000327 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000328 *
329 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000330 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000331 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000332static int w83627thf_gpio44_raise_2e()
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000333{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000334 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000335}
336
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000337/**
338 * Winbond W83627THF: Raise GPIO 44.
339 *
340 * Suited for:
341 * - MSI K8N Neo3
342 */
343static int w83627thf_gpio44_raise_4e()
Peter Stugecce26822008-07-21 17:48:40 +0000344{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000345 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000346}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000347
Uwe Hermannffec5f32007-08-23 16:08:21 +0000348/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000349 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000350 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000351static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000352{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000353 w836xx_ext_enter(port);
354 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000355 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000356 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000357 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000358 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000359}
360
361/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000362 * Suited for:
363 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
364 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
365 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
366 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
367 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000368 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000369static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000370{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000371 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000372
Luc Verhaegen73d21192009-12-23 00:54:26 +0000373 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000374}
375
Luc Verhaegen21f54962010-01-20 14:45:07 +0000376/**
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000377 * Suited for:
378 * - Termtek TK-3370 (rev. 2.5b)
379 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000380static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000381{
382 w836xx_memw_enable(0x4E);
383
384 return 0;
385}
386
387/**
Luc Verhaegen21f54962010-01-20 14:45:07 +0000388 *
389 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000390static int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000391{
392 enter_conf_mode_ite(port);
393 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
394 exit_conf_mode_ite(port);
395
396 return 0;
397}
398
399/**
400 * Suited for:
401 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
402 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
403 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
404 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
405 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
406 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
407 *
Uwe Hermann43959702010-03-13 17:28:29 +0000408 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000409 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000410static int it8705f_write_enable_2e(void)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000411{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000412 return it8705f_write_enable(0x2e);
Luc Verhaegen21f54962010-01-20 14:45:07 +0000413}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000414
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000415static int pc87360_gpio_set(uint8_t gpio, int raise)
416{
417 static const int bankbase[] = {0, 4, 8, 10, 12};
418 int gpio_bank = gpio / 8;
419 int gpio_pin = gpio % 8;
420 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000421 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000422
Uwe Hermann43959702010-03-13 17:28:29 +0000423 if (gpio_bank > 4) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000424 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000425 return -1;
426 }
427
428 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000429 if (id != 0xE1) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000430 msg_perr("PC87360: unexpected ID %02x\n", id);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000431 return -1;
432 }
433
Uwe Hermann43959702010-03-13 17:28:29 +0000434 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000435 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000436 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000437 msg_perr("PC87360: invalid GPIO base address %04x\n",
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000438 baseport);
439 return -1;
440 }
441 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000442 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000443 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
444
445 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000446 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000447 val |= 1 << gpio_pin;
448 else
449 val &= ~(1 << gpio_pin);
450 OUTB(val, baseport + bankbase[gpio_bank]);
451
452 return 0;
453}
454
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000455/**
456 * VT823x: Set one of the GPIO pins.
457 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000458static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000459{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000460 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000461 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000462 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000463
Luc Verhaegen73d21192009-12-23 00:54:26 +0000464 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
465 switch (dev->device_id) {
466 case 0x3177: /* VT8235 */
467 case 0x3227: /* VT8237R */
468 case 0x3337: /* VT8237A */
469 break;
470 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000471 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000472 return -1;
473 }
474
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000475 if ((gpio >= 12) && (gpio <= 15)) {
476 /* GPIO12-15 -> output */
477 val = pci_read_byte(dev, 0xE4);
478 val |= 0x10;
479 pci_write_byte(dev, 0xE4, val);
480 } else if (gpio == 9) {
481 /* GPIO9 -> Output */
482 val = pci_read_byte(dev, 0xE4);
483 val |= 0x20;
484 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000485 } else if (gpio == 5) {
486 val = pci_read_byte(dev, 0xE4);
487 val |= 0x01;
488 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000489 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000490 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000491 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000492 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000493 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000494
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000495 /* We need the I/O Base Address for this board's flash enable. */
496 base = pci_read_word(dev, 0x88) & 0xff80;
497
David Bartleyf58d3642009-12-09 07:53:01 +0000498 offset = 0x4C + gpio / 8;
499 bit = 0x01 << (gpio % 8);
500
501 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000502 if (raise)
503 val |= bit;
504 else
505 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000506 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000507
Uwe Hermanna7e05482007-05-09 10:17:44 +0000508 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000509}
510
Uwe Hermannffec5f32007-08-23 16:08:21 +0000511/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000512 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000513 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000514static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000515{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000516 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
517 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000518}
519
520/**
Michael Karcherbcd25562010-06-12 17:27:44 +0000521 * Suited for VIA EPIA EK & N & NL.
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000522 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000523static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000524{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000525 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000526}
527
528/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000529 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
Luc Verhaegen73d21192009-12-23 00:54:26 +0000530 *
531 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
532 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000533 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000534static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000535{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000536 return via_vt823x_gpio_set(15, 1);
537}
538
539/**
540 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
541 *
542 * Suited for:
543 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
544 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
545 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000546static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000547{
548 int ret;
549
550 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000551 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000552
Luc Verhaegen73d21192009-12-23 00:54:26 +0000553 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000554}
555
556/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000557 * Suited for ASUS P5A.
558 *
559 * This is rather nasty code, but there's no way to do this cleanly.
560 * We're basically talking to some unknown device on SMBus, my guess
561 * is that it is the Winbond W83781D that lives near the DIP BIOS.
562 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000563static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000564{
565 uint8_t tmp;
566 int i;
567
568#define ASUSP5A_LOOP 5000
569
Andriy Gapon65c1b862008-05-22 13:22:45 +0000570 OUTB(0x00, 0xE807);
571 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000572
Andriy Gapon65c1b862008-05-22 13:22:45 +0000573 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000574
575 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000576 OUTB(0xE1, 0xFF);
577 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000578 break;
579 }
580
581 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000582 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000583 return -1;
584 }
585
Andriy Gapon65c1b862008-05-22 13:22:45 +0000586 OUTB(0x20, 0xE801);
587 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000588
Andriy Gapon65c1b862008-05-22 13:22:45 +0000589 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000590
591 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000592 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000593 if (tmp & 0x70)
594 break;
595 }
596
597 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000598 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000599 return -1;
600 }
601
Andriy Gapon65c1b862008-05-22 13:22:45 +0000602 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000603 tmp &= ~0x02;
604
Andriy Gapon65c1b862008-05-22 13:22:45 +0000605 OUTB(0x00, 0xE807);
606 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000607
Andriy Gapon65c1b862008-05-22 13:22:45 +0000608 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000609
Andriy Gapon65c1b862008-05-22 13:22:45 +0000610 OUTB(0xFF, 0xE800);
611 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000612
Andriy Gapon65c1b862008-05-22 13:22:45 +0000613 OUTB(0x20, 0xE801);
614 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000615
Andriy Gapon65c1b862008-05-22 13:22:45 +0000616 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000617
618 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000619 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000620 if (tmp & 0x70)
621 break;
622 }
623
624 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000625 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000626 return -1;
627 }
628
629 return 0;
630}
631
Luc Verhaegena7e30502009-12-09 11:39:02 +0000632/*
633 * Set GPIO lines in the Broadcom HT-1000 southbridge.
634 *
635 * It's not a Super I/O but it uses the same index/data port method.
636 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000637static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000638{
639 /* GPIO 0 reg from PM regs */
640 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
641 sio_mask(0xcd6, 0x44, 0x24, 0x24);
642
643 return 0;
644}
645
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000646static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000647{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000648 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000649 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000650
651 return 0;
652}
653
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000654/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000655 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000656 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000657static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000658{
659 struct pci_dev *dev;
660
661 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
662 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000663 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000664 return -1;
665 }
666
667 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
668 pci_write_byte(dev, 0x92, 0);
669
670 return 0;
671}
672
673/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000674 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000675 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000676static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000677{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000678 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000679 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000680 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000681 uint8_t tmp;
682
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000683 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000684 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000685 return -1;
686 }
687
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000688 /* First, check the ISA Bridge */
689 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000690 switch (dev->device_id) {
691 case 0x0030: /* CK804 */
692 case 0x0050: /* MCP04 */
693 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000694 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000695 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000696 case 0x0260: /* MCP51 */
697 case 0x0364: /* MCP55 */
698 /* find SMBus controller on *this* southbridge */
699 /* The infamous Tyan S2915-E has two south bridges; they are
700 easily told apart from each other by the class of the
701 LPC bridge, but have the same SMBus bridge IDs */
702 if (dev->func != 0) {
703 msg_perr("MCP LPC bridge at unexpected function"
704 " number %d\n", dev->func);
705 return -1;
706 }
707
708 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
709 if (!dev) {
710 msg_perr("MCP SMBus controller could not be found\n");
711 return -1;
712 }
713 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
714 if (devclass != 0x0C05) {
715 msg_perr("Unexpected device class %04x for SMBus"
716 " controller\n", devclass);
717 return -1;
718 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000719 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000720 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000721 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000722 return -1;
723 }
724
725 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
726 base += 0xC0;
727
728 tmp = INB(base + gpio);
729 tmp &= ~0x0F; /* null lower nibble */
730 tmp |= 0x04; /* gpio -> output. */
731 if (raise)
732 tmp |= 0x01;
733 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000734
735 return 0;
736}
737
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000738/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000739 * Suited for ASUS A8N-LA: nVidia MCP51.
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000740 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000741 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000742static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000743{
744 return nvidia_mcp_gpio_set(0x00, 1);
745}
746
747/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000748 * Suited for Abit KN8 Ultra: nVidia CK804.
749 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000750static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000751{
752 return nvidia_mcp_gpio_set(0x02, 0);
753}
754
755/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000756 * Suited for MSI K8N Neo4: NVIDIA CK804.
757 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000758 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000759static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000760{
761 return nvidia_mcp_gpio_set(0x02, 1);
762}
763
Michael Karcher2ead2e22010-06-01 16:09:06 +0000764
765/**
766 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
767 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
768 * board. We can't tell the SMBus logical devices apart, but we
769 * can tell the LPC bridge functions apart.
770 * We need to choose the SMBus bridge next to the LPC bridge with
771 * ID 0x364 and the "LPC bridge" class.
772 * b) #TBL is hardwired on that board to a pull-down. It can be
773 * overridden by connecting the two solder points next to F2.
774 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000775static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000776{
777 return nvidia_mcp_gpio_set(0x05, 1);
778}
779
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000780/**
Michael Karcher8f10d242010-04-11 21:01:06 +0000781 * Suited for Abit NF7-S: NVIDIA CK804.
782 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000783static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000784{
785 return nvidia_mcp_gpio_set(0x08, 1);
786}
787
788/**
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000789 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
790 */
Michael Karcher51825082010-06-12 23:14:03 +0000791static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000792{
793 return nvidia_mcp_gpio_set(0x0c, 1);
794}
795
796/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000797 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
798 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000799static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000800{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000801 return nvidia_mcp_gpio_set(0x10, 1);
802}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000803
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000804/**
805 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
806 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000807static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000808{
809 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000810}
811
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000812/**
813 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
814 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000815static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000816{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000817 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000818}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000819
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000820/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000821 * Suited for Artec Group DBE61 and DBE62.
822 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000823static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000824{
825#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
826#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
827#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
828#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
829#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
830#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
831#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
832#define DBE6x_BOOT_LOC_FLASH (2)
833#define DBE6x_BOOT_LOC_FWHUB (3)
834
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000835 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000836 unsigned long boot_loc;
837
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000838 /* Geode only has a single core */
839 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000840 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000841
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000842 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000843
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000844 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000845 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
846 boot_loc = DBE6x_BOOT_LOC_FWHUB;
847 else
848 boot_loc = DBE6x_BOOT_LOC_FLASH;
849
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000850 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
851 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000852 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000853
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000854 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000855
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000856 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000857
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000858 return 0;
859}
860
Uwe Hermann93f66db2008-05-22 21:19:38 +0000861/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000862 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000863 */
864static int intel_piix4_gpo_set(unsigned int gpo, int raise)
865{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000866 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000867 struct pci_dev *dev;
868 uint32_t tmp, base;
869
870 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
871 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000872 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000873 return -1;
874 }
875
876 /* sanity check */
877 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000878 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000879 return -1;
880 }
881
882 /* these are dual function pins which are most likely in use already */
883 if (((gpo >= 1) && (gpo <= 7)) ||
884 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000885 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000886 return -1;
887 }
888
889 /* dual function that need special enable. */
890 if ((gpo >= 22) && (gpo <= 26)) {
891 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
892 switch (gpo) {
893 case 22: /* XBUS: XDIR#/GPO22 */
894 case 23: /* XBUS: XOE#/GPO23 */
895 tmp |= 1 << 28;
896 break;
897 case 24: /* RTCSS#/GPO24 */
898 tmp |= 1 << 29;
899 break;
900 case 25: /* RTCALE/GPO25 */
901 tmp |= 1 << 30;
902 break;
903 case 26: /* KBCSS#/GPO26 */
904 tmp |= 1 << 31;
905 break;
906 }
907 pci_write_long(dev, 0xB0, tmp);
908 }
909
910 /* GPO {0,8,27,28,30} are always available. */
911
912 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
913 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000914 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000915 return -1;
916 }
917
918 /* PM IO base */
919 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
920
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000921 gpo_byte = gpo >> 3;
922 gpo_bit = gpo & 7;
923 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000924 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000925 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000926 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000927 tmp &= ~(0x01 << gpo_bit);
928 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000929
930 return 0;
931}
932
933/**
934 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
935 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000936static int board_epox_ep_bx3(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +0000937{
938 return intel_piix4_gpo_set(22, 1);
939}
940
941/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000942 * Suited for Intel SE440BX-2
943 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000944static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +0000945{
946 return intel_piix4_gpo_set(27, 0);
947}
948
949/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000950 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000951 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000952static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000953{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000954 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000955 static struct {
956 uint16_t id;
957 uint8_t base_reg;
958 uint32_t bank0;
959 uint32_t bank1;
960 uint32_t bank2;
961 } intel_ich_gpio_table[] = {
962 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
963 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
964 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
965 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
966 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
967 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
968 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
969 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
970 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
971 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
972 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
973 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
974 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
975 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
976 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
977 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
978 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
979 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
980 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
981 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
982 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
983 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
984 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
985 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
986 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
987 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
988 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
989 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
990 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
991 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
992 {0, 0, 0, 0, 0} /* end marker */
993 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000994
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000995 struct pci_dev *dev;
996 uint16_t base;
997 uint32_t tmp;
998 int i, allowed;
999
1000 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001001 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001002 uint16_t device_class;
1003 /* libpci before version 2.2.4 does not store class info. */
1004 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001005 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001006 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001007 /* Is this device in our list? */
1008 for (i = 0; intel_ich_gpio_table[i].id; i++)
1009 if (dev->device_id == intel_ich_gpio_table[i].id)
1010 break;
1011
1012 if (intel_ich_gpio_table[i].id)
1013 break;
1014 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001015 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001016
Uwe Hermann93f66db2008-05-22 21:19:38 +00001017 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001018 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001019 return -1;
1020 }
1021
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001022 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1023 strapped to zero. From some mobile ICH9 version on, this becomes
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001024 6:1. The mask below catches all. */
1025 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001026
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001027 /* check whether the line is allowed */
1028 if (gpio < 32)
1029 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1030 else if (gpio < 64)
1031 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1032 else
1033 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1034
1035 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001036 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001037 " setting GPIO%02d\n", gpio);
1038 return -1;
1039 }
1040
Sean Nelson316a29f2010-05-07 20:09:04 +00001041 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001042 raise ? "Rais" : "Dropp", gpio);
1043
1044 if (gpio < 32) {
1045 /* Set line to GPIO */
1046 tmp = INL(base);
1047 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1048 if ((gpio == 28) &&
1049 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1050 tmp |= 1 << 27;
1051 else
1052 tmp |= 1 << gpio;
1053 OUTL(tmp, base);
1054
1055 /* As soon as we are talking to ICH8 and above, this register
1056 decides whether we can set the gpio or not. */
1057 if (dev->device_id > 0x2800) {
1058 tmp = INL(base);
1059 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001060 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001061 " does not allow setting GPIO%02d\n",
1062 gpio);
1063 return -1;
1064 }
1065 }
1066
1067 /* Set GPIO to OUTPUT */
1068 tmp = INL(base + 0x04);
1069 tmp &= ~(1 << gpio);
1070 OUTL(tmp, base + 0x04);
1071
1072 /* Raise GPIO line */
1073 tmp = INL(base + 0x0C);
1074 if (raise)
1075 tmp |= 1 << gpio;
1076 else
1077 tmp &= ~(1 << gpio);
1078 OUTL(tmp, base + 0x0C);
1079 } else if (gpio < 64) {
1080 gpio -= 32;
1081
1082 /* Set line to GPIO */
1083 tmp = INL(base + 0x30);
1084 tmp |= 1 << gpio;
1085 OUTL(tmp, base + 0x30);
1086
1087 /* As soon as we are talking to ICH8 and above, this register
1088 decides whether we can set the gpio or not. */
1089 if (dev->device_id > 0x2800) {
1090 tmp = INL(base + 30);
1091 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001092 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001093 " does not allow setting GPIO%02d\n",
1094 gpio + 32);
1095 return -1;
1096 }
1097 }
1098
1099 /* Set GPIO to OUTPUT */
1100 tmp = INL(base + 0x34);
1101 tmp &= ~(1 << gpio);
1102 OUTL(tmp, base + 0x34);
1103
1104 /* Raise GPIO line */
1105 tmp = INL(base + 0x38);
1106 if (raise)
1107 tmp |= 1 << gpio;
1108 else
1109 tmp &= ~(1 << gpio);
1110 OUTL(tmp, base + 0x38);
1111 } else {
1112 gpio -= 64;
1113
1114 /* Set line to GPIO */
1115 tmp = INL(base + 0x40);
1116 tmp |= 1 << gpio;
1117 OUTL(tmp, base + 0x40);
1118
1119 tmp = INL(base + 40);
1120 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001121 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001122 "not allow setting GPIO%02d\n", gpio + 64);
1123 return -1;
1124 }
1125
1126 /* Set GPIO to OUTPUT */
1127 tmp = INL(base + 0x44);
1128 tmp &= ~(1 << gpio);
1129 OUTL(tmp, base + 0x44);
1130
1131 /* Raise GPIO line */
1132 tmp = INL(base + 0x48);
1133 if (raise)
1134 tmp |= 1 << gpio;
1135 else
1136 tmp &= ~(1 << gpio);
1137 OUTL(tmp, base + 0x48);
1138 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001139
1140 return 0;
1141}
1142
1143/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001144 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001145 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001146 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001147static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001148{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001149 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001150}
1151
Peter Stuge09c13332009-02-02 22:55:26 +00001152/**
James Lancaster998c9dc2010-03-19 22:39:24 +00001153 * Suited for ASUS A8JM: Intel 945 + ICH7
1154 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001155static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001156{
1157 return intel_ich_gpio_set(34, 1);
1158}
1159
1160/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001161 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001162 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001163static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001164{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001165 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001166}
1167
1168/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001169 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001170 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1171 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1172 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +00001173 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001174static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001175{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001176 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001177}
1178
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001179/**
Michael Karcher03b80e92010-03-07 16:32:32 +00001180 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001181 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1182 * - ASUS P4B533-E: socket478 + 845E + ICH4
1183 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001184 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001185static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001186{
1187 return intel_ich_gpio_set(22, 1);
1188}
1189
1190/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001191 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1192 */
1193
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001194static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001195{
1196 int ret;
1197 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1198 if (!ret)
1199 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1200 if (!ret)
1201 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1202 return ret;
1203}
1204
1205/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001206 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001207 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001208 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001209 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001210static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001211{
1212 return intel_ich_gpio_set(23, 1);
1213}
1214
1215/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001216 * Suited for IBase MB899: i945GM + ICH7.
1217 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001218static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001219{
1220 return intel_ich_gpio_set(26, 1);
1221}
1222
1223/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001224 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1225 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001226static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001227{
1228 int ret;
1229
1230 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1231 ret = intel_ich_gpio_set(22, 1);
1232 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1233 ret = intel_ich_gpio_set(23, 1);
1234
1235 return ret;
1236}
1237
1238/**
1239 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1240 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001241static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001242{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001243 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001244
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001245 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1246 if (!ret)
1247 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001248
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001249 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001250}
1251
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001252/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001253 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1254 */
Michael Karcher06477332010-03-19 22:49:09 +00001255static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001256{
Michael Karcher06477332010-03-19 22:49:09 +00001257 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001258 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001259 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001260
1261 /* VT82C686 Power management */
1262 dev = pci_dev_find(0x1106, 0x3057);
1263 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001264 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001265 return -1;
1266 }
1267
Sean Nelson316a29f2010-05-07 20:09:04 +00001268 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001269 raise ? "Rais" : "Dropp", gpio);
1270
1271 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001272 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001273 switch(gpio)
1274 {
1275 case 0:
1276 tmp &= ~0x03;
1277 break;
1278 case 1:
1279 tmp |= 0x04;
1280 break;
1281 case 2:
1282 tmp |= 0x08;
1283 break;
1284 case 3:
1285 tmp |= 0x10;
1286 break;
1287 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001288 pci_write_byte(dev, 0x54, tmp);
1289
1290 /* PM IO base */
1291 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1292
1293 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001294 tmp = INL(base + 0x4C);
1295 if (raise)
1296 tmp |= 1U << gpio;
1297 else
1298 tmp &= ~(1U << gpio);
1299 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001300
1301 return 0;
1302}
1303
Michael Karcher9f9e6132010-01-09 17:36:06 +00001304/**
Michael Karcher98eff462010-03-24 22:55:56 +00001305 * Suited for Abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001306 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001307static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001308{
1309 return via_apollo_gpo_set(4, 0);
1310}
1311
1312/**
Michael Karcher06477332010-03-19 22:49:09 +00001313 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1314 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001315static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001316{
1317 return via_apollo_gpo_set(0, 0);
1318}
1319
1320/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001321 * Enable some GPIO pin on SiS southbridge.
1322 * Suited for MSI 651M-L: SiS651 / SiS962
1323 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001324static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001325{
1326 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001327 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001328
1329 dev = pci_dev_find(0x1039, 0x0962);
1330 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001331 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001332 return 1;
1333 }
1334
1335 /* Registers 68 and 64 seem like bitmaps */
1336 base = pci_read_word(dev, 0x74);
1337 temp = INW(base + 0x68);
1338 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001339 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001340
1341 temp = INW(base + 0x64);
1342 temp |= (1 << 0); /* Raise output? */
1343 OUTW(temp, base + 0x64);
1344
1345 w836xx_memw_enable(0x2E);
1346
1347 return 0;
1348}
1349
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001350/**
Michael Gold6d52e472009-06-19 13:00:24 +00001351 * Find the runtime registers of an SMSC Super I/O, after verifying its
1352 * chip ID.
1353 *
1354 * Returns the base port of the runtime register block, or 0 on error.
1355 */
1356static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1357 uint8_t logical_device)
1358{
1359 uint16_t rt_port = 0;
1360
1361 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001362 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001363 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001364 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001365 goto out;
1366 }
1367
1368 /* If the runtime block is active, get its address. */
1369 sio_write(sio_port, 0x07, logical_device);
1370 if (sio_read(sio_port, 0x30) & 1) {
1371 rt_port = (sio_read(sio_port, 0x60) << 8)
1372 | sio_read(sio_port, 0x61);
1373 }
1374
1375 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001376 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001377 "Super I/O runtime interface not available.\n");
1378 }
1379out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001380 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001381 return rt_port;
1382}
1383
1384/**
1385 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1386 * connected to GP30 on the Super I/O, and TBL# is always high.
1387 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001388static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001389{
1390 struct pci_dev *dev;
1391 uint16_t rt_port;
1392 uint8_t val;
1393
1394 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1395 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001396 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001397 return -1;
1398 }
1399
Uwe Hermann1432a602009-06-28 23:26:37 +00001400 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001401 if (rt_port == 0)
1402 return -1;
1403
1404 /* Configure the GPIO pin. */
1405 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001406 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001407 OUTB(val, rt_port + 0x33);
1408
1409 /* Disable write protection. */
1410 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001411 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001412 OUTB(val, rt_port + 0x4d);
1413
1414 return 0;
1415}
1416
1417/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001418 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001419 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001420static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001421{
1422 uint16_t id, base;
1423 uint8_t tmp;
1424
1425 /* find the IT8703F */
1426 w836xx_ext_enter(0x2E);
1427 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1428 w836xx_ext_leave(0x2E);
1429
1430 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001431 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001432 return -1;
1433 }
1434
1435 /* Get the GP567 IO base */
1436 w836xx_ext_enter(0x2E);
1437 sio_write(0x2E, 0x07, 0x0C);
1438 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1439 w836xx_ext_leave(0x2E);
1440
1441 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001442 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001443 " Base.\n");
1444 return -1;
1445 }
1446
1447 /* Raise GP51. */
1448 tmp = INB(base);
1449 tmp |= 0x02;
1450 OUTB(tmp, base);
1451
1452 return 0;
1453}
1454
Luc Verhaegen72272912009-09-01 21:22:23 +00001455/*
1456 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1457 * There is only some limited checking on the port numbers.
1458 */
Uwe Hermann43959702010-03-13 17:28:29 +00001459static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001460{
1461 unsigned int port;
1462 uint16_t id, base;
1463 uint8_t tmp;
1464
1465 port = line / 10;
1466 port--;
1467 line %= 10;
1468
1469 /* Check line */
1470 if ((port > 4) || /* also catches unsigned -1 */
1471 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001472 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001473 return -1;
1474 }
1475
1476 /* find the IT8712F */
1477 enter_conf_mode_ite(0x2E);
1478 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1479 exit_conf_mode_ite(0x2E);
1480
1481 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001482 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001483 return -1;
1484 }
1485
1486 /* Get the GPIO base */
1487 enter_conf_mode_ite(0x2E);
1488 sio_write(0x2E, 0x07, 0x07);
1489 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1490 exit_conf_mode_ite(0x2E);
1491
1492 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001493 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001494 " Base.\n");
1495 return -1;
1496 }
1497
1498 /* set GPIO. */
1499 tmp = INB(base + port);
1500 if (raise)
1501 tmp |= 1 << line;
1502 else
1503 tmp &= ~(1 << line);
1504 OUTB(tmp, base + port);
1505
1506 return 0;
1507}
1508
1509/**
Russ Dillbd622d12010-03-09 16:57:06 +00001510 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001511 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1512 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001513 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001514static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001515{
1516 return it8712f_gpio_set(32, 1);
1517}
1518
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001519#endif
1520
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001521/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001522 * Below is the list of boards which need a special "board enable" code in
1523 * flashrom before their ROM chip can be accessed/written to.
1524 *
1525 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1526 * to the respective tables in print.c. Thanks!
1527 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001528 * We use 2 sets of IDs here, you're free to choose which is which. This
1529 * is to provide a very high degree of certainty when matching a board on
1530 * the basis of subsystem/card IDs. As not every vendor handles
1531 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001532 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001533 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001534 * NULLed if they don't identify the board fully and if you can't use DMI.
1535 * But please take care to provide an as complete set of pci ids as possible;
1536 * autodetection is the preferred behaviour and we would like to make sure that
1537 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001538 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001539 * If PCI IDs are not sufficient for board matching, the match can be further
1540 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001541 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001542 * substring match, unless it is anchored to the beginning (with a ^ in front)
1543 * or the end (with a $ at the end). Both anchors may be specified at the
1544 * same time to match the full field.
1545 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001546 * When a board is matched through DMI, the first and second main PCI IDs
1547 * and the first subsystem PCI ID have to match as well. If you specify the
1548 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1549 * subsystem ID of that device is indeed zero.
1550 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001551 * The coreboot ids are used two fold. When running with a coreboot firmware,
1552 * the ids uniquely matches the coreboot board identification string. When a
1553 * legacy bios is installed and when autodetection is not possible, these ids
1554 * can be used to identify the board through the -m command line argument.
1555 *
1556 * When a board is identified through its coreboot ids (in both cases), the
1557 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001558 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001559
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001560/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001561struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001562
Michael Karcher0bdc0922010-02-28 01:33:48 +00001563 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001564#if defined(__i386__) || defined(__x86_64__)
Sean Nelsonc94746d2010-03-19 23:00:07 +00001565 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001566 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001567 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001568 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher8f10d242010-04-11 21:01:06 +00001569 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Michael Karcher98eff462010-03-24 22:55:56 +00001570 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001571 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001572 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001573 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001574 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1575 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1576 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001577 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001578 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001579 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001580 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001581 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001582 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001583 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001584 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcherea36c9c2010-06-27 15:07:52 +00001585 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio24_raise_2e},
Michael Karcherb2184c12010-03-07 16:42:55 +00001586 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001587 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001588 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001589 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001590 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001591 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001592 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1593 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1594 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1595 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1596 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1597 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1598 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1599 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1600 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1601 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001602 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001603 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001604 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001605 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1606 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001607 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001608 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001609 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001610 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1611 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001612 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001613 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001614 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001615 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001616 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001617 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001618 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001619 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1620 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001621 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001622 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Michael Karcherbcd80cd2010-06-27 15:07:49 +00001623 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001624 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001625 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001626 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1627 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1628 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001629 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001630 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001631 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001632 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00001633 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001634 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1635 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001636#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001637 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001638};
1639
Uwe Hermannffec5f32007-08-23 16:08:21 +00001640/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001641 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001642 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001643 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001644static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1645 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001646{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001647 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001648 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001649
Uwe Hermanna93045c2009-05-09 00:47:04 +00001650 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001651 if (vendor && (!board->lb_vendor
1652 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001653 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001654
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001655 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001656 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001657
Uwe Hermanna7e05482007-05-09 10:17:44 +00001658 if (!pci_dev_find(board->first_vendor, board->first_device))
1659 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001660
Uwe Hermanna7e05482007-05-09 10:17:44 +00001661 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001662 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001663 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001664
1665 if (vendor)
1666 return board;
1667
1668 if (partmatch) {
1669 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001670 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1671 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001672 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001673 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001674 return NULL;
1675 }
1676 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001677 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001678
Peter Stuge6b53fed2008-01-27 16:21:21 +00001679 if (partmatch)
1680 return partmatch;
1681
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001682 if (!partvendor_from_cbtable) {
1683 /* Only warn if the mainboard type was not gathered from the
1684 * coreboot table. If it was, the coreboot implementor is
1685 * expected to fix flashrom, too.
1686 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001687 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001688 vendor, part);
1689 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001690 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001691}
1692
Uwe Hermannffec5f32007-08-23 16:08:21 +00001693/**
1694 * Match boards on PCI IDs and subsystem IDs.
1695 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001696 */
1697static struct board_pciid_enable *board_match_pci_card_ids(void)
1698{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001699 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001700
Uwe Hermanna93045c2009-05-09 00:47:04 +00001701 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001702 if ((!board->first_card_vendor || !board->first_card_device) &&
1703 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001704 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001705
Uwe Hermanna7e05482007-05-09 10:17:44 +00001706 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001707 board->first_card_vendor,
1708 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001709 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001710
Uwe Hermanna7e05482007-05-09 10:17:44 +00001711 if (board->second_vendor) {
1712 if (board->second_card_vendor) {
1713 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001714 board->second_device,
1715 board->second_card_vendor,
1716 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001717 continue;
1718 } else {
1719 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001720 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001721 continue;
1722 }
1723 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001724
Michael Karcher6701ee82010-01-20 14:14:11 +00001725 if (board->dmi_pattern) {
1726 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001727 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001728 " DMI info unavailable.\n",
1729 board->vendor_name, board->board_name);
1730 continue;
1731 } else {
1732 if (!dmi_match(board->dmi_pattern))
1733 continue;
1734 }
1735 }
1736
Uwe Hermanna7e05482007-05-09 10:17:44 +00001737 return board;
1738 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001739
Uwe Hermanna7e05482007-05-09 10:17:44 +00001740 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001741}
1742
Uwe Hermann372eeb52007-12-04 21:49:06 +00001743int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001744{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001745 struct board_pciid_enable *board = NULL;
1746 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001747
Peter Stuge6b53fed2008-01-27 16:21:21 +00001748 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001749 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001750
Uwe Hermanna7e05482007-05-09 10:17:44 +00001751 if (!board)
1752 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001753
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001754 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001755 if (!force_boardenable) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001756 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001757 "code has not been tested, and thus will not not be executed by default.\n"
1758 "Depending on your hardware environment, erasing, writing or even probing\n"
1759 "can fail without running the board specific code.\n\n"
1760 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001761 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001762 board->vendor_name, board->board_name);
1763 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001764 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001765 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001766 "Please report success/failure to flashrom@flashrom.org.\n");
1767 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001768 }
1769
Uwe Hermanna7e05482007-05-09 10:17:44 +00001770 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001771 if (board->max_rom_decode_parallel)
1772 max_rom_decode.parallel =
1773 board->max_rom_decode_parallel * 1024;
1774
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001775 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001776 msg_pinfo("Disabling flash write protection for "
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001777 "board \"%s %s\"... ", board->vendor_name,
1778 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001779
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001780 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001781 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001782 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001783 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001784 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001785 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001786 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001787
Uwe Hermanna7e05482007-05-09 10:17:44 +00001788 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001789}