blob: c4d0eb73f8088312a2926a243864e8ef629600e0 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000017 */
18
19/*
20 * Contains the board specific flash enables.
21 */
22
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +000023#include <strings.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000024#include <string.h>
Felix Singerd1ab7d22022-08-19 03:03:47 +020025#include <stdbool.h>
Stefan Taunerb4e06bd2012-08-20 00:24:22 +000026#include <stdlib.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000028#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000029#include "hwaccess.h"
Thomas Heijligena0655202021-12-14 16:36:05 +010030#include "hwaccess_x86_io.h"
Thomas Heijligend96c97c2021-11-02 21:03:00 +010031#include "platform/pci.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000032
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000033#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000035 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000036 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000037/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000038void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000039{
Andriy Gapon65c1b862008-05-22 13:22:45 +000040 OUTB(0x87, port);
41 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000043
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000045void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046{
Andriy Gapon65c1b862008-05-22 13:22:45 +000047 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000048}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000049
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050/* Generic Super I/O helper functions */
51uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000053 OUTB(reg, port);
54 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000056
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000059 OUTB(reg, port);
60 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000062
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000063void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000064{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000065 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000066
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000067 OUTB(reg, port);
68 tmp = INB(port + 1) & ~mask;
69 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000070}
71
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +000072/* Winbond W83697 documentation indicates that the index register has to be written for each access. */
Jacob Garberbeeb8bc2019-06-21 15:24:17 -060073static void sio_mask_alzheimer(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +000074{
75 uint8_t tmp;
76
77 OUTB(reg, port);
78 tmp = INB(port + 1) & ~mask;
79 OUTB(reg, port);
80 OUTB(tmp | (data & mask), port + 1);
81}
82
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083/* Not used yet. */
84#if 0
85static int enable_flash_decode_superio(void)
86{
87 int ret;
88 uint8_t tmp;
89
90 switch (superio.vendor) {
91 case SUPERIO_VENDOR_NONE:
92 ret = -1;
93 break;
94 case SUPERIO_VENDOR_ITE:
95 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000096 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000097 tmp = sio_read(superio.port, 0x24);
98 tmp |= 0xfc;
99 sio_write(superio.port, 0x24, tmp);
100 exit_conf_mode_ite(superio.port);
101 ret = 0;
102 break;
103 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000104 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +0000105 ret = -1;
106 break;
107 }
108 return ret;
109}
110#endif
111
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000112/*
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000113 * SMSC FDC37B787: Raise GPIO50
114 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000115static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000116{
117 uint8_t id, val;
118
119 OUTB(0x55, port); /* enter conf mode */
120 id = sio_read(port, 0x20);
121 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000122 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000123 OUTB(0xAA, port); /* leave conf mode */
124 return -1;
125 }
126
127 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
128
129 val = sio_read(port, 0xC8); /* GP50 */
130 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
131 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000132 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133 OUTB(0xAA, port);
134 return -1;
135 }
136
137 sio_mask(port, 0xF9, 0x01, 0x01);
138
139 OUTB(0xAA, port); /* Leave conf mode */
140 return 0;
141}
142
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000143/*
144 * Suited for:
145 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000146 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000147static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000148{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000149 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000150}
151
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000152struct winbond_mux {
153 uint8_t reg; /* 0 if the corresponding pin is not muxed */
154 uint8_t data; /* reg/data/mask may be directly ... */
155 uint8_t mask; /* ... passed to sio_mask */
156};
157
158struct winbond_port {
159 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
160 uint8_t ldn; /* LDN this GPIO register is located in */
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200161 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000162 the GPIO port */
163 uint8_t base; /* base register in that LDN for the port */
164};
165
166struct winbond_chip {
167 uint8_t device_id; /* reg 0x20 of the expected w83626x */
168 uint8_t gpio_port_count;
169 const struct winbond_port *port;
170};
171
172
173#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
174
175enum winbond_id {
176 WINBOND_W83627HF_ID = 0x52,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000177 WINBOND_W83627EHF_ID = 0x88,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000178 WINBOND_W83627THF_ID = 0x82,
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000179 WINBOND_W83697HF_ID = 0x60,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000180};
181
182static const struct winbond_mux w83627hf_port2_mux[8] = {
183 {0x2A, 0x01, 0x01}, /* or MIDI */
184 {0x2B, 0x80, 0x80}, /* or SPI */
185 {0x2B, 0x40, 0x40}, /* or SPI */
186 {0x2B, 0x20, 0x20}, /* or power LED */
187 {0x2B, 0x10, 0x10}, /* or watchdog */
188 {0x2B, 0x08, 0x08}, /* or infra red */
189 {0x2B, 0x04, 0x04}, /* or infra red */
190 {0x2B, 0x03, 0x03} /* or IRQ1 input */
191};
192
193static const struct winbond_port w83627hf[3] = {
194 UNIMPLEMENTED_PORT,
195 {w83627hf_port2_mux, 0x08, 0, 0xF0},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000196 UNIMPLEMENTED_PORT,
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000197};
198
Michael Karcherea36c9c2010-06-27 15:07:52 +0000199static const struct winbond_mux w83627ehf_port2_mux[8] = {
200 {0x29, 0x06, 0x02}, /* or MIDI */
201 {0x29, 0x06, 0x02},
202 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
203 {0x24, 0x02, 0x00},
204 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
205 {0x2A, 0x01, 0x01},
206 {0x2A, 0x01, 0x01},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000207 {0x2A, 0x01, 0x01},
Michael Karcherea36c9c2010-06-27 15:07:52 +0000208};
209
210static const struct winbond_port w83627ehf[6] = {
211 UNIMPLEMENTED_PORT,
212 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
213 UNIMPLEMENTED_PORT,
214 UNIMPLEMENTED_PORT,
215 UNIMPLEMENTED_PORT,
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000216 UNIMPLEMENTED_PORT,
Michael Karcherea36c9c2010-06-27 15:07:52 +0000217};
218
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000219static const struct winbond_mux w83627thf_port4_mux[8] = {
220 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
221 {0x2D, 0x02, 0x02}, /* or resume reset */
222 {0x2D, 0x04, 0x04}, /* or S3 input */
223 {0x2D, 0x08, 0x08}, /* or PSON# */
224 {0x2D, 0x10, 0x10}, /* or PWROK */
225 {0x2D, 0x20, 0x20}, /* or suspend LED */
226 {0x2D, 0x40, 0x40}, /* or panel switch input */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000227 {0x2D, 0x80, 0x80}, /* or panel switch output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000228};
229
230static const struct winbond_port w83627thf[5] = {
231 UNIMPLEMENTED_PORT, /* GPIO1 */
232 UNIMPLEMENTED_PORT, /* GPIO2 */
233 UNIMPLEMENTED_PORT, /* GPIO3 */
234 {w83627thf_port4_mux, 0x09, 1, 0xF4},
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000235 UNIMPLEMENTED_PORT, /* GPIO5 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000236};
237
238static const struct winbond_chip winbond_chips[] = {
239 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
Michael Karcherea36c9c2010-06-27 15:07:52 +0000240 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000241 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
242};
243
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000244#define WINBOND_SUPERIO_PORT1 0x2e
245#define WINBOND_SUPERIO_PORT2 0x4e
246
247/* We don't really care about the hardware monitor, but it offers better (more specific) device ID info than
248 * the simple device ID in the normal configuration registers.
249 * Note: This function expects to be called while the Super I/O is in config mode.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000250 */
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000251static uint8_t w836xx_deviceid_hwmon(uint16_t sio_port)
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000252{
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000253 uint16_t hwmport;
254 uint16_t hwm_vendorid;
255 uint8_t hwm_deviceid;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000256
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000257 sio_write(sio_port, 0x07, 0x0b); /* Select LDN 0xb (HWM). */
258 if ((sio_read(sio_port, 0x30) & (1 << 0)) != (1 << 0)) {
259 msg_pinfo("W836xx hardware monitor disabled or does not exist.\n");
260 return 0;
261 }
262 /* Get HWM base address (stored in LDN 0xb, index 0x60/0x61). */
263 hwmport = sio_read(sio_port, 0x60) << 8;
264 hwmport |= sio_read(sio_port, 0x61);
265 /* HWM address register = HWM base address + 5. */
266 hwmport += 5;
267 msg_pdbg2("W836xx Hardware Monitor at port %04x\n", hwmport);
268 /* FIXME: This busy check should happen before each HWM access. */
269 if (INB(hwmport) & 0x80) {
270 msg_pinfo("W836xx hardware monitor busy, ignoring it.\n");
271 return 0;
272 }
273 /* Set HBACS=1. */
274 sio_mask_alzheimer(hwmport, 0x4e, 0x80, 0x80);
275 /* Read upper byte of vendor ID. */
276 hwm_vendorid = sio_read(hwmport, 0x4f) << 8;
277 /* Set HBACS=0. */
278 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x80);
279 /* Read lower byte of vendor ID. */
280 hwm_vendorid |= sio_read(hwmport, 0x4f);
281 if (hwm_vendorid != 0x5ca3) {
282 msg_pinfo("W836xx hardware monitor vendor ID weirdness: expected 0x5ca3, got %04x\n",
283 hwm_vendorid);
284 return 0;
285 }
286 /* Set Bank=0. */
287 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x07);
288 /* Read "chip" ID. We call this one the device ID. */
289 hwm_deviceid = sio_read(hwmport, 0x58);
290 return hwm_deviceid;
291}
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000292
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000293void probe_superio_winbond(void)
294{
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +0000295 struct superio s = {0};
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000296 uint16_t winbond_ports[] = {WINBOND_SUPERIO_PORT1, WINBOND_SUPERIO_PORT2, 0};
297 uint16_t *i = winbond_ports;
298 uint8_t model;
299 uint8_t tmp;
300
301 s.vendor = SUPERIO_VENDOR_WINBOND;
302 for (; *i; i++) {
303 s.port = *i;
304 /* If we're already in Super I/O config more, the W836xx enter sequence won't hurt. */
305 w836xx_ext_enter(s.port);
306 model = sio_read(s.port, 0x20);
307 /* No response, no point leaving the config mode. */
308 if (model == 0xff)
309 continue;
310 /* Try to leave config mode. If the ID register is still readable, it's not a Winbond chip. */
311 w836xx_ext_leave(s.port);
312 if (model == sio_read(s.port, 0x20)) {
313 msg_pdbg("W836xx enter config mode worked or we were already in config mode. W836xx "
314 "leave config mode had no effect.\n");
315 if (model == 0x87) {
316 /* ITE IT8707F and IT8710F are special: They need the W837xx enter sequence,
317 * but they want the ITE exit sequence. Handle them here.
318 */
319 tmp = sio_read(s.port, 0x21);
320 switch (tmp) {
321 case 0x07:
322 case 0x10:
323 s.vendor = SUPERIO_VENDOR_ITE;
324 s.model = (0x87 << 8) | tmp ;
325 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port "
326 "0x%x\n", s.model, s.port);
327 register_superio(s);
328 /* Exit ITE config mode. */
329 exit_conf_mode_ite(s.port);
330 /* Restore vendor for next loop iteration. */
331 s.vendor = SUPERIO_VENDOR_WINBOND;
332 continue;
333 }
334 }
Stefan Tauner23e10b82016-01-23 16:16:49 +0000335 msg_pdbg("Active config mode, unknown reg 0x20 ID: %02x.\n", model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000336 continue;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000337 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000338 /* The Super I/O reacts to W836xx enter and exit config mode, it's probably Winbond. */
339 w836xx_ext_enter(s.port);
340 s.model = sio_read(s.port, 0x20);
341 switch (s.model) {
342 case WINBOND_W83627HF_ID:
343 case WINBOND_W83627EHF_ID:
344 case WINBOND_W83627THF_ID:
Stefan Taunereb582572012-09-21 12:52:50 +0000345 msg_pdbg("Found Winbond Super I/O, id 0x%02hx\n", s.model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000346 register_superio(s);
347 break;
348 case WINBOND_W83697HF_ID:
349 /* This code is extremely paranoid. */
350 tmp = sio_read(s.port, 0x26) & 0x40;
351 if (((tmp == 0x00) && (s.port != WINBOND_SUPERIO_PORT1)) ||
352 ((tmp == 0x40) && (s.port != WINBOND_SUPERIO_PORT2))) {
353 msg_pdbg("Winbond Super I/O probe weirdness: Port mismatch for ID "
Stefan Taunereb582572012-09-21 12:52:50 +0000354 "0x%02x at port 0x%04x\n", s.model, s.port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000355 break;
356 }
357 tmp = w836xx_deviceid_hwmon(s.port);
358 /* FIXME: This might be too paranoid... */
359 if (!tmp) {
360 msg_pdbg("Probably not a Winbond Super I/O\n");
361 break;
362 }
363 if (tmp != s.model) {
Stefan Taunereb582572012-09-21 12:52:50 +0000364 msg_pinfo("W83 series hardware monitor device ID weirdness: expected 0x%02x, "
365 "got 0x%02x\n", WINBOND_W83697HF_ID, tmp);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000366 break;
367 }
Stefan Taunereb582572012-09-21 12:52:50 +0000368 msg_pinfo("Found Winbond Super I/O, id 0x%02hx\n", s.model);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000369 register_superio(s);
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000370 break;
371 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000372 w836xx_ext_leave(s.port);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000373 }
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000374 return;
375}
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000376
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000377static const struct winbond_chip *winbond_superio_chipdef(void)
378{
Nico Huber519be662018-12-23 20:03:35 +0100379 int i;
380 unsigned int j;
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000381
382 for (i = 0; i < superio_count; i++) {
383 if (superios[i].vendor != SUPERIO_VENDOR_WINBOND)
384 continue;
385 for (j = 0; j < ARRAY_SIZE(winbond_chips); j++)
386 if (winbond_chips[j].device_id == superios[i].model)
387 return &winbond_chips[j];
388 }
389 return NULL;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000390}
391
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000392/*
393 * The chipid parameter goes away as soon as we have Super I/O matching in the
394 * board enable table. The call to winbond_superio_detect() goes away as
395 * soon as we have generic Super I/O detection code.
396 */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000397static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
398 int pin, int raise)
399{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000400 const struct winbond_chip *chip = NULL;
401 const struct winbond_port *gpio;
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000402 int port = pin / 10;
403 int bit = pin % 10;
404
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000405 chip = winbond_superio_chipdef();
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000406 if (!chip) {
407 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
408 return -1;
409 }
Michael Karcher979d9252010-06-29 14:44:40 +0000410 if (chip->device_id != chipid) {
411 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
412 "expected %x\n", chip->device_id, chipid);
413 return -1;
414 }
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000415 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
416 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
417 pin);
418 return -1;
419 }
420
421 gpio = &chip->port[port - 1];
422
423 if (gpio->ldn == 0) {
424 msg_perr("\nERROR: GPIO%d is not supported yet on this"
425 " winbond chip\n", port);
426 return -1;
427 }
428
429 w836xx_ext_enter(base);
430
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000431 /* Select logical device. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000432 sio_write(base, 0x07, gpio->ldn);
433
434 /* Activate logical device. */
435 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
436
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000437 /* Select GPIO function of that pin. */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000438 if (gpio->mux && gpio->mux[bit].reg)
439 sio_mask(base, gpio->mux[bit].reg,
440 gpio->mux[bit].data, gpio->mux[bit].mask);
441
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000442 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000443 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
444 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
445
446 w836xx_ext_leave(base);
447
448 return 0;
449}
450
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000451/*
Uwe Hermannffec5f32007-08-23 16:08:21 +0000452 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000453 *
454 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000455 * - Agami Aruma
456 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000457 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000458static int w83627hf_gpio24_raise_2e(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000459{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000460 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000461}
462
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000463/*
Joshua Roysf280a382010-08-07 21:49:11 +0000464 * Winbond W83627HF: Raise GPIO25.
465 *
466 * Suited for:
467 * - MSI MS-6577
468 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000469static int w83627hf_gpio25_raise_2e(void)
Joshua Roysf280a382010-08-07 21:49:11 +0000470{
471 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
472}
473
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000474/*
Stefan Taunerff80e682011-07-20 16:34:18 +0000475 * Winbond W83627EHF: Raise GPIO22.
Michael Karcherea36c9c2010-06-27 15:07:52 +0000476 *
477 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000478 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
Michael Karcherea36c9c2010-06-27 15:07:52 +0000479 */
Stefan Taunerff80e682011-07-20 16:34:18 +0000480static int w83627ehf_gpio22_raise_2e(void)
Michael Karcherea36c9c2010-06-27 15:07:52 +0000481{
Stefan Taunerff80e682011-07-20 16:34:18 +0000482 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
Michael Karcherea36c9c2010-06-27 15:07:52 +0000483}
484
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000485/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000486 * Winbond W83627THF: Raise GPIO 44.
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000487 *
488 * Suited for:
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000489 * - MSI K8T Neo2-F V2.0
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000490 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000491static int w83627thf_gpio44_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000492{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000493 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000494}
495
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000496/*
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000497 * Winbond W83627THF: Raise GPIO 44.
498 *
499 * Suited for:
500 * - MSI K8N Neo3
501 */
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000502static int w83627thf_gpio44_raise_4e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000503{
Michael Karcherbcd80cd2010-06-27 15:07:49 +0000504 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000505}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000506
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000507/*
David Borgb6417a62010-08-02 08:29:34 +0000508 * Enable MEMW# and set ROM size to max.
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000509 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000510 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000511static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000512{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000513 w836xx_ext_enter(port);
514 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000515 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000516 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000517 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000518 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000519}
520
David Borgb02c62b2012-05-05 20:43:42 +0000521/**
522 * Enable MEMW# and set ROM size to max.
523 * Supported chips:
524 * W83697HF/F/HG, W83697SF/UF/UG
525 */
Jacob Garberbeeb8bc2019-06-21 15:24:17 -0600526static void w83697xx_memw_enable(uint16_t port)
David Borgb02c62b2012-05-05 20:43:42 +0000527{
528 w836xx_ext_enter(port);
529 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
530 if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
531
532 /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
533 /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
Elyes HAOUASac01baa2018-05-28 16:52:21 +0200534 /* These bits are reserved on W83697HF/F/HG */
535 /* Shouldn't be needed though. */
David Borgb02c62b2012-05-05 20:43:42 +0000536
Elyes HAOUASac01baa2018-05-28 16:52:21 +0200537 /* CR28 Bit3 must be set to 1 to enable flash access to */
David Borgb02c62b2012-05-05 20:43:42 +0000538 /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
539 /* This bit is reserved on W83697HF/F/HG which default to 0 */
540 sio_mask(port, 0x28, 0x08, 0x08);
541
542 /* Enable MEMW# and set ROM size select to max. (4M)*/
543 sio_mask(port, 0x24, 0x28, 0x38);
544
545 } else {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000546 msg_pwarn("Warning: Flash interface in use by GPIO!\n");
David Borgb02c62b2012-05-05 20:43:42 +0000547 }
548 } else {
549 msg_pinfo("BIOS ROM is disabled\n");
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200550 }
551 w836xx_ext_leave(port);
David Borgb02c62b2012-05-05 20:43:42 +0000552}
553
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000554/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000555 * Suited for:
Stefan Taunerb6304c12012-08-09 23:25:27 +0000556 * - Biostar M7VIQ: VIA KM266 + VT8235
557 */
558static int w83697xx_memw_enable_2e(void)
559{
560 w83697xx_memw_enable(0x2E);
561
562 return 0;
563}
564
565
566/*
567 * Suited for:
Tadas Slotkus3dcdc032012-08-25 03:53:12 +0000568 * - DFI AD77: VIA KT400 + VT8235 + W83697HF
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000569 * - EPoX EP-8K5A2: VIA KT333 + VT8235
570 * - Albatron PM266A Pro: VIA P4M266A + VT8235
571 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
572 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
573 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
Mattias Mattssone295eee2010-08-15 10:21:29 +0000574 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
Mattias Mattssone8388242010-09-11 15:25:48 +0000575 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
Sergey A Lichackf3a4bff2010-09-07 18:14:53 +0000576 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
Uwe Hermann17da61e2010-10-05 21:48:43 +0000577 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
Pawel Rozanski1d233072011-06-19 16:52:48 +0000578 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000579 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000580static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000581{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000582 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000583
Luc Verhaegen73d21192009-12-23 00:54:26 +0000584 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000585}
586
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000587/*
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000588 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000589 * - Termtek TK-3370 (rev. 2.5b)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000590 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000591static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000592{
593 w836xx_memw_enable(0x4E);
594
595 return 0;
596}
597
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000598/*
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000599 * Suited for all boards with ITE IT8705F.
600 * The SIS950 Super I/O probably requires a similar flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000601 */
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000602int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000603{
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000604 uint8_t tmp;
605 int ret = 0;
606
Nico Huber2e50cdc2018-09-23 20:20:26 +0200607 if (!(internal_buses_supported & BUS_PARALLEL))
608 return 1;
609
Luc Verhaegen21f54962010-01-20 14:45:07 +0000610 enter_conf_mode_ite(port);
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000611 tmp = sio_read(port, 0x24);
612 /* Check if at least one flash segment is enabled. */
613 if (tmp & 0xf0) {
614 /* The IT8705F will respond to LPC cycles and translate them. */
Nico Huber2e50cdc2018-09-23 20:20:26 +0200615 internal_buses_supported &= BUS_PARALLEL;
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000616 /* Flash ROM I/F Writes Enable */
617 tmp |= 0x04;
618 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
619 if (tmp & 0x02) {
620 /* The data sheet contradicts itself about max size. */
621 max_rom_decode.parallel = 1024 * 1024;
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000622 msg_pinfo("IT8705F with very unusual settings.\n"
Nico Huberac90af62022-12-18 00:22:47 +0000623 "Please send the output of \"flashrom -V -p internal\" to\n"
624 "flashrom-stable@flashrom.org with \"IT8705: your board name: flashrom -V\"\n"
625 "as the subject to help us finish support for your Super I/O. Thanks.\n");
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000626 ret = 1;
627 } else if (tmp & 0x08) {
628 max_rom_decode.parallel = 512 * 1024;
629 } else {
630 max_rom_decode.parallel = 256 * 1024;
631 }
632 /* Safety checks. The data sheet is unclear here: Segments 1+3
633 * overlap, no segment seems to cover top - 1MB to top - 512kB.
634 * We assume that certain combinations make no sense.
635 */
636 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
637 (!(tmp & 0x10)) || /* 128 kB dis */
638 (!(tmp & 0x40))) { /* 256/512 kB dis */
639 msg_perr("Inconsistent IT8705F decode size!\n");
640 ret = 1;
641 }
642 if (sio_read(port, 0x25) != 0) {
643 msg_perr("IT8705F flash data pins disabled!\n");
644 ret = 1;
645 }
646 if (sio_read(port, 0x26) != 0) {
647 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
648 ret = 1;
649 }
650 if (sio_read(port, 0x27) != 0) {
651 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
652 ret = 1;
653 }
654 if ((sio_read(port, 0x29) & 0x10) != 0) {
655 msg_perr("IT8705F flash write enable pin disabled!\n");
656 ret = 1;
657 }
658 if ((sio_read(port, 0x29) & 0x08) != 0) {
659 msg_perr("IT8705F flash chip select pin disabled!\n");
660 ret = 1;
661 }
662 if ((sio_read(port, 0x29) & 0x04) != 0) {
663 msg_perr("IT8705F flash read strobe pin disabled!\n");
664 ret = 1;
665 }
666 if ((sio_read(port, 0x29) & 0x03) != 0) {
667 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
668 /* Not really an error if you use flash chips smaller
669 * than 256 kByte, but such a configuration is unlikely.
670 */
671 ret = 1;
672 }
673 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
674 max_rom_decode.parallel);
675 if (ret) {
676 msg_pinfo("Not enabling IT8705F flash write.\n");
677 } else {
678 sio_write(port, 0x24, tmp);
679 }
680 } else {
681 msg_pdbg("No IT8705F flash segment enabled.\n");
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000682 ret = 0;
683 }
Luc Verhaegen21f54962010-01-20 14:45:07 +0000684 exit_conf_mode_ite(port);
685
Carl-Daniel Hailfinger76d4b372010-07-10 16:56:32 +0000686 return ret;
Luc Verhaegen21f54962010-01-20 14:45:07 +0000687}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000688
Mattias Mattssonfb60cec2010-09-13 19:39:25 +0000689/*
690 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
691 * It uses the Winbond command sequence to enter extended configuration
692 * mode and the ITE sequence to exit.
693 *
694 * Registers seems similar to the ones on ITE IT8710F.
695 */
696static int it8707f_write_enable(uint8_t port)
697{
698 uint8_t tmp;
699
700 w836xx_ext_enter(port);
701
702 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
703 tmp = sio_read(port, 0x23);
704 tmp |= (1 << 3);
705 sio_write(port, 0x23, tmp);
706
707 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
708 tmp = sio_read(port, 0x24);
709 tmp |= (1 << 2) | (1 << 3);
710 sio_write(port, 0x24, tmp);
711
712 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
713 tmp = sio_read(port, 0x23);
714 tmp &= ~(1 << 3);
715 sio_write(port, 0x23, tmp);
716
717 exit_conf_mode_ite(port);
718
719 return 0;
720}
721
722/*
723 * Suited for:
724 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
725 */
726static int it8707f_write_enable_2e(void)
727{
728 return it8707f_write_enable(0x2e);
729}
730
Michael Karchercba52de2011-03-06 12:07:19 +0000731#define PC87360_ID 0xE1
732#define PC87364_ID 0xE4
733
734static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000735{
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000736 static const int bankbase[] = {0, 4, 8, 10, 12};
737 int gpio_bank = gpio / 8;
738 int gpio_pin = gpio % 8;
739 uint16_t baseport;
740 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000741
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000742 if (gpio_bank > 4) {
Michael Karchercba52de2011-03-06 12:07:19 +0000743 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000744 return -1;
745 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000746
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000747 id = sio_read(0x2E, 0x20);
Michael Karchercba52de2011-03-06 12:07:19 +0000748 if (id != chipid) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000749 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
750 id, chipid);
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000751 return -1;
752 }
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000753
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000754 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
755 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
756 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
757 msg_perr("PC87360: invalid GPIO base address %04x\n",
758 baseport);
759 return -1;
760 }
761 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
762 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
763 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000764
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000765 val = INB(baseport + bankbase[gpio_bank]);
766 if (raise)
767 val |= 1 << gpio_pin;
768 else
769 val &= ~(1 << gpio_pin);
770 OUTB(val, baseport + bankbase[gpio_bank]);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000771
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000772 return 0;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000773}
774
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000775/*
776 * VIA VT823x: Set one of the GPIO pins.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000777 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000778static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000779{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000780 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000781 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000782 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000783
Luc Verhaegen73d21192009-12-23 00:54:26 +0000784 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
785 switch (dev->device_id) {
786 case 0x3177: /* VT8235 */
Helge Wagnerdd73d832012-08-24 23:03:46 +0000787 case 0x3227: /* VT8237/VT8237R */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000788 case 0x3337: /* VT8237A */
789 break;
790 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000791 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000792 return -1;
793 }
794
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000795 if ((gpio >= 12) && (gpio <= 15)) {
796 /* GPIO12-15 -> output */
797 val = pci_read_byte(dev, 0xE4);
798 val |= 0x10;
799 pci_write_byte(dev, 0xE4, val);
800 } else if (gpio == 9) {
801 /* GPIO9 -> Output */
802 val = pci_read_byte(dev, 0xE4);
803 val |= 0x20;
804 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000805 } else if (gpio == 5) {
806 val = pci_read_byte(dev, 0xE4);
807 val |= 0x01;
808 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000809 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000810 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000811 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000812 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000813 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000814
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000815 /* We need the I/O Base Address for this board's flash enable. */
816 base = pci_read_word(dev, 0x88) & 0xff80;
817
David Bartleyf58d3642009-12-09 07:53:01 +0000818 offset = 0x4C + gpio / 8;
819 bit = 0x01 << (gpio % 8);
820
821 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000822 if (raise)
823 val |= bit;
824 else
825 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000826 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000827
Uwe Hermanna7e05482007-05-09 10:17:44 +0000828 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000829}
830
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000831/*
832 * Suited for:
833 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000834 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000835static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000836{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000837 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
838 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000839}
840
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000841/*
842 * Suited for:
843 * - VIA EPIA EK & N & NL
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000844 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000845static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000846{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000847 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000848}
849
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000850/*
851 * Suited for:
852 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000853 *
854 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
855 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000856 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000857static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000858{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000859 return via_vt823x_gpio_set(15, 1);
860}
861
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000862/*
Luc Verhaegen73d21192009-12-23 00:54:26 +0000863 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
864 *
865 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000866 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
867 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
Luc Verhaegen73d21192009-12-23 00:54:26 +0000868 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000869static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000870{
871 int ret;
872
873 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000874 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000875
Luc Verhaegen73d21192009-12-23 00:54:26 +0000876 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000877}
878
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000879/*
880 * Suited for:
Keith Hui91486202020-05-12 21:43:58 -0400881 * - ASUS P3B-F
882 *
883 * We are talking to a proprietary device on SMBus: the AS99127F which does
884 * much more than the Winbond W83781D it tries to be compatible with.
885 */
886static int board_asus_p3b_f(void)
887{
888 /*
889 * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00.
890 */
891 struct pci_dev *dev;
892 uint16_t smbba;
893 uint8_t b;
894
895 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */
896 if (!dev) {
897 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
898 return -1;
899 }
900
901 smbba = pci_read_word(dev, 0x90) & 0xfff0;
902
903 OUTB(0xFF, smbba); /* Clear previous SMBus status. */
904 OUTB(0x48 << 1, smbba + 4);
905 OUTB(0x80, smbba + 3);
906 OUTB(0x80, smbba + 5);
907 OUTB(0x48, smbba + 2);
908
909 /* Wait until SMBus transaction is complete. */
910 b = 0x1;
911 while (b & 0x01) {
aaryac9c7d522022-03-13 00:05:56 +0530912 INB(0x80);
Keith Hui91486202020-05-12 21:43:58 -0400913 b = INB(smbba);
914 }
915
916 /* Write failed if any status is set. */
917 if (b & 0x1e) {
918 msg_perr("Failed to write to device.\n");
919 return -1;
920 }
921
922 return 0;
923}
924
925/*
926 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000927 * - ASUS P5A
Luc Verhaegen6b141752007-05-20 16:16:13 +0000928 *
929 * This is rather nasty code, but there's no way to do this cleanly.
930 * We're basically talking to some unknown device on SMBus, my guess
931 * is that it is the Winbond W83781D that lives near the DIP BIOS.
932 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000933static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000934{
935 uint8_t tmp;
936 int i;
937
938#define ASUSP5A_LOOP 5000
939
Andriy Gapon65c1b862008-05-22 13:22:45 +0000940 OUTB(0x00, 0xE807);
941 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000942
Andriy Gapon65c1b862008-05-22 13:22:45 +0000943 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000944
945 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000946 OUTB(0xE1, 0xFF);
947 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000948 break;
949 }
950
951 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000952 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000953 return -1;
954 }
955
Andriy Gapon65c1b862008-05-22 13:22:45 +0000956 OUTB(0x20, 0xE801);
957 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000958
Andriy Gapon65c1b862008-05-22 13:22:45 +0000959 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000960
961 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000962 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000963 if (tmp & 0x70)
964 break;
965 }
966
967 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000968 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000969 return -1;
970 }
971
Andriy Gapon65c1b862008-05-22 13:22:45 +0000972 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000973 tmp &= ~0x02;
974
Andriy Gapon65c1b862008-05-22 13:22:45 +0000975 OUTB(0x00, 0xE807);
976 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000977
Andriy Gapon65c1b862008-05-22 13:22:45 +0000978 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000979
Andriy Gapon65c1b862008-05-22 13:22:45 +0000980 OUTB(0xFF, 0xE800);
981 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000982
Andriy Gapon65c1b862008-05-22 13:22:45 +0000983 OUTB(0x20, 0xE801);
984 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000985
Andriy Gapon65c1b862008-05-22 13:22:45 +0000986 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000987
988 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000989 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000990 if (tmp & 0x70)
991 break;
992 }
993
994 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000995 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000996 return -1;
997 }
998
999 return 0;
1000}
1001
Luc Verhaegena7e30502009-12-09 11:39:02 +00001002/*
1003 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1004 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001005 * It's not a Super I/O but it uses the same index/data port method.
Luc Verhaegena7e30502009-12-09 11:39:02 +00001006 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001007static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +00001008{
1009 /* GPIO 0 reg from PM regs */
1010 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
1011 sio_mask(0xcd6, 0x44, 0x24, 0x24);
1012
1013 return 0;
1014}
1015
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +00001016/*
1017 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1018 *
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001019 * It's not a Super I/O but it uses the same index/data port method.
Arne Georg Gleditschb0bd3862010-07-01 11:16:28 +00001020 */
1021static int board_hp_dl165_g6_enable(void)
1022{
1023 /* Variant of DL145, with slightly different pin placement. */
1024 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
1025 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
1026
1027 return 0;
1028}
1029
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001030static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +00001031{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001032 /* Raise GPIO13. */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +00001033 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +00001034
1035 return 0;
1036}
1037
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001038/*
1039 * Suited for:
Mattias Mattssonf4925162010-09-16 22:09:18 +00001040 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
1041 */
Mattias Mattssonf4925162010-09-16 22:09:18 +00001042static int board_ecs_geforce6100sm_m(void)
1043{
1044 struct pci_dev *dev;
1045 uint32_t tmp;
1046
1047 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
1048 if (!dev) {
1049 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
1050 return -1;
1051 }
1052
1053 tmp = pci_read_byte(dev, 0xE0);
1054 tmp &= ~(1 << 3);
1055 pci_write_byte(dev, 0xE0, tmp);
1056
1057 return 0;
1058}
1059
1060/*
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001061 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001062 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001063static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001064{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001065 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001066 uint16_t base, devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001067 uint8_t tmp;
1068
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001069 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001070 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +00001071 return -1;
1072 }
1073
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001074 /* Check for the ISA bridge first. */
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001075 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001076 switch (dev->device_id) {
1077 case 0x0030: /* CK804 */
1078 case 0x0050: /* MCP04 */
1079 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001080 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001081 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +00001082 case 0x0260: /* MCP51 */
Michael Karcher242efd42011-03-06 12:09:05 +00001083 case 0x0261: /* MCP51 */
Joshua Roys6e48a022012-06-29 23:07:14 +00001084 case 0x0360: /* MCP55 */
Michael Karcher2ead2e22010-06-01 16:09:06 +00001085 case 0x0364: /* MCP55 */
1086 /* find SMBus controller on *this* southbridge */
1087 /* The infamous Tyan S2915-E has two south bridges; they are
Elyes HAOUAS124ef382018-03-27 12:15:09 +02001088 easily told apart from each other by the class of the
Michael Karcher2ead2e22010-06-01 16:09:06 +00001089 LPC bridge, but have the same SMBus bridge IDs */
1090 if (dev->func != 0) {
1091 msg_perr("MCP LPC bridge at unexpected function"
1092 " number %d\n", dev->func);
1093 return -1;
1094 }
1095
Stefan Tauner56734502015-02-08 21:58:04 +00001096#if !defined(OLD_PCI_GET_DEV)
Michael Karcher2ead2e22010-06-01 16:09:06 +00001097 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
Carl-Daniel Hailfinger44cd9ab2010-07-17 22:28:05 +00001098#else
1099 /* pciutils/libpci before version 2.2 is too old to support
1100 * PCI domains. Such old machines usually don't have domains
1101 * besides domain 0, so this is not a problem.
1102 */
1103 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
1104#endif
Michael Karcher2ead2e22010-06-01 16:09:06 +00001105 if (!dev) {
1106 msg_perr("MCP SMBus controller could not be found\n");
1107 return -1;
1108 }
1109 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
1110 if (devclass != 0x0C05) {
1111 msg_perr("Unexpected device class %04x for SMBus"
1112 " controller\n", devclass);
1113 return -1;
1114 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +00001115 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +00001116 default:
Sean Nelson316a29f2010-05-07 20:09:04 +00001117 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001118 return -1;
1119 }
1120
1121 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
1122 base += 0xC0;
1123
1124 tmp = INB(base + gpio);
1125 tmp &= ~0x0F; /* null lower nibble */
1126 tmp |= 0x04; /* gpio -> output. */
1127 if (raise)
1128 tmp |= 0x01;
1129 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +00001130
1131 return 0;
1132}
1133
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001134/*
1135 * Suited for:
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001136 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
Sean Nelson0a247512010-08-15 14:36:18 +00001137 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001138 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
Michael Karcherb2184c12010-03-07 16:42:55 +00001139 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001140static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +00001141{
1142 return nvidia_mcp_gpio_set(0x00, 1);
1143}
1144
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001145/*
1146 * Suited for:
1147 * - abit KN8 Ultra: NVIDIA CK804
Stefan Tauner74dc73f2015-03-01 22:04:38 +00001148 * - abit KN9 Ultra: NVIDIA MCP55
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001149 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001150static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001151{
1152 return nvidia_mcp_gpio_set(0x02, 0);
1153}
1154
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001155/*
1156 * Suited for:
Michael Karcher2842db32011-04-14 23:14:27 +00001157 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00001158 * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804
Uwe Hermannead705f2010-08-15 15:26:30 +00001159 * - MSI K8NGM2-L: NVIDIA MCP51
Joshua Roys6e48a022012-06-29 23:07:14 +00001160 * - MSI K9N SLI: NVIDIA MCP55
Luc Verhaegen6c5f7332009-12-23 03:01:36 +00001161 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001162static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +00001163{
1164 return nvidia_mcp_gpio_set(0x02, 1);
1165}
1166
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001167/*
1168 * Suited for:
Uwe Hermann83d349a2010-10-18 22:32:03 +00001169 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
Jonathan Kollaschf8db9592010-10-15 23:02:15 +00001170 */
1171static int nvidia_mcp_gpio4_raise(void)
1172{
1173 return nvidia_mcp_gpio_set(0x04, 1);
1174}
1175
1176/*
1177 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001178 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
1179 *
1180 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1181 * board. We can't tell the SMBus logical devices apart, but we
1182 * can tell the LPC bridge functions apart.
1183 * We need to choose the SMBus bridge next to the LPC bridge with
1184 * ID 0x364 and the "LPC bridge" class.
1185 * b) #TBL is hardwired on that board to a pull-down. It can be
1186 * overridden by connecting the two solder points next to F2.
Michael Karcher2ead2e22010-06-01 16:09:06 +00001187 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001188static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +00001189{
1190 return nvidia_mcp_gpio_set(0x05, 1);
1191}
1192
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001193/*
1194 * Suited for:
1195 * - abit NF7-S: NVIDIA CK804
Michael Karcher8f10d242010-04-11 21:01:06 +00001196 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001197static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +00001198{
1199 return nvidia_mcp_gpio_set(0x08, 1);
1200}
1201
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001202/*
1203 * Suited for:
Cristian Măgherușan-Stanciu9932c7b2011-07-07 19:56:58 +00001204 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Stefan Tauner23e10b82016-01-23 16:16:49 +00001205 * - Probably other versions of the GA-K8NS
Idwer Volleringd8a00a02011-06-13 16:58:54 +00001206 */
1207static int nvidia_mcp_gpio0a_raise(void)
1208{
1209 return nvidia_mcp_gpio_set(0x0a, 1);
1210}
1211
1212/*
1213 * Suited for:
Stefan Tauner33366a02012-09-15 15:51:09 +00001214 * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001215 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001216 */
Michael Karcher51825082010-06-12 23:14:03 +00001217static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001218{
1219 return nvidia_mcp_gpio_set(0x0c, 1);
1220}
1221
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001222/*
1223 * Suited for:
1224 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
Michael Karcherefd8af32010-07-24 22:50:54 +00001225 */
1226static int nvidia_mcp_gpio4_lower(void)
1227{
1228 return nvidia_mcp_gpio_set(0x04, 0);
1229}
1230
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001231/*
1232 * Suited for:
1233 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001234 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001235static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001236{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001237 return nvidia_mcp_gpio_set(0x10, 1);
1238}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001239
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001240/*
1241 * Suited for:
1242 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001243 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001244static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001245{
1246 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001247}
1248
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001249/*
1250 * Suited for:
1251 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001252 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001253static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001254{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +00001255 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +00001256}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +00001257
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001258/*
1259 * Suited for:
Michael Karcher242efd42011-03-06 12:09:05 +00001260 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1261 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
Joshua Roys2ee137f2010-09-07 17:52:09 +00001262 */
1263static int nvidia_mcp_gpio3b_raise(void)
1264{
1265 return nvidia_mcp_gpio_set(0x3b, 1);
1266}
1267
1268/*
1269 * Suited for:
Joshua Roysb992d342011-11-02 14:31:18 +00001270 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1271 */
1272static int board_sun_ultra_40_m2(void)
1273{
1274 int ret;
1275 uint8_t reg;
1276 uint16_t base;
1277 struct pci_dev *dev;
1278
1279 ret = nvidia_mcp_gpio4_lower();
1280 if (ret)
1281 return ret;
1282
1283 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1284 if (!dev) {
1285 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1286 return -1;
1287 }
1288
1289 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1290 if (!base)
1291 return -1;
1292
1293 reg = INB(base + 0x4b);
1294 reg |= 0x10;
1295 OUTB(reg, base + 0x4b);
1296
1297 return 0;
1298}
1299
1300/*
1301 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001302 * - Artec Group DBE61 and DBE62
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001303 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001304static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001305{
1306#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001307#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1308#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1309#define DBE6x_SEC_BOOT_LOC_SHIFT 10
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001310#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1311#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1312#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001313#define DBE6x_BOOT_LOC_FLASH 2
1314#define DBE6x_BOOT_LOC_FWHUB 3
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001315
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001316 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001317 unsigned long boot_loc;
1318
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001319 /* Geode only has a single core */
1320 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001321 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001322
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001323 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001324
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001325 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001326 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1327 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1328 else
1329 boot_loc = DBE6x_BOOT_LOC_FLASH;
1330
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001331 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1332 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +00001333 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001334
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001335 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001336
Stefan Reinauerb4fe6642009-08-12 18:25:24 +00001337 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001338
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001339 return 0;
1340}
1341
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001342/*
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001343 * Suited for:
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001344 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001345 * Datasheet(s) used:
1346 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1347 */
1348static int amd_sbxxx_gpio9_raise(void)
1349{
1350 struct pci_dev *dev;
1351 uint32_t reg;
1352
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001353 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00001354 if (!dev) {
1355 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1356 return -1;
1357 }
1358
1359 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1360 /* enable output (0: enable, 1: tristate):
1361 GPIO9 output enable is at bit 5 in 0xA9 */
1362 reg &= ~((uint32_t)1<<(8+5));
1363 /* raise:
1364 GPIO9 output register is at bit 5 in 0xA8 */
1365 reg |= (1<<5);
1366 pci_write_long(dev, 0xA8, reg);
1367
1368 return 0;
1369}
1370
1371/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001372 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +00001373 */
1374static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1375{
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001376 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001377 struct pci_dev *dev;
1378 uint32_t tmp, base;
1379
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001380 /* GPO{0,8,27,28,30} are always available. */
1381 static const uint32_t nonmuxed_gpos = 0x58000101;
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001382
1383 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001384 {0},
1385 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1386 {0xB0, 0x0001, 0x0000},
1387 {0xB0, 0x0001, 0x0000},
1388 {0xB0, 0x0001, 0x0000},
1389 {0xB0, 0x0001, 0x0000},
1390 {0xB0, 0x0001, 0x0000},
1391 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1392 {0},
1393 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1394 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1395 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1396 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1397 {0x4E, 0x0100, 0x0000},
1398 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1399 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1400 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1401 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1402 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1403 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1404 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1405 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1406 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1407 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1408 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1409 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1410 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1411 {0},
1412 {0},
1413 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1414 {0}
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001415 };
1416
Luc Verhaegenf5226912009-12-14 10:41:58 +00001417 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1418 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001419 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001420 return -1;
1421 }
1422
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001423 /* Sanity check. */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001424 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001425 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001426 return -1;
1427 }
1428
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001429 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001430 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1431 piix4_gpo[gpo].value)) {
1432 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001433 return -1;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001434 }
1435
Luc Verhaegenf5226912009-12-14 10:41:58 +00001436 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1437 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001438 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +00001439 return -1;
1440 }
1441
1442 /* PM IO base */
1443 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1444
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001445 gpo_byte = gpo >> 3;
1446 gpo_bit = gpo & 7;
1447 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +00001448 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001449 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +00001450 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +00001451 tmp &= ~(0x01 << gpo_bit);
1452 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +00001453
1454 return 0;
1455}
1456
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001457/*
1458 * Suited for:
Joshua Roysd708fad2012-02-17 14:51:15 +00001459 * - ASUS OPLX-M
Mattias Mattsson85016b92010-09-01 01:21:34 +00001460 * - ASUS P2B-N
1461 */
1462static int intel_piix4_gpo18_lower(void)
1463{
1464 return intel_piix4_gpo_set(18, 0);
1465}
1466
1467/*
1468 * Suited for:
Mattias Mattssonc8ca3de2010-09-13 18:22:36 +00001469 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1470 */
1471static int intel_piix4_gpo14_raise(void)
1472{
1473 return intel_piix4_gpo_set(14, 1);
1474}
1475
1476/*
1477 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001478 * - EPoX EP-BX3
Luc Verhaegenf5226912009-12-14 10:41:58 +00001479 */
Mattias Mattssond7ed7f72010-08-15 22:35:31 +00001480static int intel_piix4_gpo22_raise(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +00001481{
1482 return intel_piix4_gpo_set(22, 1);
1483}
1484
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001485/*
1486 * Suited for:
Tim ter Laak4b933f02010-09-13 23:00:57 +00001487 * - abit BM6
1488 */
1489static int intel_piix4_gpo26_lower(void)
1490{
1491 return intel_piix4_gpo_set(26, 0);
1492}
1493
1494/*
1495 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001496 * - Intel SE440BX-2
Michael Karcher51cd0c92010-03-19 22:35:21 +00001497 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001498static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +00001499{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001500 return intel_piix4_gpo_set(27, 0);
Michael Karcher51cd0c92010-03-19 22:35:21 +00001501}
1502
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001503/*
Mattias Mattsson2eaad632010-10-05 21:32:29 +00001504 * Suited for:
1505 * - Dell OptiPlex GX1
1506 */
1507static int intel_piix4_gpo30_lower(void)
1508{
1509 return intel_piix4_gpo_set(30, 0);
1510}
1511
1512/*
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001513 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001514 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001515static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001516{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001517 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001518 static struct {
1519 uint16_t id;
1520 uint8_t base_reg;
1521 uint32_t bank0;
1522 uint32_t bank1;
1523 uint32_t bank2;
1524 } intel_ich_gpio_table[] = {
1525 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1526 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1527 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1528 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1529 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1530 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1531 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1532 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1533 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1534 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1535 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1536 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
Stefan Tauner309dd2c2013-11-21 15:59:52 +00001537 {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001538 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1539 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1540 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1541 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1542 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1543 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1544 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1545 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1546 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1547 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1548 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1549 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1550 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1551 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1552 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1553 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1554 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1555 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1556 {0, 0, 0, 0, 0} /* end marker */
1557 };
Uwe Hermann93f66db2008-05-22 21:19:38 +00001558
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001559 struct pci_dev *dev;
1560 uint16_t base;
1561 uint32_t tmp;
1562 int i, allowed;
1563
1564 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001565 for (dev = pacc->devices; dev; dev = dev->next) {
Nico Huber380090f2022-05-23 01:45:11 +02001566 pci_fill_info(dev, PCI_FILL_IDENT);
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +00001567 uint16_t device_class;
1568 /* libpci before version 2.2.4 does not store class info. */
1569 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001570 if ((dev->vendor_id == 0x8086) &&
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001571 (device_class == 0x0601)) { /* ISA bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001572 /* Is this device in our list? */
1573 for (i = 0; intel_ich_gpio_table[i].id; i++)
1574 if (dev->device_id == intel_ich_gpio_table[i].id)
1575 break;
1576
1577 if (intel_ich_gpio_table[i].id)
1578 break;
1579 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +00001580 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001581
Uwe Hermann93f66db2008-05-22 21:19:38 +00001582 if (!dev) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001583 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +00001584 return -1;
1585 }
1586
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001587 /*
1588 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1589 * strapped to zero. From some mobile ICH9 version on, this becomes
1590 * 6:1. The mask below catches all.
1591 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001592 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +00001593
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001594 /* Check whether the line is allowed. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001595 if (gpio < 32)
1596 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1597 else if (gpio < 64)
1598 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1599 else
1600 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1601
1602 if (!allowed) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001603 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1604 " setting GPIO%02d\n", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001605 return -1;
1606 }
1607
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001608 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1609 raise ? "Rais" : "Dropp", gpio);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001610
1611 if (gpio < 32) {
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001612 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001613 tmp = INL(base);
1614 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1615 if ((gpio == 28) &&
1616 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1617 tmp |= 1 << 27;
1618 else
1619 tmp |= 1 << gpio;
1620 OUTL(tmp, base);
1621
1622 /* As soon as we are talking to ICH8 and above, this register
1623 decides whether we can set the gpio or not. */
1624 if (dev->device_id > 0x2800) {
1625 tmp = INL(base);
1626 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001627 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001628 " does not allow setting GPIO%02d\n",
1629 gpio);
1630 return -1;
1631 }
1632 }
1633
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001634 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001635 tmp = INL(base + 0x04);
1636 tmp &= ~(1 << gpio);
1637 OUTL(tmp, base + 0x04);
1638
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001639 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001640 tmp = INL(base + 0x0C);
1641 if (raise)
1642 tmp |= 1 << gpio;
1643 else
1644 tmp &= ~(1 << gpio);
1645 OUTL(tmp, base + 0x0C);
1646 } else if (gpio < 64) {
1647 gpio -= 32;
1648
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001649 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001650 tmp = INL(base + 0x30);
1651 tmp |= 1 << gpio;
1652 OUTL(tmp, base + 0x30);
1653
1654 /* As soon as we are talking to ICH8 and above, this register
1655 decides whether we can set the gpio or not. */
1656 if (dev->device_id > 0x2800) {
1657 tmp = INL(base + 30);
1658 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001659 msg_perr("\nERROR: This Intel LPC bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001660 " does not allow setting GPIO%02d\n",
1661 gpio + 32);
1662 return -1;
1663 }
1664 }
1665
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001666 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001667 tmp = INL(base + 0x34);
1668 tmp &= ~(1 << gpio);
1669 OUTL(tmp, base + 0x34);
1670
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001671 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001672 tmp = INL(base + 0x38);
1673 if (raise)
1674 tmp |= 1 << gpio;
1675 else
1676 tmp &= ~(1 << gpio);
1677 OUTL(tmp, base + 0x38);
1678 } else {
1679 gpio -= 64;
1680
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001681 /* Set line to GPIO. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001682 tmp = INL(base + 0x40);
1683 tmp |= 1 << gpio;
1684 OUTL(tmp, base + 0x40);
1685
1686 tmp = INL(base + 40);
1687 if (!(tmp & (1 << gpio))) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001688 msg_perr("\nERROR: This Intel LPC bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001689 "not allow setting GPIO%02d\n", gpio + 64);
1690 return -1;
1691 }
1692
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001693 /* Set GPIO to OUTPUT. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001694 tmp = INL(base + 0x44);
1695 tmp &= ~(1 << gpio);
1696 OUTL(tmp, base + 0x44);
1697
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001698 /* Raise GPIO line. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001699 tmp = INL(base + 0x48);
1700 if (raise)
1701 tmp |= 1 << gpio;
1702 else
1703 tmp &= ~(1 << gpio);
1704 OUTL(tmp, base + 0x48);
1705 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001706
1707 return 0;
1708}
1709
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001710/*
1711 * Suited for:
1712 * - abit IP35: Intel P35 + ICH9R
1713 * - abit IP35 Pro: Intel P35 + ICH9R
Joshua Roysac8b2a12011-08-11 04:21:34 +00001714 * - ASUS P5LD2
Dima Veselov9d8f53d2014-07-14 18:04:15 +00001715 * - ASUS P5LD2-MQ
Idwer Vollering4d0cde12012-09-07 08:27:46 +00001716 * - ASUS P5LD2-VM
Stefan Tauner309dd2c2013-11-21 15:59:52 +00001717 * - ASUS P5LD2-VM DH
Tasos Sahanidis58cf5192022-04-20 09:30:42 +03001718 * - ASUS P5W DH Deluxe
Uwe Hermann93f66db2008-05-22 21:19:38 +00001719 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001720static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001721{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001722 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001723}
1724
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001725/*
1726 * Suited for:
1727 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
Michael Karchere57957c2010-07-24 11:14:37 +00001728 */
1729static int intel_ich_gpio18_raise(void)
1730{
1731 return intel_ich_gpio_set(18, 1);
1732}
1733
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001734/*
1735 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001736 * - MSI MS-7046: LGA775 + 915P + ICH6
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001737 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001738static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001739{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001740 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001741}
1742
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001743/*
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001744 * Suited for:
Stefan Tauner027e0182012-05-02 19:48:21 +00001745 * - ASUS P5BV-R: LGA775 + 3200 + ICH7
Luc Verhaegen3f7e3412018-03-28 12:31:22 +02001746 * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M
Stefan Tauner027e0182012-05-02 19:48:21 +00001747 */
1748static int intel_ich_gpio20_raise(void)
1749{
1750 return intel_ich_gpio_set(20, 1);
1751}
1752
1753/*
1754 * Suited for:
Stefan Taunereb582572012-09-21 12:52:50 +00001755 * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001756 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1757 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
Michael Karcherf4b58792010-09-10 14:54:18 +00001758 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001759 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
Diego Elio Pettenòc6f71462011-03-06 22:52:55 +00001760 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Stefan Taunereb582572012-09-21 12:52:50 +00001761 * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
Miklós Mártonde77ad42019-08-06 22:43:19 +02001762 * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R
Michael Karcher4a23e442010-09-10 14:46:46 +00001763 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00001764 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
Joshua Roysb1d980f2010-09-13 14:02:22 +00001765 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001766 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
Stefan Taunerded71e52012-03-10 19:22:13 +00001767 * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001768 * - Samsung Polaris 32: socket478 + 865P + ICH5
Peter Stuge09c13332009-02-02 22:55:26 +00001769 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001770static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001771{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001772 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001773}
1774
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001775/*
Michael Karcher03b80e92010-03-07 16:32:32 +00001776 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001777 * - ASUS P4B266: socket478 + Intel 845D + ICH2
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001778 * - ASUS P4B533-E: socket478 + 845E + ICH4
1779 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Michael Karcherbfd89a52012-02-12 00:13:14 +00001780 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001781 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001782static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001783{
1784 return intel_ich_gpio_set(22, 1);
1785}
1786
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001787/*
1788 * Suited for:
Stefan Tauner716e0982011-07-25 20:38:52 +00001789 * - ASUS A8Jm (laptop): Intel 945 + ICH7
Michael Karcher14ab8d42011-08-25 14:06:50 +00001790 * - ASUS P5LP-LE used in ...
1791 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1792 * - Epson Endeavor MT7700
Stefan Tauner716e0982011-07-25 20:38:52 +00001793 */
1794static int intel_ich_gpio34_raise(void)
1795{
1796 return intel_ich_gpio_set(34, 1);
1797}
1798
1799/*
1800 * Suited for:
Stefan Taunerc6782182012-01-19 17:50:32 +00001801 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Paul Menzelac427b22012-02-16 21:07:07 +00001802 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Stefan Taunerc6782182012-01-19 17:50:32 +00001803 */
1804static int intel_ich_gpio38_raise(void)
1805{
1806 return intel_ich_gpio_set(38, 1);
1807}
1808
1809/*
1810 * Suited for:
Joshua Roysc73e2812011-07-09 19:46:53 +00001811 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1812 */
1813static int intel_ich_gpio43_raise(void)
1814{
1815 return intel_ich_gpio_set(43, 1);
1816}
1817
1818/*
1819 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001820 * - HP Vectra VL400: 815 + ICH + PC87360
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001821 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001822static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001823{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001824 int ret;
1825 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1826 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001827 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001828 if (!ret)
Michael Karchercba52de2011-03-06 12:07:19 +00001829 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1830 return ret;
1831}
1832
1833/*
1834 * Suited for:
1835 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1836 */
1837static int board_hp_p2706t(void)
1838{
1839 int ret;
1840 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1841 if (!ret)
1842 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001843 return ret;
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001844}
1845
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001846/*
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001847 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001848 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1849 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1850 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
Uwe Hermann742999c2010-12-02 21:57:42 +00001851 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001852 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001853static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001854{
1855 return intel_ich_gpio_set(23, 1);
1856}
1857
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001858/*
1859 * Suited for:
Michael Karcher39dcdec2010-10-05 17:29:35 +00001860 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001861 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
Michael Karcherc7a1ffb2010-07-24 22:27:29 +00001862 */
1863static int intel_ich_gpio25_raise(void)
1864{
1865 return intel_ich_gpio_set(25, 1);
1866}
1867
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001868/*
1869 * Suited for:
1870 * - IBASE MB899: i945GM + ICH7
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001871 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001872static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001873{
1874 return intel_ich_gpio_set(26, 1);
1875}
1876
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001877/*
1878 * Suited for:
Stefan Tauner98546c92012-11-05 12:20:29 +00001879 * - ASUS DSAN-DX
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001880 * - P4SD-LA (HP OEM): i865 + ICH5
Joshua Roys9d9a1042011-06-13 16:59:01 +00001881 * - GIGABYTE GA-8IP775: 865P + ICH5
Michael Karcherc8613242010-08-13 12:49:01 +00001882 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
Maciej Pijanka6add0942011-06-09 20:59:30 +00001883 * - MSI MS-6788-40 (aka 848P Neo-V)
Michael Karcher87c90992010-07-24 11:03:48 +00001884 */
Idwer Vollering19dceac2010-07-24 18:47:45 +00001885static int intel_ich_gpio32_raise(void)
Michael Karcher87c90992010-07-24 11:03:48 +00001886{
1887 return intel_ich_gpio_set(32, 1);
1888}
1889
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001890/*
1891 * Suited for:
Joshua Roys7225ccd2011-05-18 01:32:16 +00001892 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1893 */
1894static int board_aopen_i975xa_ydg(void)
1895{
1896 int ret;
1897
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001898 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
Joshua Roys7225ccd2011-05-18 01:32:16 +00001899 * or perhaps it's not needed at all?
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001900 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1901 * were in the right LDN, it would have to be GPIO1 or GPIO3.
Joshua Roys7225ccd2011-05-18 01:32:16 +00001902 */
1903/*
1904 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1905 if (!ret)
1906*/
1907 ret = intel_ich_gpio_set(33, 1);
1908
1909 return ret;
1910}
1911
1912/*
1913 * Suited for:
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001914 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001915 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001916static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001917{
1918 int ret;
1919
1920 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1921 ret = intel_ich_gpio_set(22, 1);
1922 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1923 ret = intel_ich_gpio_set(23, 1);
1924
1925 return ret;
1926}
1927
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001928/*
1929 * Suited for:
1930 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001931 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001932static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001933{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001934 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001935
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001936 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1937 if (!ret)
1938 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001939
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001940 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001941}
1942
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001943/*
1944 * Suited for:
1945 * - Soyo SY-7VCA: Pro133A + VT82C686
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001946 */
Michael Karcher06477332010-03-19 22:49:09 +00001947static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001948{
Michael Karcher06477332010-03-19 22:49:09 +00001949 struct pci_dev *dev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001950 uint32_t base, tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001951
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001952 /* VT82C686 power management */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001953 dev = pci_dev_find(0x1106, 0x3057);
1954 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001955 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001956 return -1;
1957 }
1958
Sean Nelson316a29f2010-05-07 20:09:04 +00001959 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001960 raise ? "Rais" : "Dropp", gpio);
Michael Karcher06477332010-03-19 22:49:09 +00001961
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001962 /* Select GPO function on multiplexed pins. */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001963 tmp = pci_read_byte(dev, 0x54);
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001964 switch (gpio) {
1965 case 0:
1966 tmp &= ~0x03;
1967 break;
1968 case 1:
1969 tmp |= 0x04;
1970 break;
1971 case 2:
1972 tmp |= 0x08;
1973 break;
1974 case 3:
1975 tmp |= 0x10;
1976 break;
Michael Karcher06477332010-03-19 22:49:09 +00001977 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001978 pci_write_byte(dev, 0x54, tmp);
1979
1980 /* PM IO base */
1981 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1982
1983 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001984 tmp = INL(base + 0x4C);
1985 if (raise)
1986 tmp |= 1U << gpio;
1987 else
1988 tmp &= ~(1U << gpio);
1989 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001990
1991 return 0;
1992}
1993
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001994/*
1995 * Suited for:
1996 * - abit VT6X4: Pro133x + VT82C686A
Mattias Mattssone3df96e2010-08-15 22:43:23 +00001997 * - abit VA6: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001998 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001999static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00002000{
2001 return via_apollo_gpo_set(4, 0);
2002}
2003
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002004/*
2005 * Suited for:
2006 * - Soyo SY-7VCA: Pro133A + VT82C686
Michael Karcher06477332010-03-19 22:49:09 +00002007 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002008static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00002009{
2010 return via_apollo_gpo_set(0, 0);
2011}
2012
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002013/*
Michael Karchera08d0f22011-07-25 17:25:24 +00002014 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002015 *
2016 * Suited for:
2017 * - MSI 651M-L: SiS651 / SiS962
Stefan Tauner7fbbbb82014-11-30 22:31:12 +00002018 * - GIGABYTE GA-8SIMLFS 2.0
Michael Karchera08d0f22011-07-25 17:25:24 +00002019 * - GIGABYTE GA-8SIMLH
Michael Karcher9f9e6132010-01-09 17:36:06 +00002020 */
Michael Karchera08d0f22011-07-25 17:25:24 +00002021static int sis_gpio0_raise_and_w836xx_memw(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00002022{
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002023 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00002024 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00002025
2026 dev = pci_dev_find(0x1039, 0x0962);
2027 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002028 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00002029 return 1;
2030 }
2031
Michael Karcher9f9e6132010-01-09 17:36:06 +00002032 base = pci_read_word(dev, 0x74);
2033 temp = INW(base + 0x68);
2034 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00002035 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00002036
2037 temp = INW(base + 0x64);
2038 temp |= (1 << 0); /* Raise output? */
2039 OUTW(temp, base + 0x64);
2040
2041 w836xx_memw_enable(0x2E);
2042
2043 return 0;
2044}
2045
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002046/*
Michael Gold6d52e472009-06-19 13:00:24 +00002047 * Find the runtime registers of an SMSC Super I/O, after verifying its
2048 * chip ID.
2049 *
2050 * Returns the base port of the runtime register block, or 0 on error.
2051 */
2052static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
2053 uint8_t logical_device)
2054{
2055 uint16_t rt_port = 0;
2056
2057 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00002058 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00002059 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002060 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00002061 goto out;
2062 }
2063
2064 /* If the runtime block is active, get its address. */
2065 sio_write(sio_port, 0x07, logical_device);
2066 if (sio_read(sio_port, 0x30) & 1) {
2067 rt_port = (sio_read(sio_port, 0x60) << 8)
2068 | sio_read(sio_port, 0x61);
2069 }
2070
2071 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002072 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00002073 "Super I/O runtime interface not available.\n");
2074 }
2075out:
Uwe Hermann1432a602009-06-28 23:26:37 +00002076 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00002077 return rt_port;
2078}
2079
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002080/*
2081 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
Michael Gold6d52e472009-06-19 13:00:24 +00002082 * connected to GP30 on the Super I/O, and TBL# is always high.
2083 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00002084static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00002085{
2086 struct pci_dev *dev;
2087 uint16_t rt_port;
2088 uint8_t val;
2089
2090 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
2091 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002092 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00002093 return -1;
2094 }
2095
Uwe Hermann1432a602009-06-28 23:26:37 +00002096 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00002097 if (rt_port == 0)
2098 return -1;
2099
2100 /* Configure the GPIO pin. */
2101 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00002102 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00002103 OUTB(val, rt_port + 0x33);
2104
2105 /* Disable write protection. */
2106 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00002107 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00002108 OUTB(val, rt_port + 0x4d);
2109
2110 return 0;
2111}
2112
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002113/*
2114 * Suited for:
Christoph Grenzd13a3942011-10-21 13:20:11 +00002115 * - abit AV8: Socket939 + K8T800Pro + VT8237
2116 */
2117static int board_abit_av8(void)
2118{
2119 uint8_t val;
2120
2121 /* Raise GPO pins GP22 & GP23 */
2122 val = INB(0x404E);
2123 val |= 0xC0;
2124 OUTB(val, 0x404E);
2125
2126 return 0;
2127}
2128
2129/*
2130 * Suited for:
Uwe Hermann45bd1442010-09-14 23:20:35 +00002131 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002132 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002133 */
Uwe Hermann45bd1442010-09-14 23:20:35 +00002134static int it8703f_gpio51_raise(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002135{
2136 uint16_t id, base;
2137 uint8_t tmp;
2138
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002139 /* Find the IT8703F. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002140 w836xx_ext_enter(0x2E);
2141 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
2142 w836xx_ext_leave(0x2E);
2143
2144 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002145 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002146 return -1;
2147 }
2148
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002149 /* Get the GP567 I/O base. */
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002150 w836xx_ext_enter(0x2E);
2151 sio_write(0x2E, 0x07, 0x0C);
2152 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
2153 w836xx_ext_leave(0x2E);
2154
2155 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00002156 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00002157 " Base.\n");
2158 return -1;
2159 }
2160
2161 /* Raise GP51. */
2162 tmp = INB(base);
2163 tmp |= 0x02;
2164 OUTB(tmp, base);
2165
2166 return 0;
2167}
2168
Luc Verhaegen72272912009-09-01 21:22:23 +00002169/*
Joshua Roysa2f37222011-11-14 13:00:12 +00002170 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
Luc Verhaegen72272912009-09-01 21:22:23 +00002171 */
Joshua Roysa2f37222011-11-14 13:00:12 +00002172static int it87_gpio_set(unsigned int gpio, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00002173{
Joshua Roysa2f37222011-11-14 13:00:12 +00002174 int allowed, sio;
Luc Verhaegen72272912009-09-01 21:22:23 +00002175 unsigned int port;
Joshua Roysa2f37222011-11-14 13:00:12 +00002176 uint16_t base, sioport;
Luc Verhaegen72272912009-09-01 21:22:23 +00002177 uint8_t tmp;
2178
Joshua Roysa2f37222011-11-14 13:00:12 +00002179 /* IT87 GPIO configuration table */
2180 static const struct it87cfg {
2181 uint16_t id;
2182 uint8_t base_reg;
2183 uint32_t bank0;
2184 uint32_t bank1;
2185 uint32_t bank2;
2186 } it87_gpio_table[] = {
2187 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
2188 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
2189 {0, 0, 0, 0, 0} /* end marker */
2190 };
2191 const struct it87cfg *cfg = NULL;
Luc Verhaegen72272912009-09-01 21:22:23 +00002192
Joshua Roysa2f37222011-11-14 13:00:12 +00002193 /* Find the Super I/O in the probed list */
2194 for (sio = 0; sio < superio_count; sio++) {
2195 int i;
2196 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2197 continue;
2198
2199 /* Is this device in our list? */
2200 for (i = 0; it87_gpio_table[i].id; i++)
2201 if (superios[sio].model == it87_gpio_table[i].id) {
2202 cfg = &it87_gpio_table[i];
2203 goto found;
2204 }
2205 }
2206
2207 if (cfg == NULL) {
2208 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2209 "found.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002210 return -1;
Luc Verhaegen72272912009-09-01 21:22:23 +00002211 }
2212
Joshua Roysa2f37222011-11-14 13:00:12 +00002213found:
2214 /* Check whether the gpio is allowed. */
2215 if (gpio < 32)
2216 allowed = (cfg->bank0 >> gpio) & 0x01;
2217 else if (gpio < 64)
2218 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2219 else if (gpio < 96)
2220 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2221 else
2222 allowed = 0;
Luc Verhaegen72272912009-09-01 21:22:23 +00002223
Joshua Roysa2f37222011-11-14 13:00:12 +00002224 if (!allowed) {
2225 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2226 cfg->id, gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002227 return -1;
2228 }
2229
Joshua Roysa2f37222011-11-14 13:00:12 +00002230 /* Read the Simple I/O Base Address Register */
2231 sioport = superios[sio].port;
2232 enter_conf_mode_ite(sioport);
2233 sio_write(sioport, 0x07, 0x07);
2234 base = (sio_read(sioport, cfg->base_reg) << 8) |
2235 sio_read(sioport, cfg->base_reg + 1);
2236 exit_conf_mode_ite(sioport);
Luc Verhaegen72272912009-09-01 21:22:23 +00002237
2238 if (!base) {
Joshua Roysa2f37222011-11-14 13:00:12 +00002239 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00002240 return -1;
2241 }
2242
Joshua Roysa2f37222011-11-14 13:00:12 +00002243 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2244
2245 port = gpio / 10 - 1;
2246 gpio %= 10;
2247
2248 /* set GPIO. */
Luc Verhaegen72272912009-09-01 21:22:23 +00002249 tmp = INB(base + port);
2250 if (raise)
Joshua Roysa2f37222011-11-14 13:00:12 +00002251 tmp |= 1 << gpio;
Luc Verhaegen72272912009-09-01 21:22:23 +00002252 else
Joshua Roysa2f37222011-11-14 13:00:12 +00002253 tmp &= ~(1 << gpio);
Luc Verhaegen72272912009-09-01 21:22:23 +00002254 OUTB(tmp, base + port);
2255
2256 return 0;
2257}
2258
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002259/*
Russ Dillbd622d12010-03-09 16:57:06 +00002260 * Suited for:
Joshua Roys8ca42552011-11-19 19:31:17 +00002261 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2262 */
2263static int it8712f_gpio12_raise(void)
2264{
2265 return it87_gpio_set(12, 1);
2266}
2267
2268/*
2269 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002270 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2271 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00002272 */
Joshua Roysa2f37222011-11-14 13:00:12 +00002273static int it8712f_gpio31_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00002274{
Joshua Roysa2f37222011-11-14 13:00:12 +00002275 return it87_gpio_set(32, 1);
2276}
2277
2278/*
2279 * Suited for:
2280 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2281 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2282 */
2283static int it8718f_gpio63_raise(void)
2284{
2285 return it87_gpio_set(63, 1);
Luc Verhaegen72272912009-09-01 21:22:23 +00002286}
2287
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002288/*
2289 * Suited for all boards with ambiguous DMI chassis information, which should be
2290 * whitelisted because they are known to work:
Stefan Tauner463dd692013-08-08 12:00:19 +00002291 * - ASRock IMB-A180(-H)
Stefan Taunerdbac46c2013-08-13 22:10:41 +00002292 * - Intel D945GCNL
Ingo Feldschmid8a0f9b02012-01-31 06:51:56 +00002293 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2294 */
2295static int p2_not_a_laptop(void)
2296{
2297 /* label this board as not a laptop */
2298 is_laptop = 0;
2299 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2300 return 0;
2301}
2302
Stefan Tauner98feaa52012-09-25 21:08:41 +00002303/*
2304 * Suited for all laptops, which are known to *not* have interfering embedded controllers.
2305 */
2306static int p2_whitelist_laptop(void)
2307{
2308 is_laptop = 1;
Felix Singerd1ab7d22022-08-19 03:03:47 +02002309 laptop_ok = true;
Stefan Tauner98feaa52012-09-25 21:08:41 +00002310 msg_pdbg("Whitelisted laptop detected.\n");
2311 return 0;
2312}
2313
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002314#endif
2315
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002316/*
Uwe Hermannd0e347d2009-10-06 13:00:00 +00002317 * Below is the list of boards which need a special "board enable" code in
2318 * flashrom before their ROM chip can be accessed/written to.
2319 *
2320 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2321 * to the respective tables in print.c. Thanks!
2322 *
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002323 * We use 2 sets of PCI IDs here, you're free to choose which is which. This
Uwe Hermannffec5f32007-08-23 16:08:21 +00002324 * is to provide a very high degree of certainty when matching a board on
2325 * the basis of subsystem/card IDs. As not every vendor handles
2326 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002327 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002328 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002329 * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection.
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002330 * But please take care to provide an as complete set of pci ids as possible;
2331 * autodetection is the preferred behaviour and we would like to make sure that
2332 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00002333 *
Michael Karcher6701ee82010-01-20 14:14:11 +00002334 * If PCI IDs are not sufficient for board matching, the match can be further
2335 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00002336 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00002337 * substring match, unless it is anchored to the beginning (with a ^ in front)
2338 * or the end (with a $ at the end). Both anchors may be specified at the
2339 * same time to match the full field.
2340 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00002341 * When a board is matched through DMI, the first and second main PCI IDs
2342 * and the first subsystem PCI ID have to match as well. If you specify the
2343 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2344 * subsystem ID of that device is indeed zero.
2345 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00002346 * The coreboot ids are used two fold. When running with a coreboot firmware,
2347 * the ids uniquely matches the coreboot board identification string. When a
2348 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +00002349 * can be used to identify the board through the -p internal:mainboard=
2350 * programmer parameter.
Luc Verhaegenc5210162009-04-20 12:38:17 +00002351 *
2352 * When a board is identified through its coreboot ids (in both cases), the
2353 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002354 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002355
Uwe Hermanndeeebe22009-05-08 16:23:34 +00002356/* Please keep this list alphabetically ordered by vendor/board name. */
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002357const struct board_match board_matches[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00002358
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002359 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002360#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002361 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Christoph Grenzd13a3942011-10-21 13:20:11 +00002362 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
Stefan Tauner2c5b65e2013-10-26 17:02:03 +00002363 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002364 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2365 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2366 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2367 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002368 {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Stefan Tauner74dc73f2015-03-01 22:04:38 +00002369 {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002370 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Paul Menzelac427b22012-02-16 21:07:07 +00002371 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002372 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2373 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2374 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002375 {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002376 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2377 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2378 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Stefan Taunerc6782182012-01-19 17:50:32 +00002379 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
Luc Verhaegen3f7e3412018-03-28 12:31:22 +02002380 {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise},
Joshua Roys7225ccd2011-05-18 01:32:16 +00002381 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
Arthur Heymanscd8329f2017-03-22 17:50:43 +01002382 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^iMac5,2$", NULL, NULL, P2, "Apple", "iMac5,2", 0, OK, p2_whitelist_laptop},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002383 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^MacBook2,1$", NULL, NULL, P2, "Apple", "MacBook2,1", 0, OK, p2_whitelist_laptop},
Joshua Roysea3aed02011-11-16 22:08:11 +00002384 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner463dd692013-08-08 12:00:19 +00002385 {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002386 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
Pawel Rozanski1d233072011-06-19 16:52:48 +00002387 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002388 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2389 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
Joshua Roys8ca42552011-11-19 19:31:17 +00002390 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002391 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
François Revol495fc2c2014-03-14 08:10:02 +00002392 {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002393 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2394 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2395 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002396 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
Stefan Taunerf0bcfa52011-05-17 13:31:55 +00002397 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002398 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00002399 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002400 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
Stefan Taunerff80e682011-07-20 16:34:18 +00002401 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Stefan Tauner98546c92012-11-05 12:20:29 +00002402 {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002403 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2404 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Joshua Roysc73e2812011-07-09 19:46:53 +00002405 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Joshua Roysd708fad2012-02-17 14:51:15 +00002406 {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002407 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Keith Hui91486202020-05-12 21:43:58 -04002408 {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002409 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2410 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2411 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Joshua Roysa5f5a152011-11-15 08:08:15 +00002412 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002413 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2414 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Stefan Taunereb582572012-09-21 12:52:50 +00002415 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2416 {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2417 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise},
Miklós Mártonde77ad42019-08-06 22:43:19 +02002418 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise},
Stefan Taunerd3b98fb2013-03-04 01:41:56 +00002419 {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002420 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2421 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2422 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2423 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
Stefan Tauner027e0182012-05-02 19:48:21 +00002424 {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002425 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2426 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2427 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
Joshua Roys1fd4f9e2011-08-11 05:47:32 +00002428 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Stefan Taunerd94d25d2012-07-28 03:17:15 +00002429 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise},
Stefan Taunera4f14472011-10-22 22:01:09 +00002430 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2431 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2432 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
Michael Karcher14ab8d42011-08-25 14:06:50 +00002433 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2434 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
Stefan Tauner6697f712014-08-06 15:09:15 +00002435 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise},
Dima Veselov9d8f53d2014-07-14 18:04:15 +00002436 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner5c316f92015-02-08 21:57:52 +00002437 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise},
Stefan Tauner309dd2c2013-11-21 15:59:52 +00002438 {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002439 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
Joshua Roysa2f37222011-11-14 13:00:12 +00002440 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2441 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002442 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Tasos Sahanidis58cf5192022-04-20 09:30:42 +03002443 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5W DH Deluxe$", NULL, NULL, P3, "ASUS", "P5W DH Deluxe", 0, OK, intel_ich_gpio16_raise},
Stefan Taunereb582572012-09-21 12:52:50 +00002444 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise},
2445 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002446 {0x1022, 0x780E, 0x1043, 0x1437, 0x1022, 0x780B, 0x1043, 0x1437, "^U38N$", NULL, NULL, P2, "ASUS", "U38N", 0, OK, p2_whitelist_laptop},
Corey Osgoodcbd56652013-09-10 10:42:48 +00002447 {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e},
Stefan Taunereb582572012-09-21 12:52:50 +00002448 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002449 {0x8086, 0x283e, 0x1028, 0x01f9, 0x8086, 0x2a01, 0, 0, "^Latitude D630", NULL, NULL, P2, "Dell", "Latitude D630", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002450 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2451 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Tadas Slotkus3dcdc032012-08-25 03:53:12 +00002452 {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e},
Stefan Taunere34e3e82013-01-01 00:06:51 +00002453 {0x1039, 0x6325, 0x1019, 0x0f05, 0x1039, 0x0016, 0, 0, NULL, NULL, NULL, P2, "Elitegroup", "A928", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002454 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2455 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2456 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
Stefan Tauneraf4b1582011-08-06 16:16:33 +00002457 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2458 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002459 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2460 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2461 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002462 {0x8086, 0x2A40, 0x1734, 0x1148, 0x8086, 0x2930, 0x1734, 0x1148, "^XY680", NULL, NULL, P2, "Fujitsu", "Amilo Xi 3650", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002463 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2464 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Joshua Roys9d9a1042011-06-13 16:59:01 +00002465 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002466 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2467 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Stefan Tauner7fbbbb82014-11-30 22:31:12 +00002468 {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Stefan Tauner716e0982011-07-25 20:38:52 +00002469 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002470 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2471 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002472 {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002473 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002474 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002475 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2476 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2477 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
Idwer Volleringd8a00a02011-06-13 16:58:54 +00002478 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002479 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2480 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2481 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2482 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2483 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Stefan Taunere34e3e82013-01-01 00:06:51 +00002484 {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002485 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Stefan Tauner24c38df2012-08-11 02:33:20 +00002486 {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
direstraits96494fa832022-02-16 02:26:51 +00002487 {0x5333, 0x8d04, 0x1106, 0x3065, 0x1106, 0x3059, 0x1106, 0x0571, "P4M266-8235", NULL, NULL, P3, "Jetway", "P4MDPT", 0, OK, w836xx_memw_enable_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002488 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002489 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad R400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad R400", 0, OK, p2_whitelist_laptop},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002490 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T400", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002491 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T500", 0, OK, p2_whitelist_laptop},
Stefan Tauner6697f712014-08-06 15:09:15 +00002492 {0x8086, 0x1E22, 0x17AA, 0x21F6, 0x8086, 0x1E55, 0x17AA, 0x21F6, "^ThinkPad T530", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T530", 0, OK, p2_whitelist_laptop},
2493 {0x8086, 0x27a0, 0x17aa, 0x2015, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60", 0, OK, p2_whitelist_laptop},
2494 {0x8086, 0x27a0, 0x17aa, 0x2017, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60(s)", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002495 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad W500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad W500", 0, OK, p2_whitelist_laptop},
Stefan Tauner23e10b82016-01-23 16:16:49 +00002496 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad X200", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
Arthur Heymans9891b752018-07-17 02:44:41 +02002497 {0x8086, 0x3B07, 0x17AA, 0x2166, 0x8086, 0x3B30, 0x17AA, 0x2167, "^ThinkPad X201", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X201", 0, OK, p2_whitelist_laptop},
Arthur Heymans1d50abc2017-06-03 21:29:55 +02002498 {0x8086, 0x1C22, 0x17AA, 0x21DB, 0x8086, 0x1C4F, 0x17AA, 0x21DB, NULL, "lenovo", "x220", P2, "IBM/Lenovo", "ThinkPad X220", 0, OK, p2_whitelist_laptop},
Stefan Tauner6697f712014-08-06 15:09:15 +00002499 {0x8086, 0x1E22, 0x17AA, 0x21FA, 0x8086, 0x1E55, 0x17AA, 0x21FA, "^ThinkPad X230", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X230", 0, OK, p2_whitelist_laptop},
2500 {0x8086, 0x27A0, 0x17AA, 0x2017, 0x8086, 0x27B9, 0x17AA, 0x2009, "^ThinkPad X60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X60(s)", 0, OK, p2_whitelist_laptop},
Leah Rowe8c7e78b2018-01-26 00:57:10 +00002501 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^Taurinus X200", "Libiquity", "Taurinus X200", P2, "Libiquity", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002502 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Stefan Taunerd7d423b2012-10-20 09:13:16 +00002503 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002504 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002505 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002506 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
Stefan Tauner0be072c2016-03-13 15:16:30 +00002507 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002508 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Stefan Tauner0be072c2016-03-13 15:16:30 +00002509 {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002510 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2511 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
Maciej Pijanka6add0942011-06-09 20:59:30 +00002512 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
Michael Karchera08d0f22011-07-25 17:25:24 +00002513 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002514 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Stefan Tauner33366a02012-09-15 15:51:09 +00002515 {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002516 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002517 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002518 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002519 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2520 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Joshua Roys6e48a022012-06-29 23:07:14 +00002521 {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002522 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Stefan Taunerc2eec2c2014-05-03 21:33:01 +00002523 {0x8086, 0x3B30, 0x1025, 0x0379, 0x8086, 0x3B09, 0x1025, 0x0379, "^EasyNote LM85$", NULL, NULL, P2, "Packard Bell","EasyNote LM85", 0, OK, p2_whitelist_laptop},
Nico Huber31454232016-05-03 11:43:17 +02002524 {0x8086, 0x0154, 0x8086, 0x0154, 0x8086, 0x1e55, 0x8086, 0x1e55, "RV11$", "Roda", "Lizard RV11", P2, "Roda", "RV11", 0, OK, p2_whitelist_laptop},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002525 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2526 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2527 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002528 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Joshua Roysb992d342011-11-02 14:31:18 +00002529 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002530 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2531 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Michael Karcherbfd89a52012-02-12 00:13:14 +00002532 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002533 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2534 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2535 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2536 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002537#endif
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002538 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002539};
2540
Stefan Tauner600576b2014-06-12 22:57:36 +00002541int selfcheck_board_enables(void)
2542{
2543 if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) {
2544 msg_gerr("Board enables table miscompilation!\n");
2545 return 1;
2546 }
2547
2548 int ret = 0;
2549 unsigned int i;
Nico Huber92b17a52019-10-04 18:47:24 +02002550 for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) {
Stefan Tauner600576b2014-06-12 22:57:36 +00002551 const struct board_match *b = &board_matches[i];
2552 if (b->vendor_name == NULL || b->board_name == NULL) {
2553 msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n"
Nico Huberac90af62022-12-18 00:22:47 +00002554 "Please report a bug at flashrom-stable@flashrom.org\n", i);
Stefan Tauner600576b2014-06-12 22:57:36 +00002555 ret = 1;
2556 continue;
2557 }
2558 if ((b->first_vendor == 0 || b->first_device == 0 ||
2559 b->second_vendor == 0 || b->second_device == 0) ||
2560 ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) ||
2561 (b->max_rom_decode_parallel == 0 && b->enable == NULL)) {
2562 msg_gerr("ERROR: Board enable for %s %s is misdefined.\n"
Nico Huberac90af62022-12-18 00:22:47 +00002563 "Please report a bug at flashrom-stable@flashrom.org\n",
Stefan Tauner600576b2014-06-12 22:57:36 +00002564 b->vendor_name, b->board_name);
2565 ret = 1;
2566 }
2567 }
2568 return ret;
2569}
2570
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002571/* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
2572 * Parameters vendor and model will be overwritten. Returns 0 on success.
2573 * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002574 */
Jacob Garber1c091d12019-08-12 11:14:14 -06002575int board_parse_parameter(const char *boardstring, char **vendor, char **model)
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002576{
2577 /* strtok may modify the original string. */
2578 char *tempstr = strdup(boardstring);
2579 char *tempstr2 = NULL;
2580 strtok(tempstr, ":");
2581 tempstr2 = strtok(NULL, ":");
2582 if (tempstr == NULL || tempstr2 == NULL) {
2583 free(tempstr);
2584 msg_pinfo("Please supply the board vendor and model name with the "
2585 "-p internal:mainboard=<vendor>:<model> option.\n");
2586 return 1;
2587 }
2588 *vendor = strdup(tempstr);
2589 *model = strdup(tempstr2);
2590 msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
2591 free(tempstr);
2592 return 0;
2593}
2594
2595/*
2596 * Match boards on vendor and model name.
Stefan Tauner57f276f2015-01-24 15:16:14 +00002597 * The string parameters can come either from the coreboot table or the command line (i.e. the user).
2598 * The boolean needs to be set accordingly to compare them to the right entries of the board enables table.
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002599 * Require main PCI IDs to match too as extra safety.
Stefan Tauner57f276f2015-01-24 15:16:14 +00002600 * Parameters vendor and model must be non-NULL!
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002601 */
Stefan Tauner57f276f2015-01-24 15:16:14 +00002602static const struct board_match *board_match_name(const char *vendor, const char *model, bool cb)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002603{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002604 const struct board_match *board = board_matches;
2605 const struct board_match *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002606
Uwe Hermanna93045c2009-05-09 00:47:04 +00002607 for (; board->vendor_name; board++) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002608 const char *cur_vendor = cb ? board->lb_vendor : board->vendor_name;
2609 const char *cur_model = cb ? board->lb_part : board->board_name;
2610
2611 if (!cur_vendor || strcasecmp(cur_vendor, vendor))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002612 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002613
Stefan Tauner57f276f2015-01-24 15:16:14 +00002614 if (!cur_model || strcasecmp(cur_model, model))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002615 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002616
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002617 if (!pci_dev_find(board->first_vendor, board->first_device)) {
2618 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x "
2619 "doesn't.\n", vendor, model, board->first_vendor, board->first_device);
Uwe Hermanna7e05482007-05-09 10:17:44 +00002620 continue;
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002621 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002622
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002623 if (!pci_dev_find(board->second_vendor, board->second_device)) {
2624 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x "
2625 "doesn't.\n", vendor, model, board->second_vendor, board->second_device);
Uwe Hermanna7e05482007-05-09 10:17:44 +00002626 continue;
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002627 }
Peter Stuge6b53fed2008-01-27 16:21:21 +00002628
2629 if (partmatch) {
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002630 /* More than one entry has a matching name. */
Nico Huberac90af62022-12-18 00:22:47 +00002631 msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable\n"
2632 "entry. Please report a bug at flashrom-stable@flashrom.org\n", vendor, model);
Peter Stuge6b53fed2008-01-27 16:21:21 +00002633 return NULL;
2634 }
2635 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002636 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00002637
Peter Stuge6b53fed2008-01-27 16:21:21 +00002638 if (partmatch)
2639 return partmatch;
2640
Uwe Hermanna7e05482007-05-09 10:17:44 +00002641 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002642}
2643
Uwe Hermann48ec1b12010-08-08 17:01:18 +00002644/*
Uwe Hermannffec5f32007-08-23 16:08:21 +00002645 * Match boards on PCI IDs and subsystem IDs.
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002646 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002647 */
Richard Hughes93e16252018-12-19 11:54:47 +00002648static const struct board_match *board_match_pci_ids(enum board_match_phase phase)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002649{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002650 const struct board_match *board = board_matches;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002651
Uwe Hermanna93045c2009-05-09 00:47:04 +00002652 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00002653 if ((!board->first_card_vendor || !board->first_card_device) &&
2654 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002655 continue;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002656 if (board->phase != phase)
2657 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002658
Uwe Hermanna7e05482007-05-09 10:17:44 +00002659 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00002660 board->first_card_vendor,
2661 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002662 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002663
Uwe Hermanna7e05482007-05-09 10:17:44 +00002664 if (board->second_vendor) {
2665 if (board->second_card_vendor) {
2666 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002667 board->second_device,
2668 board->second_card_vendor,
2669 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002670 continue;
2671 } else {
2672 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00002673 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00002674 continue;
2675 }
2676 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002677
Sean Nelson4c6d3a42013-09-11 23:35:03 +00002678#if defined(__i386__) || defined(__x86_64__)
Michael Karcher6701ee82010-01-20 14:14:11 +00002679 if (board->dmi_pattern) {
2680 if (!has_dmi_support) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002681 msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
2682 board->vendor_name, board->board_name);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002683 msg_pinfo("Please supply the board vendor and model name with the "
2684 "-p internal:mainboard=<vendor>:<model> option.\n");
Michael Karcher6701ee82010-01-20 14:14:11 +00002685 continue;
2686 } else {
2687 if (!dmi_match(board->dmi_pattern))
2688 continue;
2689 }
2690 }
Sean Nelson4c6d3a42013-09-11 23:35:03 +00002691#endif // defined(__i386__) || defined(__x86_64__)
Uwe Hermanna7e05482007-05-09 10:17:44 +00002692 return board;
2693 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002694
Uwe Hermanna7e05482007-05-09 10:17:44 +00002695 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002696}
2697
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002698static int board_enable_safetycheck(const struct board_match *board)
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002699{
2700 if (!board)
2701 return 1;
2702
2703 if (board->status == OK)
2704 return 0;
2705
2706 if (!force_boardenable) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002707 msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002708 "and thus will not be executed by default. Depending on your hardware,\n"
2709 "erasing, writing or even probing can fail without running this code.\n\n"
Uwe Hermann91f4afa2011-07-28 08:13:25 +00002710 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002711 "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002712 return 1;
2713 }
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002714 msg_pwarn("NOTE: Running an untested board enable procedure.\n"
Nico Huberac90af62022-12-18 00:22:47 +00002715 "Please report success/failure to flashrom-stable@flashrom.org.\n");
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002716 return 0;
2717}
2718
2719/* FIXME: Should this be identical to board_flash_enable? */
2720static int board_handle_phase(enum board_match_phase phase)
2721{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002722 const struct board_match *board = NULL;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002723
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002724 board = board_match_pci_ids(phase);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002725
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002726 if (!board)
2727 return 0;
2728
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002729 if (board_enable_safetycheck(board))
2730 return 0;
2731
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +00002732 if (!board->enable) {
2733 /* Not sure if there is a valid case for this. */
2734 msg_perr("Board match found, but nothing to do?\n");
2735 return 0;
2736 }
2737
2738 return board->enable();
2739}
2740
2741void board_handle_before_superio(void)
2742{
2743 board_handle_phase(P1);
2744}
2745
2746void board_handle_before_laptop(void)
2747{
2748 board_handle_phase(P2);
2749}
2750
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002751int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002752{
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002753 const struct board_match *board = NULL;
Uwe Hermanna7e05482007-05-09 10:17:44 +00002754 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002755
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002756 if (vendor != NULL && model != NULL) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002757 board = board_match_name(vendor, model, false);
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002758 if (!board) { /* If a board was given by the user it has to match, else we abort here. */
2759 msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n",
2760 vendor, model);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002761 return 1;
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002762 }
2763 }
2764 if (board == NULL && cb_vendor != NULL && cb_model != NULL) {
Stefan Tauner57f276f2015-01-24 15:16:14 +00002765 board = board_match_name(cb_vendor, cb_model, true);
Stefan Taunerfa9fa712012-09-24 21:29:29 +00002766 if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */
2767 msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n",
2768 cb_vendor, cb_model);
2769 }
2770 }
2771 if (board == NULL) {
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +00002772 board = board_match_pci_ids(P3);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002773 if (!board) /* i.e. there is just no board enable available for this board */
2774 return 0;
2775 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002776
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002777 if (board_enable_safetycheck(board))
2778 return 1;
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00002779
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002780 /* limit the maximum size of the parallel bus */
2781 if (board->max_rom_decode_parallel)
2782 max_rom_decode.parallel = board->max_rom_decode_parallel * 1024;
Luc Verhaegen93938c32010-01-20 14:45:03 +00002783
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002784 if (board->enable != NULL) {
2785 msg_pinfo("Enabling full flash access for board \"%s %s\"... ",
2786 board->vendor_name, board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002787
Stefan Taunerb4e06bd2012-08-20 00:24:22 +00002788 ret = board->enable();
2789 if (ret)
2790 msg_pinfo("FAILED!\n");
2791 else
2792 msg_pinfo("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00002793 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002794
Uwe Hermanna7e05482007-05-09 10:17:44 +00002795 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00002796}