blob: 8ba0768a61f287628211c5417d1a9b107be0f456 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
82 /* Enable flash mapping. Works for most old ITE style SuperI/O. */
83 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
90 printf_debug("Unhandled SuperI/O type!\n");
91 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000100 *
101 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000104 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000106{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000108
Uwe Hermann372eeb52007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000114 return -1;
115 }
116
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000119
Uwe Hermann372eeb52007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000122
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000127
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000129
130 return 0;
131}
132
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000146{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000164
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000166
167 return 0;
168}
169
Peter Stugecce26822008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000178}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000179
Uwe Hermannffec5f32007-08-23 16:08:21 +0000180/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000182 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000184{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000189 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000191}
192
193/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000200 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000202{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000204
Luc Verhaegen73d21192009-12-23 00:54:26 +0000205 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000206}
207
Luc Verhaegen21f54962010-01-20 14:45:07 +0000208/**
209 *
210 */
211static int it8705f_write_enable(uint8_t port, const char *name)
212{
213 enter_conf_mode_ite(port);
214 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
215 exit_conf_mode_ite(port);
216
217 return 0;
218}
219
220/**
221 * Suited for:
222 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
223 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
224 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
225 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
226 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
227 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
228 *
229 * SIS950 superio probably requires the same flash write enable.
230 */
231static int it8705f_write_enable_2e(const char *name)
232{
233 return it8705f_write_enable(0x2e, name);
234}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000235
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000236/**
237 * VT823x: Set one of the GPIO pins.
238 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000239static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000240{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000241 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000242 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000243 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000244
Luc Verhaegen73d21192009-12-23 00:54:26 +0000245 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
246 switch (dev->device_id) {
247 case 0x3177: /* VT8235 */
248 case 0x3227: /* VT8237R */
249 case 0x3337: /* VT8237A */
250 break;
251 default:
252 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
253 return -1;
254 }
255
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000256 if ((gpio >= 12) && (gpio <= 15)) {
257 /* GPIO12-15 -> output */
258 val = pci_read_byte(dev, 0xE4);
259 val |= 0x10;
260 pci_write_byte(dev, 0xE4, val);
261 } else if (gpio == 9) {
262 /* GPIO9 -> Output */
263 val = pci_read_byte(dev, 0xE4);
264 val |= 0x20;
265 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000266 } else if (gpio == 5) {
267 val = pci_read_byte(dev, 0xE4);
268 val |= 0x01;
269 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000270 } else {
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000271 fprintf(stderr, "\nERROR: "
272 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000273 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000274 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000275
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000276 /* We need the I/O Base Address for this board's flash enable. */
277 base = pci_read_word(dev, 0x88) & 0xff80;
278
David Bartleyf58d3642009-12-09 07:53:01 +0000279 offset = 0x4C + gpio / 8;
280 bit = 0x01 << (gpio % 8);
281
282 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000283 if (raise)
284 val |= bit;
285 else
286 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000287 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000288
Uwe Hermanna7e05482007-05-09 10:17:44 +0000289 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000290}
291
Uwe Hermannffec5f32007-08-23 16:08:21 +0000292/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000293 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000294 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000295static int via_vt823x_gpio5_raise(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000296{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000297 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
298 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000299}
300
301/**
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000302 * Suited for VIAs EPIA N & NL.
303 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000304static int via_vt823x_gpio9_raise(const char *name)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000305{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000306 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000307}
308
309/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000310 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
311 *
312 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
313 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000314 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000315static int via_vt823x_gpio15_raise(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000316{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000317 return via_vt823x_gpio_set(15, 1);
318}
319
320/**
321 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
322 *
323 * Suited for:
324 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
325 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
326 */
327static int board_msi_kt4v(const char *name)
328{
329 int ret;
330
331 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000332 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000333
Luc Verhaegen73d21192009-12-23 00:54:26 +0000334 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000335}
336
337/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000338 * Suited for ASUS P5A.
339 *
340 * This is rather nasty code, but there's no way to do this cleanly.
341 * We're basically talking to some unknown device on SMBus, my guess
342 * is that it is the Winbond W83781D that lives near the DIP BIOS.
343 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000344static int board_asus_p5a(const char *name)
345{
346 uint8_t tmp;
347 int i;
348
349#define ASUSP5A_LOOP 5000
350
Andriy Gapon65c1b862008-05-22 13:22:45 +0000351 OUTB(0x00, 0xE807);
352 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000353
Andriy Gapon65c1b862008-05-22 13:22:45 +0000354 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000355
356 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000357 OUTB(0xE1, 0xFF);
358 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000359 break;
360 }
361
362 if (i == ASUSP5A_LOOP) {
363 printf("%s: Unable to contact device.\n", name);
364 return -1;
365 }
366
Andriy Gapon65c1b862008-05-22 13:22:45 +0000367 OUTB(0x20, 0xE801);
368 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000369
Andriy Gapon65c1b862008-05-22 13:22:45 +0000370 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000371
372 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000373 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000374 if (tmp & 0x70)
375 break;
376 }
377
378 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
379 printf("%s: failed to read device.\n", name);
380 return -1;
381 }
382
Andriy Gapon65c1b862008-05-22 13:22:45 +0000383 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000384 tmp &= ~0x02;
385
Andriy Gapon65c1b862008-05-22 13:22:45 +0000386 OUTB(0x00, 0xE807);
387 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000388
Andriy Gapon65c1b862008-05-22 13:22:45 +0000389 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000390
Andriy Gapon65c1b862008-05-22 13:22:45 +0000391 OUTB(0xFF, 0xE800);
392 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000393
Andriy Gapon65c1b862008-05-22 13:22:45 +0000394 OUTB(0x20, 0xE801);
395 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000396
Andriy Gapon65c1b862008-05-22 13:22:45 +0000397 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000398
399 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000400 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000401 if (tmp & 0x70)
402 break;
403 }
404
405 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
406 printf("%s: failed to write to device.\n", name);
407 return -1;
408 }
409
410 return 0;
411}
412
Luc Verhaegena7e30502009-12-09 11:39:02 +0000413/*
414 * Set GPIO lines in the Broadcom HT-1000 southbridge.
415 *
416 * It's not a Super I/O but it uses the same index/data port method.
417 */
418static int board_hp_dl145_g3_enable(const char *name)
419{
420 /* GPIO 0 reg from PM regs */
421 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
422 sio_mask(0xcd6, 0x44, 0x24, 0x24);
423
424 return 0;
425}
426
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000427static int board_ibm_x3455(const char *name)
428{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000429 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000430 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000431
432 return 0;
433}
434
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000435/**
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000436 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
437 */
438static int board_shuttle_fn25(const char *name)
439{
440 struct pci_dev *dev;
441
442 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
443 if (!dev) {
444 fprintf(stderr,
445 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
446 return -1;
447 }
448
449 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
450 pci_write_byte(dev, 0x92, 0);
451
452 return 0;
453}
454
455/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000456 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000457 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000458static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000459{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000460 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000461 uint16_t base;
462 uint8_t tmp;
463
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000464 if ((gpio < 0) || (gpio >= 0x40)) {
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000465 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000466 return -1;
467 }
468
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000469 /* First, check the ISA Bridge */
470 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000471 switch (dev->device_id) {
472 case 0x0030: /* CK804 */
473 case 0x0050: /* MCP04 */
474 case 0x0060: /* MCP2 */
475 break;
476 default:
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000477 /* Newer MCPs use the SMBus Controller */
478 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
479 switch (dev->device_id) {
480 case 0x0264: /* MCP51 */
481 break;
482 default:
483 fprintf(stderr,
484 "\nERROR: no nVidia LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000485 return -1;
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000486 }
487 break;
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000488 }
489
490 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
491 base += 0xC0;
492
493 tmp = INB(base + gpio);
494 tmp &= ~0x0F; /* null lower nibble */
495 tmp |= 0x04; /* gpio -> output. */
496 if (raise)
497 tmp |= 0x01;
498 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000499
500 return 0;
501}
502
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000503/**
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000504 * Suited for MSI K8N Neo4: nVidia CK804.
505 */
506static int nvidia_mcp_gpio2_raise(const char *name)
507{
508 return nvidia_mcp_gpio_set(0x02, 1);
509}
510
511/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000512 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
513 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000514static int nvidia_mcp_gpio10_raise(const char *name)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000515{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000516 return nvidia_mcp_gpio_set(0x10, 1);
517}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000518
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000519/**
520 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
521 */
522static int nvidia_mcp_gpio21_raise(const char *name)
523{
524 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000525}
526
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000527/**
528 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
529 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000530static int nvidia_mcp_gpio31_raise(const char *name)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000531{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000532 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000533}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000534
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000535/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000536 * Suited for Artec Group DBE61 and DBE62.
537 */
538static int board_artecgroup_dbe6x(const char *name)
539{
540#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
541#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
542#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
543#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
544#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
545#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
546#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
547#define DBE6x_BOOT_LOC_FLASH (2)
548#define DBE6x_BOOT_LOC_FWHUB (3)
549
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000550 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000551 unsigned long boot_loc;
552
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000553 /* Geode only has a single core */
554 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000555 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000556
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000557 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000558
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000559 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000560 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
561 boot_loc = DBE6x_BOOT_LOC_FWHUB;
562 else
563 boot_loc = DBE6x_BOOT_LOC_FLASH;
564
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000565 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
566 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000567 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000568
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000569 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000570
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000571 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000572
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000573 return 0;
574}
575
Uwe Hermann93f66db2008-05-22 21:19:38 +0000576/**
Luc Verhaegenf5226912009-12-14 10:41:58 +0000577 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
578 */
579static int intel_piix4_gpo_set(unsigned int gpo, int raise)
580{
581 struct pci_dev *dev;
582 uint32_t tmp, base;
583
584 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
585 if (!dev) {
586 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
587 return -1;
588 }
589
590 /* sanity check */
591 if (gpo > 30) {
592 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
593 return -1;
594 }
595
596 /* these are dual function pins which are most likely in use already */
597 if (((gpo >= 1) && (gpo <= 7)) ||
598 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
599 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
600 return -1;
601 }
602
603 /* dual function that need special enable. */
604 if ((gpo >= 22) && (gpo <= 26)) {
605 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
606 switch (gpo) {
607 case 22: /* XBUS: XDIR#/GPO22 */
608 case 23: /* XBUS: XOE#/GPO23 */
609 tmp |= 1 << 28;
610 break;
611 case 24: /* RTCSS#/GPO24 */
612 tmp |= 1 << 29;
613 break;
614 case 25: /* RTCALE/GPO25 */
615 tmp |= 1 << 30;
616 break;
617 case 26: /* KBCSS#/GPO26 */
618 tmp |= 1 << 31;
619 break;
620 }
621 pci_write_long(dev, 0xB0, tmp);
622 }
623
624 /* GPO {0,8,27,28,30} are always available. */
625
626 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
627 if (!dev) {
628 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
629 return -1;
630 }
631
632 /* PM IO base */
633 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
634
635 tmp = INL(base + 0x34); /* GPO register */
636 if (raise)
637 tmp |= 0x01 << gpo;
638 else
639 tmp |= ~(0x01 << gpo);
640 OUTL(tmp, base + 0x34);
641
642 return 0;
643}
644
645/**
646 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
647 */
648static int board_epox_ep_bx3(const char *name)
649{
650 return intel_piix4_gpo_set(22, 1);
651}
652
653/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000654 * Set a GPIO line on a given intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000655 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000656static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000657{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000658 /* table mapping the different intel ICH LPC chipsets. */
659 static struct {
660 uint16_t id;
661 uint8_t base_reg;
662 uint32_t bank0;
663 uint32_t bank1;
664 uint32_t bank2;
665 } intel_ich_gpio_table[] = {
666 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
667 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
668 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
669 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
670 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
671 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
672 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
673 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
674 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
675 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
676 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
677 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
678 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
679 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
680 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
681 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
682 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
683 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
684 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
685 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
686 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
687 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
688 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
689 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
690 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
691 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
692 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
693 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
694 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
695 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
696 {0, 0, 0, 0, 0} /* end marker */
697 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000698
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000699 struct pci_dev *dev;
700 uint16_t base;
701 uint32_t tmp;
702 int i, allowed;
703
704 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000705 for (dev = pacc->devices; dev; dev = dev->next) {
706 pci_fill_info(dev, PCI_FILL_CLASS);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000707 if ((dev->vendor_id == 0x8086) &&
708 (dev->device_class == 0x0601)) { /* ISA Bridge */
709 /* Is this device in our list? */
710 for (i = 0; intel_ich_gpio_table[i].id; i++)
711 if (dev->device_id == intel_ich_gpio_table[i].id)
712 break;
713
714 if (intel_ich_gpio_table[i].id)
715 break;
716 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000717 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000718
Uwe Hermann93f66db2008-05-22 21:19:38 +0000719 if (!dev) {
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000720 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000721 return -1;
722 }
723
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000724 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
725 strapped to zero. From some mobile ich9 version on, this becomes
726 6:1. The mask below catches all. */
727 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000728
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000729 /* check whether the line is allowed */
730 if (gpio < 32)
731 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
732 else if (gpio < 64)
733 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
734 else
735 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
736
737 if (!allowed) {
738 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
739 " setting GPIO%02d\n", gpio);
740 return -1;
741 }
742
743 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
744 raise ? "Rais" : "Dropp", gpio);
745
746 if (gpio < 32) {
747 /* Set line to GPIO */
748 tmp = INL(base);
749 /* ICH/ICH0 multiplexes 27/28 on the line set. */
750 if ((gpio == 28) &&
751 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
752 tmp |= 1 << 27;
753 else
754 tmp |= 1 << gpio;
755 OUTL(tmp, base);
756
757 /* As soon as we are talking to ICH8 and above, this register
758 decides whether we can set the gpio or not. */
759 if (dev->device_id > 0x2800) {
760 tmp = INL(base);
761 if (!(tmp & (1 << gpio))) {
762 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
763 " does not allow setting GPIO%02d\n",
764 gpio);
765 return -1;
766 }
767 }
768
769 /* Set GPIO to OUTPUT */
770 tmp = INL(base + 0x04);
771 tmp &= ~(1 << gpio);
772 OUTL(tmp, base + 0x04);
773
774 /* Raise GPIO line */
775 tmp = INL(base + 0x0C);
776 if (raise)
777 tmp |= 1 << gpio;
778 else
779 tmp &= ~(1 << gpio);
780 OUTL(tmp, base + 0x0C);
781 } else if (gpio < 64) {
782 gpio -= 32;
783
784 /* Set line to GPIO */
785 tmp = INL(base + 0x30);
786 tmp |= 1 << gpio;
787 OUTL(tmp, base + 0x30);
788
789 /* As soon as we are talking to ICH8 and above, this register
790 decides whether we can set the gpio or not. */
791 if (dev->device_id > 0x2800) {
792 tmp = INL(base + 30);
793 if (!(tmp & (1 << gpio))) {
794 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
795 " does not allow setting GPIO%02d\n",
796 gpio + 32);
797 return -1;
798 }
799 }
800
801 /* Set GPIO to OUTPUT */
802 tmp = INL(base + 0x34);
803 tmp &= ~(1 << gpio);
804 OUTL(tmp, base + 0x34);
805
806 /* Raise GPIO line */
807 tmp = INL(base + 0x38);
808 if (raise)
809 tmp |= 1 << gpio;
810 else
811 tmp &= ~(1 << gpio);
812 OUTL(tmp, base + 0x38);
813 } else {
814 gpio -= 64;
815
816 /* Set line to GPIO */
817 tmp = INL(base + 0x40);
818 tmp |= 1 << gpio;
819 OUTL(tmp, base + 0x40);
820
821 tmp = INL(base + 40);
822 if (!(tmp & (1 << gpio))) {
823 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
824 "not allow setting GPIO%02d\n", gpio + 64);
825 return -1;
826 }
827
828 /* Set GPIO to OUTPUT */
829 tmp = INL(base + 0x44);
830 tmp &= ~(1 << gpio);
831 OUTL(tmp, base + 0x44);
832
833 /* Raise GPIO line */
834 tmp = INL(base + 0x48);
835 if (raise)
836 tmp |= 1 << gpio;
837 else
838 tmp &= ~(1 << gpio);
839 OUTL(tmp, base + 0x48);
840 }
Uwe Hermann93f66db2008-05-22 21:19:38 +0000841
842 return 0;
843}
844
845/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000846 * Suited for Abit IP35: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000847 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000848static int intel_ich_gpio16_raise(const char *name)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000849{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000850 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +0000851}
852
Peter Stuge09c13332009-02-02 22:55:26 +0000853/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000854 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000855 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000856static int intel_ich_gpio19_raise(const char *name)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000857{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000858 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000859}
860
861/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +0000862 * Suited for:
863 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
864 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +0000865 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000866static int intel_ich_gpio21_raise(const char *name)
Peter Stuge09c13332009-02-02 22:55:26 +0000867{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000868 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +0000869}
870
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000871/**
872 * Suited for ASUS P4B266: socket478 + intel 845D + ICH2.
873 */
874static int intel_ich_gpio22_raise(const char *name)
875{
876 return intel_ich_gpio_set(22, 1);
877}
878
879/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +0000880 * Suited for:
881 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
882 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000883 */
884static int intel_ich_gpio23_raise(const char *name)
885{
886 return intel_ich_gpio_set(23, 1);
887}
888
889/**
890 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
891 */
892static int board_acorp_6a815epd(const char *name)
893{
894 int ret;
895
896 /* Lower Blocks Lock -- pin 7 of PLCC32 */
897 ret = intel_ich_gpio_set(22, 1);
898 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
899 ret = intel_ich_gpio_set(23, 1);
900
901 return ret;
902}
903
904/**
905 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
906 */
Stefan Reinauerac378972008-03-17 22:59:40 +0000907static int board_kontron_986lcd_m(const char *name)
908{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000909 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000910
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000911 ret = intel_ich_gpio_set(34, 1); /* #TBL */
912 if (!ret)
913 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +0000914
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000915 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +0000916}
917
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000918/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +0000919 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
920 */
921static int board_soyo_sy_7vca(const char *name)
922{
923 struct pci_dev *dev;
924 uint32_t base;
925 uint8_t tmp;
926
927 /* VT82C686 Power management */
928 dev = pci_dev_find(0x1106, 0x3057);
929 if (!dev) {
930 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
931 return -1;
932 }
933
934 /* GPO0 output from PM IO base + 0x4C */
935 tmp = pci_read_byte(dev, 0x54);
936 tmp &= ~0x03;
937 pci_write_byte(dev, 0x54, tmp);
938
939 /* PM IO base */
940 base = pci_read_long(dev, 0x48) & 0x0000FF00;
941
942 /* Drop GPO0 */
943 tmp = INB(base + 0x4C);
944 tmp &= ~0x01;
945 OUTB(tmp, base + 0x4C);
946
947 return 0;
948}
949
Michael Karcher9f9e6132010-01-09 17:36:06 +0000950/**
951 * Enable some GPIO pin on SiS southbridge.
952 * Suited for MSI 651M-L: SiS651 / SiS962
953 */
954static int board_msi_651ml(const char *name)
955{
956 struct pci_dev *dev;
957 uint16_t base;
958 uint16_t temp;
959
960 dev = pci_dev_find(0x1039, 0x0962);
961 if (!dev) {
962 fprintf(stderr, "Expected south bridge not found\n");
963 return 1;
964 }
965
966 /* Registers 68 and 64 seem like bitmaps */
967 base = pci_read_word(dev, 0x74);
968 temp = INW(base + 0x68);
969 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +0000970 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +0000971
972 temp = INW(base + 0x64);
973 temp |= (1 << 0); /* Raise output? */
974 OUTW(temp, base + 0x64);
975
976 w836xx_memw_enable(0x2E);
977
978 return 0;
979}
980
Luc Verhaegen3920eda2009-06-17 14:43:24 +0000981/**
Michael Gold6d52e472009-06-19 13:00:24 +0000982 * Find the runtime registers of an SMSC Super I/O, after verifying its
983 * chip ID.
984 *
985 * Returns the base port of the runtime register block, or 0 on error.
986 */
987static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
988 uint8_t logical_device)
989{
990 uint16_t rt_port = 0;
991
992 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +0000993 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +0000994 if (sio_read(sio_port, 0x20) != chip_id) {
Uwe Hermann1432a602009-06-28 23:26:37 +0000995 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +0000996 goto out;
997 }
998
999 /* If the runtime block is active, get its address. */
1000 sio_write(sio_port, 0x07, logical_device);
1001 if (sio_read(sio_port, 0x30) & 1) {
1002 rt_port = (sio_read(sio_port, 0x60) << 8)
1003 | sio_read(sio_port, 0x61);
1004 }
1005
1006 if (rt_port == 0) {
1007 fprintf(stderr, "\nERROR: "
1008 "Super I/O runtime interface not available.\n");
1009 }
1010out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001011 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001012 return rt_port;
1013}
1014
1015/**
1016 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1017 * connected to GP30 on the Super I/O, and TBL# is always high.
1018 */
1019static int board_mitac_6513wu(const char *name)
1020{
1021 struct pci_dev *dev;
1022 uint16_t rt_port;
1023 uint8_t val;
1024
1025 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1026 if (!dev) {
1027 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1028 return -1;
1029 }
1030
Uwe Hermann1432a602009-06-28 23:26:37 +00001031 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001032 if (rt_port == 0)
1033 return -1;
1034
1035 /* Configure the GPIO pin. */
1036 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001037 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001038 OUTB(val, rt_port + 0x33);
1039
1040 /* Disable write protection. */
1041 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001042 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001043 OUTB(val, rt_port + 0x4d);
1044
1045 return 0;
1046}
1047
1048/**
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001049 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1050 */
1051static int board_asus_a7v8x(const char *name)
1052{
1053 uint16_t id, base;
1054 uint8_t tmp;
1055
1056 /* find the IT8703F */
1057 w836xx_ext_enter(0x2E);
1058 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1059 w836xx_ext_leave(0x2E);
1060
1061 if (id != 0x8701) {
1062 fprintf(stderr, "\nERROR: IT8703F SuperIO not found.\n");
1063 return -1;
1064 }
1065
1066 /* Get the GP567 IO base */
1067 w836xx_ext_enter(0x2E);
1068 sio_write(0x2E, 0x07, 0x0C);
1069 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1070 w836xx_ext_leave(0x2E);
1071
1072 if (!base) {
1073 fprintf(stderr, "\nERROR: Failed to read IT8703F SuperIO GPIO"
1074 " Base.\n");
1075 return -1;
1076 }
1077
1078 /* Raise GP51. */
1079 tmp = INB(base);
1080 tmp |= 0x02;
1081 OUTB(tmp, base);
1082
1083 return 0;
1084}
1085
Luc Verhaegen72272912009-09-01 21:22:23 +00001086/*
1087 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1088 * There is only some limited checking on the port numbers.
1089 */
1090static int
1091it8712f_gpio_set(unsigned int line, int raise)
1092{
1093 unsigned int port;
1094 uint16_t id, base;
1095 uint8_t tmp;
1096
1097 port = line / 10;
1098 port--;
1099 line %= 10;
1100
1101 /* Check line */
1102 if ((port > 4) || /* also catches unsigned -1 */
1103 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1104 fprintf(stderr,
1105 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1106 return -1;
1107 }
1108
1109 /* find the IT8712F */
1110 enter_conf_mode_ite(0x2E);
1111 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1112 exit_conf_mode_ite(0x2E);
1113
1114 if (id != 0x8712) {
1115 fprintf(stderr, "\nERROR: IT8712F SuperIO not found.\n");
1116 return -1;
1117 }
1118
1119 /* Get the GPIO base */
1120 enter_conf_mode_ite(0x2E);
1121 sio_write(0x2E, 0x07, 0x07);
1122 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1123 exit_conf_mode_ite(0x2E);
1124
1125 if (!base) {
1126 fprintf(stderr, "\nERROR: Failed to read IT8712F SuperIO GPIO"
1127 " Base.\n");
1128 return -1;
1129 }
1130
1131 /* set GPIO. */
1132 tmp = INB(base + port);
1133 if (raise)
1134 tmp |= 1 << line;
1135 else
1136 tmp &= ~(1 << line);
1137 OUTB(tmp, base + port);
1138
1139 return 0;
1140}
1141
1142/**
1143 * Suited for Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1144 */
1145static int board_asus_a7v600x(const char *name)
1146{
1147 return it8712f_gpio_set(32, 1);
1148}
1149
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001150/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001151 * Below is the list of boards which need a special "board enable" code in
1152 * flashrom before their ROM chip can be accessed/written to.
1153 *
1154 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1155 * to the respective tables in print.c. Thanks!
1156 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001157 * We use 2 sets of IDs here, you're free to choose which is which. This
1158 * is to provide a very high degree of certainty when matching a board on
1159 * the basis of subsystem/card IDs. As not every vendor handles
1160 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001161 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001162 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1163 * NULLed if they don't identify the board fully. But please take care to
1164 * provide an as complete set of pci ids as possible; autodetection is the
1165 * preferred behaviour and we would like to make sure that matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001166 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001167 * If PCI IDs are not sufficient for board matching, the match can be further
1168 * constrained by a string that has to be present in the DMI database for
1169 * the baseboard or the system entry. The pattern is matched by case sensitve
1170 * substring match, unless it is anchored to the beginning (with a ^ in front)
1171 * or the end (with a $ at the end). Both anchors may be specified at the
1172 * same time to match the full field.
1173 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001174 * The coreboot ids are used two fold. When running with a coreboot firmware,
1175 * the ids uniquely matches the coreboot board identification string. When a
1176 * legacy bios is installed and when autodetection is not possible, these ids
1177 * can be used to identify the board through the -m command line argument.
1178 *
1179 * When a board is identified through its coreboot ids (in both cases), the
1180 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001181 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001182
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001183/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001184struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001185
Luc Verhaegen93938c32010-01-20 14:45:03 +00001186 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... flash enable */
1187 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, intel_ich_gpio16_raise},
1188 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, board_acorp_6a815epd},
1189 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, intel_ich_gpio23_raise},
1190 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, w83627hf_gpio24_raise_2e},
1191 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, w836xx_memw_enable_2e},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001192 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001193 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, board_artecgroup_dbe6x},
1194 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, board_artecgroup_dbe6x},
1195 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, board_asus_a7v600x},
1196 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, board_asus_a7v8x},
1197 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, w836xx_memw_enable_2e},
1198 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, via_vt823x_gpio5_raise},
1199 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, intel_ich_gpio22_raise},
1200 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, intel_ich_gpio21_raise},
1201 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, intel_ich_gpio21_raise},
1202 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, board_asus_p5a},
1203 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, nvidia_mcp_gpio10_raise},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001204 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001205 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, intel_ich_gpio23_raise},
1206 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, it8705f_write_enable_2e},
1207 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, it8705f_write_enable_2e},
1208 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, w836xx_memw_enable_2e},
1209 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, nvidia_mcp_gpio31_raise},
1210 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, board_epox_ep_bx3},
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001211 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, NULL},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001212 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, NULL, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", 0, it87xx_probe_spi_flash},
Luc Verhaegen21f54962010-01-20 14:45:07 +00001213 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, it8705f_write_enable_2e},
Luc Verhaegen93938c32010-01-20 14:45:03 +00001214 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, nvidia_mcp_gpio21_raise},
1215 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, NULL, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", 0, it87xx_probe_spi_flash},
1216 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, NULL, "GIGABYTE", "GA-M61P-S3", 0, it87xx_probe_spi_flash},
1217 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", 0, it87xx_probe_spi_flash},
1218 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", 0, it87xx_probe_spi_flash},
1219 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", 0, it87xx_probe_spi_flash},
1220 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, board_hp_dl145_g3_enable},
1221 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, board_ibm_x3455},
1222 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, wbsio_check_for_spi},
1223 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, w83627hf_gpio24_raise_2e},
1224 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27b8, 0, 0, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, board_kontron_986lcd_m},
1225 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, board_mitac_6513wu},
1226 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, board_msi_kt4v},
1227 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, w83627thf_gpio4_4_raise_2e},
1228 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, board_msi_kt4v},
1229 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, board_msi_651ml},
1230 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, intel_ich_gpio19_raise},
1231 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, w83627thf_gpio4_4_raise_4e},
1232 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, nvidia_mcp_gpio2_raise},
1233 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, w836xx_memw_enable_2e},
1234 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, it8705f_write_enable_2e},
1235 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, board_shuttle_fn25},
1236 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, board_soyo_sy_7vca},
1237 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, w836xx_memw_enable_2e},
1238 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, via_vt823x_gpio15_raise},
1239 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, via_vt823x_gpio9_raise},
1240 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, NULL, "VIA", "PC3500G", 0, it87xx_probe_spi_flash},
1241
1242 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001243};
1244
Uwe Hermannffec5f32007-08-23 16:08:21 +00001245/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001246 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001247 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001248 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001249static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1250 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001251{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001252 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001253 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001254
Uwe Hermanna93045c2009-05-09 00:47:04 +00001255 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001256 if (vendor && (!board->lb_vendor
1257 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001258 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001259
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001260 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001261 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001262
Uwe Hermanna7e05482007-05-09 10:17:44 +00001263 if (!pci_dev_find(board->first_vendor, board->first_device))
1264 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001265
Uwe Hermanna7e05482007-05-09 10:17:44 +00001266 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001267 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001268 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001269
1270 if (vendor)
1271 return board;
1272
1273 if (partmatch) {
1274 /* a second entry has a matching part name */
1275 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1276 printf("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001277 partmatch->lb_vendor, board->lb_vendor);
Peter Stuge6b53fed2008-01-27 16:21:21 +00001278 printf("Please use the full -m vendor:part syntax.\n");
1279 return NULL;
1280 }
1281 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001282 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001283
Peter Stuge6b53fed2008-01-27 16:21:21 +00001284 if (partmatch)
1285 return partmatch;
1286
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001287 if (!partvendor_from_cbtable) {
1288 /* Only warn if the mainboard type was not gathered from the
1289 * coreboot table. If it was, the coreboot implementor is
1290 * expected to fix flashrom, too.
1291 */
1292 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1293 vendor, part);
1294 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001295 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001296}
1297
Uwe Hermannffec5f32007-08-23 16:08:21 +00001298/**
1299 * Match boards on PCI IDs and subsystem IDs.
1300 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001301 */
1302static struct board_pciid_enable *board_match_pci_card_ids(void)
1303{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001304 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001305
Uwe Hermanna93045c2009-05-09 00:47:04 +00001306 for (; board->vendor_name; board++) {
Uwe Hermanna7e05482007-05-09 10:17:44 +00001307 if (!board->first_card_vendor || !board->first_card_device)
1308 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001309
Uwe Hermanna7e05482007-05-09 10:17:44 +00001310 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001311 board->first_card_vendor,
1312 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001313 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001314
Uwe Hermanna7e05482007-05-09 10:17:44 +00001315 if (board->second_vendor) {
1316 if (board->second_card_vendor) {
1317 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001318 board->second_device,
1319 board->second_card_vendor,
1320 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001321 continue;
1322 } else {
1323 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001324 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001325 continue;
1326 }
1327 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001328
Michael Karcher6701ee82010-01-20 14:14:11 +00001329 if (board->dmi_pattern) {
1330 if (!has_dmi_support) {
1331 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1332 " DMI info unavailable.\n",
1333 board->vendor_name, board->board_name);
1334 continue;
1335 } else {
1336 if (!dmi_match(board->dmi_pattern))
1337 continue;
1338 }
1339 }
1340
Uwe Hermanna7e05482007-05-09 10:17:44 +00001341 return board;
1342 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001343
Uwe Hermanna7e05482007-05-09 10:17:44 +00001344 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001345}
1346
Uwe Hermann372eeb52007-12-04 21:49:06 +00001347int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001348{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001349 struct board_pciid_enable *board = NULL;
1350 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001351
Peter Stuge6b53fed2008-01-27 16:21:21 +00001352 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001353 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001354
Uwe Hermanna7e05482007-05-09 10:17:44 +00001355 if (!board)
1356 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001357
Uwe Hermanna7e05482007-05-09 10:17:44 +00001358 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001359 if (board->max_rom_decode_parallel)
1360 max_rom_decode.parallel =
1361 board->max_rom_decode_parallel * 1024;
1362
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001363 if (board->enable != NULL) {
1364 printf("Disabling flash write protection for "
1365 "board \"%s %s\"... ", board->vendor_name,
1366 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001367
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001368 ret = board->enable(board->vendor_name);
1369 if (ret)
1370 printf("FAILED!\n");
1371 else
1372 printf("OK.\n");
1373 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001374 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001375
Uwe Hermanna7e05482007-05-09 10:17:44 +00001376 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001377}