Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1 | /* |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 2 | * This file is part of the flashrom project. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 3 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 4 | * Copyright (C) 2000 Silicon Integrated System Corporation |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 5 | * Copyright (C) 2005-2009 coresystems GmbH |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 6 | * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de> |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 7 | * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 8 | * Copyright (C) 2009 Kontron Modular Computers GmbH |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 9 | * Copyright (C) 2011, 2012 Stefan Tauner |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 10 | * Copyright (C) 2017 secunet Security Networks AG |
| 11 | * (Written by Nico Huber <nico.huber@secunet.com> for secunet) |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 12 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 13 | * This program is free software; you can redistribute it and/or modify |
| 14 | * it under the terms of the GNU General Public License as published by |
| 15 | * the Free Software Foundation; version 2 of the License. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 16 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Contains the chipset specific flash enables. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 25 | */ |
| 26 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 27 | #define _LARGEFILE64_SOURCE |
| 28 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 29 | #include <stdlib.h> |
Uwe Hermann | e8ba538 | 2009-05-22 11:37:27 +0000 | [diff] [blame] | 30 | #include <string.h> |
Carl-Daniel Hailfinger | dcef67e | 2010-06-21 23:20:15 +0000 | [diff] [blame] | 31 | #include <unistd.h> |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 32 | #include <inttypes.h> |
| 33 | #include <errno.h> |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 34 | #include "flash.h" |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 35 | #include "programmer.h" |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 36 | #include "hwaccess.h" |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 37 | |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 38 | #define NOT_DONE_YET 1 |
| 39 | |
Carl-Daniel Hailfinger | 1d3a2fe | 2010-07-27 22:03:46 +0000 | [diff] [blame] | 40 | #if defined(__i386__) || defined(__x86_64__) |
| 41 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 42 | static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name) |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 43 | { |
| 44 | uint8_t tmp; |
| 45 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 46 | /* |
| 47 | * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and |
| 48 | * 0xFFFE0000-0xFFFFFFFF ROM select enable. |
| 49 | */ |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 50 | tmp = pci_read_byte(dev, 0x47); |
| 51 | tmp |= 0x46; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 52 | rpci_write_byte(dev, 0x47, tmp); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 53 | |
| 54 | return 0; |
| 55 | } |
| 56 | |
Rudolf Marek | 23907d8 | 2012-02-07 21:29:48 +0000 | [diff] [blame] | 57 | static int enable_flash_rdc_r8610(struct pci_dev *dev, const char *name) |
| 58 | { |
| 59 | uint8_t tmp; |
| 60 | |
| 61 | /* enable ROMCS for writes */ |
| 62 | tmp = pci_read_byte(dev, 0x43); |
| 63 | tmp |= 0x80; |
| 64 | pci_write_byte(dev, 0x43, tmp); |
| 65 | |
| 66 | /* read the bootstrapping register */ |
| 67 | tmp = pci_read_byte(dev, 0x40) & 0x3; |
| 68 | switch (tmp) { |
| 69 | case 3: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 70 | internal_buses_supported &= BUS_FWH; |
Rudolf Marek | 23907d8 | 2012-02-07 21:29:48 +0000 | [diff] [blame] | 71 | break; |
| 72 | case 2: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 73 | internal_buses_supported &= BUS_LPC; |
Rudolf Marek | 23907d8 | 2012-02-07 21:29:48 +0000 | [diff] [blame] | 74 | break; |
| 75 | default: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 76 | internal_buses_supported &= BUS_PARALLEL; |
Rudolf Marek | 23907d8 | 2012-02-07 21:29:48 +0000 | [diff] [blame] | 77 | break; |
| 78 | } |
| 79 | |
| 80 | return 0; |
| 81 | } |
| 82 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 83 | static int enable_flash_sis85c496(struct pci_dev *dev, const char *name) |
| 84 | { |
| 85 | uint8_t tmp; |
| 86 | |
| 87 | tmp = pci_read_byte(dev, 0xd0); |
| 88 | tmp |= 0xf8; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 89 | rpci_write_byte(dev, 0xd0, tmp); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 90 | |
| 91 | return 0; |
| 92 | } |
| 93 | |
| 94 | static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name) |
| 95 | { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 96 | #define SIS_MAPREG 0x40 |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 97 | uint8_t new, newer; |
| 98 | |
| 99 | /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */ |
| 100 | /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */ |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 101 | new = pci_read_byte(dev, SIS_MAPREG); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 102 | new &= (~0x04); /* No idea why we clear bit 2. */ |
| 103 | new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */ |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 104 | rpci_write_byte(dev, SIS_MAPREG, new); |
| 105 | newer = pci_read_byte(dev, SIS_MAPREG); |
| 106 | if (newer != new) { /* FIXME: share this with other code? */ |
| 107 | msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", |
| 108 | SIS_MAPREG, new, name); |
| 109 | msg_pinfo("Stuck at 0x%02x.\n", newer); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 110 | return -1; |
| 111 | } |
| 112 | return 0; |
| 113 | } |
| 114 | |
| 115 | static struct pci_dev *find_southbridge(uint16_t vendor, const char *name) |
| 116 | { |
| 117 | struct pci_dev *sbdev; |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 118 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 119 | sbdev = pci_dev_find_vendorclass(vendor, 0x0601); |
| 120 | if (!sbdev) |
| 121 | sbdev = pci_dev_find_vendorclass(vendor, 0x0680); |
| 122 | if (!sbdev) |
| 123 | sbdev = pci_dev_find_vendorclass(vendor, 0x0000); |
| 124 | if (!sbdev) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 125 | msg_perr("No southbridge found for %s!\n", name); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 126 | if (sbdev) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 127 | msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 128 | sbdev->vendor_id, sbdev->device_id, |
| 129 | sbdev->bus, sbdev->dev, sbdev->func); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 130 | return sbdev; |
| 131 | } |
| 132 | |
| 133 | static int enable_flash_sis501(struct pci_dev *dev, const char *name) |
| 134 | { |
| 135 | uint8_t tmp; |
| 136 | int ret = 0; |
| 137 | struct pci_dev *sbdev; |
| 138 | |
| 139 | sbdev = find_southbridge(dev->vendor_id, name); |
| 140 | if (!sbdev) |
| 141 | return -1; |
| 142 | |
| 143 | ret = enable_flash_sis_mapping(sbdev, name); |
| 144 | |
| 145 | tmp = sio_read(0x22, 0x80); |
| 146 | tmp &= (~0x20); |
| 147 | tmp |= 0x4; |
| 148 | sio_write(0x22, 0x80, tmp); |
| 149 | |
| 150 | tmp = sio_read(0x22, 0x70); |
| 151 | tmp &= (~0x20); |
| 152 | tmp |= 0x4; |
| 153 | sio_write(0x22, 0x70, tmp); |
Elyes HAOUAS | 2f1d007 | 2018-10-04 10:42:42 +0200 | [diff] [blame] | 154 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 155 | return ret; |
| 156 | } |
| 157 | |
| 158 | static int enable_flash_sis5511(struct pci_dev *dev, const char *name) |
| 159 | { |
| 160 | uint8_t tmp; |
| 161 | int ret = 0; |
| 162 | struct pci_dev *sbdev; |
| 163 | |
| 164 | sbdev = find_southbridge(dev->vendor_id, name); |
| 165 | if (!sbdev) |
| 166 | return -1; |
| 167 | |
| 168 | ret = enable_flash_sis_mapping(sbdev, name); |
| 169 | |
| 170 | tmp = sio_read(0x22, 0x50); |
| 171 | tmp &= (~0x20); |
| 172 | tmp |= 0x4; |
| 173 | sio_write(0x22, 0x50, tmp); |
| 174 | |
| 175 | return ret; |
| 176 | } |
| 177 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 178 | static int enable_flash_sis5x0(struct pci_dev *dev, const char *name, uint8_t dis_mask, uint8_t en_mask) |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 179 | { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 180 | #define SIS_REG 0x45 |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 181 | uint8_t new, newer; |
| 182 | int ret = 0; |
| 183 | struct pci_dev *sbdev; |
| 184 | |
| 185 | sbdev = find_southbridge(dev->vendor_id, name); |
| 186 | if (!sbdev) |
| 187 | return -1; |
| 188 | |
| 189 | ret = enable_flash_sis_mapping(sbdev, name); |
| 190 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 191 | new = pci_read_byte(sbdev, SIS_REG); |
| 192 | new &= (~dis_mask); |
| 193 | new |= en_mask; |
| 194 | rpci_write_byte(sbdev, SIS_REG, new); |
| 195 | newer = pci_read_byte(sbdev, SIS_REG); |
| 196 | if (newer != new) { /* FIXME: share this with other code? */ |
| 197 | msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SIS_REG, new, name); |
| 198 | msg_pinfo("Stuck at 0x%02x\n", newer); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 199 | ret = -1; |
| 200 | } |
| 201 | |
| 202 | return ret; |
| 203 | } |
| 204 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 205 | static int enable_flash_sis530(struct pci_dev *dev, const char *name) |
| 206 | { |
| 207 | return enable_flash_sis5x0(dev, name, 0x20, 0x04); |
| 208 | } |
| 209 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 210 | static int enable_flash_sis540(struct pci_dev *dev, const char *name) |
| 211 | { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 212 | return enable_flash_sis5x0(dev, name, 0x80, 0x40); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 213 | } |
| 214 | |
Uwe Hermann | 987942d | 2006-11-07 11:16:21 +0000 | [diff] [blame] | 215 | /* Datasheet: |
| 216 | * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4) |
| 217 | * - URL: http://www.intel.com/design/intarch/datashts/290562.htm |
| 218 | * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf |
| 219 | * - Order Number: 290562-001 |
| 220 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 221 | static int enable_flash_piix4(struct pci_dev *dev, const char *name) |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 222 | { |
| 223 | uint16_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 224 | uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */ |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 225 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 226 | internal_buses_supported &= BUS_PARALLEL; |
Maciej Pijanka | a661e15 | 2009-12-08 17:26:24 +0000 | [diff] [blame] | 227 | |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 228 | old = pci_read_word(dev, xbcs); |
| 229 | |
| 230 | /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 231 | * FFF00000-FFF7FFFF are forwarded to ISA). |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 232 | * Note: This bit is reserved on PIIX/PIIX3/MPIIX. |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 233 | * Set bit 7: Extended BIOS Enable (PCI master accesses to |
| 234 | * FFF80000-FFFDFFFF are forwarded to ISA). |
| 235 | * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to |
| 236 | * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top |
| 237 | * of 1 Mbyte, or the aliases at the top of 4 Gbyte |
| 238 | * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#. |
| 239 | * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA. |
| 240 | * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable). |
| 241 | */ |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 242 | if (dev->device_id == 0x122e || dev->device_id == 0x7000 |
| 243 | || dev->device_id == 0x1234) |
| 244 | new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */ |
Uwe Hermann | 8720345 | 2008-10-26 18:40:42 +0000 | [diff] [blame] | 245 | else |
| 246 | new = old | 0x02c4; |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 247 | |
| 248 | if (new == old) |
| 249 | return 0; |
| 250 | |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 251 | rpci_write_word(dev, xbcs, new); |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 252 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 253 | if (pci_read_word(dev, xbcs) != new) { /* FIXME: share this with other code? */ |
| 254 | msg_pinfo("Setting register 0x%04x to 0x%04x on %s failed (WARNING ONLY).\n", xbcs, new, name); |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 255 | return -1; |
| 256 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 257 | |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 258 | return 0; |
| 259 | } |
| 260 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 261 | /* Handle BIOS_CNTL (aka. BCR). Disable locks and enable writes. The register can either be in PCI config space |
| 262 | * at the offset given by 'bios_cntl' or at the memory-mapped address 'addr'. |
| 263 | * |
| 264 | * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, in Poulsbo, Tunnel Creek and other Atom |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 265 | * chipsets/SoCs it is even 32b, but just treating it as 8 bit wide seems to work fine in practice. */ |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 266 | static int enable_flash_ich_bios_cntl_common(enum ich_chipset ich_generation, void *addr, |
| 267 | struct pci_dev *dev, uint8_t bios_cntl) |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 268 | { |
Stefan Tauner | d5c4ab4 | 2011-09-09 12:46:32 +0000 | [diff] [blame] | 269 | uint8_t old, new, wanted; |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 270 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 271 | switch (ich_generation) { |
| 272 | case CHIPSET_ICH_UNKNOWN: |
| 273 | return ERROR_FATAL; |
| 274 | /* Non-SPI-capable */ |
| 275 | case CHIPSET_ICH: |
| 276 | case CHIPSET_ICH2345: |
| 277 | break; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 278 | /* Some Atom chipsets are special: The second byte of BIOS_CNTL (D9h) contains a prefetch bit similar to |
| 279 | * what other SPI-capable chipsets have at DCh. Others like Bay Trail use a memmapped register. |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 280 | * The Tunnel Creek datasheet contains a lot of details about the SPI controller, among other things it |
| 281 | * mentions that the prefetching and caching does only happen for direct memory reads. |
| 282 | * Therefore - at least for Tunnel Creek - it should not matter to flashrom because we use the |
| 283 | * programmed access only and not memory mapping. */ |
| 284 | case CHIPSET_TUNNEL_CREEK: |
| 285 | case CHIPSET_POULSBO: |
| 286 | case CHIPSET_CENTERTON: |
| 287 | old = pci_read_byte(dev, bios_cntl + 1); |
| 288 | msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis"); |
| 289 | break; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 290 | case CHIPSET_BAYTRAIL: |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 291 | case CHIPSET_ICH7: |
| 292 | default: /* Future version might behave the same */ |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 293 | if (ich_generation == CHIPSET_BAYTRAIL) |
| 294 | old = (mmio_readl(addr) >> 2) & 0x3; |
| 295 | else |
| 296 | old = (pci_read_byte(dev, bios_cntl) >> 2) & 0x3; |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 297 | msg_pdbg("SPI Read Configuration: "); |
| 298 | if (old == 3) |
| 299 | msg_pdbg("invalid prefetching/caching settings, "); |
| 300 | else |
| 301 | msg_pdbg("prefetching %sabled, caching %sabled, ", |
| 302 | (old & 0x2) ? "en" : "dis", |
| 303 | (old & 0x1) ? "dis" : "en"); |
| 304 | } |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 305 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 306 | if (ich_generation == CHIPSET_BAYTRAIL) |
| 307 | wanted = old = mmio_readl(addr); |
| 308 | else |
| 309 | wanted = old = pci_read_byte(dev, bios_cntl); |
| 310 | |
Stefan Tauner | f9a8da5 | 2011-06-11 18:16:50 +0000 | [diff] [blame] | 311 | /* |
| 312 | * Quote from the 6 Series datasheet (Document Number: 324645-004): |
| 313 | * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP) |
| 314 | * 1 = BIOS region SMM protection is enabled. |
| 315 | * The BIOS Region is not writable unless all processors are in SMM." |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 316 | * In earlier chipsets this bit is reserved. |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 317 | * |
| 318 | * Try to unset it in any case. |
| 319 | * It won't hurt and makes sense in some cases according to Stefan Reinauer. |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 320 | * |
| 321 | * At least in Centerton aforementioned bit is located at bit 7. It is unspecified in all other Atom |
| 322 | * and Desktop chipsets before Ibex Peak/5 Series, but we reset bit 5 anyway. |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 323 | */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 324 | int smm_bwp_bit; |
| 325 | if (ich_generation == CHIPSET_CENTERTON) |
| 326 | smm_bwp_bit = 7; |
| 327 | else |
| 328 | smm_bwp_bit = 5; |
| 329 | wanted &= ~(1 << smm_bwp_bit); |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 330 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 331 | /* Tunnel Creek has a cache disable at bit 2 of the lowest BIOS_CNTL byte. */ |
| 332 | if (ich_generation == CHIPSET_TUNNEL_CREEK) |
| 333 | wanted |= (1 << 2); |
| 334 | |
| 335 | wanted |= (1 << 0); /* Set BIOS Write Enable */ |
| 336 | wanted &= ~(1 << 1); /* Disable lock (futile) */ |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 337 | |
| 338 | /* Only write the register if it's necessary */ |
| 339 | if (wanted != old) { |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 340 | if (ich_generation == CHIPSET_BAYTRAIL) { |
| 341 | rmmio_writel(wanted, addr); |
| 342 | new = mmio_readl(addr); |
| 343 | } else { |
| 344 | rpci_write_byte(dev, bios_cntl, wanted); |
| 345 | new = pci_read_byte(dev, bios_cntl); |
| 346 | } |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 347 | } else |
| 348 | new = old; |
| 349 | |
| 350 | msg_pdbg("\nBIOS_CNTL = 0x%02x: ", new); |
| 351 | msg_pdbg("BIOS Lock Enable: %sabled, ", (new & (1 << 1)) ? "en" : "dis"); |
| 352 | msg_pdbg("BIOS Write Enable: %sabled\n", (new & (1 << 0)) ? "en" : "dis"); |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 353 | if (new & (1 << smm_bwp_bit)) |
Stefan Tauner | c6fa32d | 2013-01-04 22:54:07 +0000 | [diff] [blame] | 354 | msg_pwarn("Warning: BIOS region SMM protection is enabled!\n"); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 355 | |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 356 | if (new != wanted) |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 357 | msg_pwarn("Warning: Setting Bios Control at 0x%x from 0x%02x to 0x%02x failed.\n" |
| 358 | "New value is 0x%02x.\n", bios_cntl, old, wanted, new); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 359 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 360 | /* Return an error if we could not set the write enable only. */ |
Stefan Reinauer | 62218c3 | 2012-08-26 02:35:13 +0000 | [diff] [blame] | 361 | if (!(new & (1 << 0))) |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 362 | return -1; |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 363 | |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 364 | return 0; |
| 365 | } |
| 366 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 367 | static int enable_flash_ich_bios_cntl_config_space(struct pci_dev *dev, enum ich_chipset ich_generation, |
| 368 | uint8_t bios_cntl) |
| 369 | { |
| 370 | return enable_flash_ich_bios_cntl_common(ich_generation, NULL, dev, bios_cntl); |
| 371 | } |
| 372 | |
| 373 | static int enable_flash_ich_bios_cntl_memmapped(enum ich_chipset ich_generation, void *addr) |
| 374 | { |
| 375 | return enable_flash_ich_bios_cntl_common(ich_generation, addr, NULL, 0); |
| 376 | } |
| 377 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 378 | static int enable_flash_ich_fwh_decode(struct pci_dev *dev, enum ich_chipset ich_generation) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 379 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 380 | uint8_t fwh_sel1 = 0, fwh_sel2 = 0, fwh_dec_en_lo = 0, fwh_dec_en_hi = 0; /* silence compilers */ |
| 381 | bool implemented = 0; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 382 | void *ilb = NULL; /* Only for Baytrail */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 383 | switch (ich_generation) { |
| 384 | case CHIPSET_ICH: |
| 385 | /* FIXME: Unlike later chipsets, ICH and ICH-0 do only support mapping of the top-most 4MB |
| 386 | * and therefore do only feature FWH_DEC_EN (E3h, different default too) and FWH_SEL (E8h). */ |
| 387 | break; |
| 388 | case CHIPSET_ICH2345: |
Kyösti Mälkki | 88ee040 | 2013-09-14 23:37:01 +0000 | [diff] [blame] | 389 | fwh_sel1 = 0xe8; |
| 390 | fwh_sel2 = 0xee; |
| 391 | fwh_dec_en_lo = 0xf0; |
| 392 | fwh_dec_en_hi = 0xe3; |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 393 | implemented = 1; |
| 394 | break; |
| 395 | case CHIPSET_POULSBO: |
| 396 | case CHIPSET_TUNNEL_CREEK: |
| 397 | /* FIXME: Similar to ICH and ICH-0, Tunnel Creek and Poulsbo do only feature one register each, |
| 398 | * FWH_DEC_EN (D7h) and FWH_SEL (D0h). */ |
| 399 | break; |
| 400 | case CHIPSET_CENTERTON: |
| 401 | /* FIXME: Similar to above FWH_DEC_EN (D4h) and FWH_SEL (D0h). */ |
| 402 | break; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 403 | case CHIPSET_BAYTRAIL: { |
| 404 | uint32_t ilb_base = pci_read_long(dev, 0x50) & 0xfffffe00; /* bits 31:9 */ |
| 405 | if (ilb_base == 0) { |
| 406 | msg_perr("Error: Invalid ILB_BASE_ADDRESS\n"); |
| 407 | return ERROR_FATAL; |
| 408 | } |
| 409 | ilb = rphysmap("BYT IBASE", ilb_base, 512); |
| 410 | fwh_sel1 = 0x18; |
| 411 | fwh_dec_en_lo = 0xd8; |
| 412 | fwh_dec_en_hi = 0xd9; |
| 413 | implemented = 1; |
| 414 | break; |
| 415 | } |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 416 | case CHIPSET_ICH6: |
| 417 | case CHIPSET_ICH7: |
| 418 | default: /* Future version might behave the same */ |
| 419 | fwh_sel1 = 0xd0; |
| 420 | fwh_sel2 = 0xd4; |
| 421 | fwh_dec_en_lo = 0xd8; |
| 422 | fwh_dec_en_hi = 0xd9; |
| 423 | implemented = 1; |
| 424 | break; |
Kyösti Mälkki | 88ee040 | 2013-09-14 23:37:01 +0000 | [diff] [blame] | 425 | } |
Kyösti Mälkki | 743babc | 2013-09-14 23:36:53 +0000 | [diff] [blame] | 426 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 427 | char *idsel = extract_programmer_param("fwh_idsel"); |
Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 428 | if (idsel && strlen(idsel)) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 429 | if (!implemented) { |
| 430 | msg_perr("Error: fwh_idsel= specified, but (yet) unsupported on this chipset.\n"); |
| 431 | goto idsel_garbage_out; |
| 432 | } |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 433 | errno = 0; |
| 434 | /* Base 16, nothing else makes sense. */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 435 | uint64_t fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16); |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 436 | if (errno) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 437 | msg_perr("Error: fwh_idsel= specified, but value could not be converted.\n"); |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 438 | goto idsel_garbage_out; |
| 439 | } |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 440 | uint64_t fwh_mask = 0xffffffff; |
| 441 | if (fwh_sel2 > 0) |
| 442 | fwh_mask |= (0xffffULL << 32); |
| 443 | if (fwh_idsel & ~fwh_mask) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 444 | msg_perr("Error: fwh_idsel= specified, but value had unused bits set.\n"); |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 445 | goto idsel_garbage_out; |
| 446 | } |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 447 | uint64_t fwh_idsel_old; |
| 448 | if (ich_generation == CHIPSET_BAYTRAIL) { |
| 449 | fwh_idsel_old = mmio_readl(ilb + fwh_sel1); |
| 450 | rmmio_writel(fwh_idsel, ilb + fwh_sel1); |
| 451 | } else { |
Stefan Tauner | 5c316f9 | 2015-02-08 21:57:52 +0000 | [diff] [blame] | 452 | fwh_idsel_old = (uint64_t)pci_read_long(dev, fwh_sel1) << 16; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 453 | rpci_write_long(dev, fwh_sel1, (fwh_idsel >> 16) & 0xffffffff); |
| 454 | if (fwh_sel2 > 0) { |
| 455 | fwh_idsel_old |= pci_read_word(dev, fwh_sel2); |
| 456 | rpci_write_word(dev, fwh_sel2, fwh_idsel & 0xffff); |
| 457 | } |
| 458 | } |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 459 | msg_pdbg("Setting IDSEL from 0x%012" PRIx64 " to 0x%012" PRIx64 " for top 16 MB.\n", |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 460 | fwh_idsel_old, fwh_idsel); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 461 | /* FIXME: Decode settings are not changed. */ |
Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 462 | } else if (idsel) { |
Carl-Daniel Hailfinger | 46fa068 | 2011-07-25 22:44:09 +0000 | [diff] [blame] | 463 | msg_perr("Error: fwh_idsel= specified, but no value given.\n"); |
Sylvain "ythier" Hitier | 3093f8f | 2011-09-03 11:22:27 +0000 | [diff] [blame] | 464 | idsel_garbage_out: |
Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 465 | free(idsel); |
Tadas Slotkus | 0e3f1cf | 2011-09-06 18:49:31 +0000 | [diff] [blame] | 466 | return ERROR_FATAL; |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 467 | } |
Carl-Daniel Hailfinger | 744132a | 2010-07-06 09:55:48 +0000 | [diff] [blame] | 468 | free(idsel); |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 469 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 470 | if (!implemented) { |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 471 | msg_pdbg2("FWH IDSEL handling is not implemented on this chipset.\n"); |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 472 | return 0; |
| 473 | } |
| 474 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 475 | /* Ignore all legacy ranges below 1 MB. |
| 476 | * We currently only support flashing the chip which responds to |
| 477 | * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations |
| 478 | * have to be adjusted. |
| 479 | */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 480 | int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0; |
| 481 | bool contiguous = 1; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 482 | uint32_t fwh_conf; |
| 483 | if (ich_generation == CHIPSET_BAYTRAIL) |
| 484 | fwh_conf = mmio_readl(ilb + fwh_sel1); |
| 485 | else |
| 486 | fwh_conf = pci_read_long(dev, fwh_sel1); |
| 487 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 488 | int i; |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 489 | /* FWH_SEL1 */ |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 490 | for (i = 7; i >= 0; i--) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 491 | int tmp = (fwh_conf >> (i * 4)) & 0xf; |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 492 | msg_pdbg("0x%08x/0x%08x FWH IDSEL: 0x%x\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 493 | (0x1ff8 + i) * 0x80000, |
| 494 | (0x1ff0 + i) * 0x80000, |
| 495 | tmp); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 496 | if ((tmp == 0) && contiguous) { |
| 497 | max_decode_fwh_idsel = (8 - i) * 0x80000; |
| 498 | } else { |
| 499 | contiguous = 0; |
| 500 | } |
| 501 | } |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 502 | if (fwh_sel2 > 0) { |
| 503 | /* FWH_SEL2 */ |
| 504 | fwh_conf = pci_read_word(dev, fwh_sel2); |
| 505 | for (i = 3; i >= 0; i--) { |
| 506 | int tmp = (fwh_conf >> (i * 4)) & 0xf; |
| 507 | msg_pdbg("0x%08x/0x%08x FWH IDSEL: 0x%x\n", |
| 508 | (0xff4 + i) * 0x100000, |
| 509 | (0xff0 + i) * 0x100000, |
| 510 | tmp); |
| 511 | if ((tmp == 0) && contiguous) { |
| 512 | max_decode_fwh_idsel = (8 - i) * 0x100000; |
| 513 | } else { |
| 514 | contiguous = 0; |
| 515 | } |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 516 | } |
| 517 | } |
| 518 | contiguous = 1; |
| 519 | /* FWH_DEC_EN1 */ |
Kyösti Mälkki | 743babc | 2013-09-14 23:36:53 +0000 | [diff] [blame] | 520 | fwh_conf = pci_read_byte(dev, fwh_dec_en_hi); |
| 521 | fwh_conf <<= 8; |
| 522 | fwh_conf |= pci_read_byte(dev, fwh_dec_en_lo); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 523 | for (i = 7; i >= 0; i--) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 524 | int tmp = (fwh_conf >> (i + 0x8)) & 0x1; |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 525 | msg_pdbg("0x%08x/0x%08x FWH decode %sabled\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 526 | (0x1ff8 + i) * 0x80000, |
| 527 | (0x1ff0 + i) * 0x80000, |
| 528 | tmp ? "en" : "dis"); |
Michael Karcher | 9678539 | 2010-01-03 15:09:17 +0000 | [diff] [blame] | 529 | if ((tmp == 1) && contiguous) { |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 530 | max_decode_fwh_decode = (8 - i) * 0x80000; |
| 531 | } else { |
| 532 | contiguous = 0; |
| 533 | } |
| 534 | } |
| 535 | for (i = 3; i >= 0; i--) { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 536 | int tmp = (fwh_conf >> i) & 0x1; |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 537 | msg_pdbg("0x%08x/0x%08x FWH decode %sabled\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 538 | (0xff4 + i) * 0x100000, |
| 539 | (0xff0 + i) * 0x100000, |
| 540 | tmp ? "en" : "dis"); |
Michael Karcher | 9678539 | 2010-01-03 15:09:17 +0000 | [diff] [blame] | 541 | if ((tmp == 1) && contiguous) { |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 542 | max_decode_fwh_decode = (8 - i) * 0x100000; |
| 543 | } else { |
| 544 | contiguous = 0; |
| 545 | } |
| 546 | } |
| 547 | max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode); |
Stefan Tauner | eff156e | 2014-07-13 17:06:11 +0000 | [diff] [blame] | 548 | msg_pdbg("Maximum FWH chip size: 0x%x bytes\n", max_rom_decode.fwh); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 549 | |
Kyösti Mälkki | 743babc | 2013-09-14 23:36:53 +0000 | [diff] [blame] | 550 | return 0; |
| 551 | } |
| 552 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 553 | static int enable_flash_ich_fwh(struct pci_dev *dev, enum ich_chipset ich_generation, uint8_t bios_cntl) |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 554 | { |
Kyösti Mälkki | 88ee040 | 2013-09-14 23:37:01 +0000 | [diff] [blame] | 555 | int err; |
| 556 | |
| 557 | /* Configure FWH IDSEL decoder maps. */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 558 | if ((err = enable_flash_ich_fwh_decode(dev, ich_generation)) != 0) |
Kyösti Mälkki | 88ee040 | 2013-09-14 23:37:01 +0000 | [diff] [blame] | 559 | return err; |
| 560 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 561 | internal_buses_supported &= BUS_FWH; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 562 | return enable_flash_ich_bios_cntl_config_space(dev, ich_generation, bios_cntl); |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 565 | static int enable_flash_ich0(struct pci_dev *dev, const char *name) |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 566 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 567 | return enable_flash_ich_fwh(dev, CHIPSET_ICH, 0x4e); |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 568 | } |
| 569 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 570 | static int enable_flash_ich2345(struct pci_dev *dev, const char *name) |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 571 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 572 | return enable_flash_ich_fwh(dev, CHIPSET_ICH2345, 0x4e); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 573 | } |
| 574 | |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 575 | static int enable_flash_ich6(struct pci_dev *dev, const char *name) |
| 576 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 577 | return enable_flash_ich_fwh(dev, CHIPSET_ICH6, 0xdc); |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 578 | } |
| 579 | |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 580 | static int enable_flash_poulsbo(struct pci_dev *dev, const char *name) |
| 581 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 582 | return enable_flash_ich_fwh(dev, CHIPSET_POULSBO, 0xd8); |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 583 | } |
| 584 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 585 | static enum chipbustype enable_flash_ich_report_gcs( |
| 586 | struct pci_dev *const dev, const enum ich_chipset ich_generation, const uint8_t *const rcrb) |
Ingo Feldschmid | dadc0a6 | 2011-09-07 19:18:25 +0000 | [diff] [blame] | 587 | { |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 588 | uint32_t gcs; |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 589 | const char *reg_name; |
| 590 | bool bild, top_swap; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 591 | |
| 592 | switch (ich_generation) { |
| 593 | case CHIPSET_BAYTRAIL: |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 594 | reg_name = "GCS"; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 595 | gcs = mmio_readl(rcrb + 0); |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 596 | bild = gcs & 1; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 597 | top_swap = (gcs & 2) >> 1; |
| 598 | break; |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 599 | case CHIPSET_100_SERIES_SUNRISE_POINT: |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 600 | case CHIPSET_C620_SERIES_LEWISBURG: |
Thomas Heijligen | 5ec84b3 | 2019-03-19 17:00:03 +0100 | [diff] [blame] | 601 | case CHIPSET_300_SERIES_CANNON_POINT: |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 602 | case CHIPSET_APOLLO_LAKE: |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 603 | reg_name = "BIOS_SPI_BC"; |
| 604 | gcs = pci_read_long(dev, 0xdc); |
| 605 | bild = (gcs >> 7) & 1; |
| 606 | top_swap = (gcs >> 4) & 1; |
| 607 | break; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 608 | default: |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 609 | reg_name = "GCS"; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 610 | gcs = mmio_readl(rcrb + 0x3410); |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 611 | bild = gcs & 1; |
Nico Huber | 0ea99f5 | 2017-03-17 17:22:53 +0100 | [diff] [blame] | 612 | top_swap = mmio_readb(rcrb + 0x3414) & 1; |
| 613 | break; |
| 614 | } |
| 615 | |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 616 | msg_pdbg("%s = 0x%x: ", reg_name, gcs); |
| 617 | msg_pdbg("BIOS Interface Lock-Down: %sabled, ", bild ? "en" : "dis"); |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 618 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 619 | struct boot_straps { |
| 620 | const char *name; |
| 621 | enum chipbustype bus; |
| 622 | }; |
| 623 | static const struct boot_straps boot_straps_EP80579[] = |
| 624 | { { "SPI", BUS_SPI }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 625 | { "reserved", BUS_NONE }, |
| 626 | { "reserved", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 627 | { "LPC", BUS_LPC | BUS_FWH } }; |
| 628 | static const struct boot_straps boot_straps_ich7_nm10[] = |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 629 | { { "reserved", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 630 | { "SPI", BUS_SPI }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 631 | { "PCI", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 632 | { "LPC", BUS_LPC | BUS_FWH } }; |
| 633 | static const struct boot_straps boot_straps_tunnel_creek[] = |
| 634 | { { "SPI", BUS_SPI }, |
| 635 | { "LPC", BUS_LPC | BUS_FWH } }; |
| 636 | static const struct boot_straps boot_straps_ich8910[] = |
| 637 | { { "SPI", BUS_SPI }, |
| 638 | { "SPI", BUS_SPI }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 639 | { "PCI", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 640 | { "LPC", BUS_LPC | BUS_FWH } }; |
| 641 | static const struct boot_straps boot_straps_pch567[] = |
| 642 | { { "LPC", BUS_LPC | BUS_FWH }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 643 | { "reserved", BUS_NONE }, |
| 644 | { "PCI", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 645 | { "SPI", BUS_SPI } }; |
| 646 | static const struct boot_straps boot_straps_pch89_baytrail[] = |
| 647 | { { "LPC", BUS_LPC | BUS_FWH }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 648 | { "reserved", BUS_NONE }, |
| 649 | { "reserved", BUS_NONE }, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 650 | { "SPI", BUS_SPI } }; |
| 651 | static const struct boot_straps boot_straps_pch8_lp[] = |
| 652 | { { "SPI", BUS_SPI }, |
| 653 | { "LPC", BUS_LPC | BUS_FWH } }; |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 654 | static const struct boot_straps boot_straps_apl[] = |
| 655 | { { "SPI", BUS_SPI }, |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 656 | { "reserved", BUS_NONE } }; |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 657 | static const struct boot_straps boot_straps_unknown[] = |
Nico Huber | a508ca0 | 2019-07-24 19:34:43 +0200 | [diff] [blame] | 658 | { { "unknown", BUS_NONE }, |
| 659 | { "unknown", BUS_NONE }, |
| 660 | { "unknown", BUS_NONE }, |
| 661 | { "unknown", BUS_NONE } }; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 662 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 663 | const struct boot_straps *boot_straps; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 664 | switch (ich_generation) { |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 665 | case CHIPSET_ICH7: |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 666 | /* EP80579 may need further changes, but this is the least |
| 667 | * intrusive way to get correct BOOT Strap printing without |
| 668 | * changing the rest of its code path). */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 669 | if (dev->device_id == 0x5031) |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 670 | boot_straps = boot_straps_EP80579; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 671 | else |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 672 | boot_straps = boot_straps_ich7_nm10; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 673 | break; |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 674 | case CHIPSET_ICH8: |
| 675 | case CHIPSET_ICH9: |
| 676 | case CHIPSET_ICH10: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 677 | boot_straps = boot_straps_ich8910; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 678 | break; |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 679 | case CHIPSET_TUNNEL_CREEK: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 680 | boot_straps = boot_straps_tunnel_creek; |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 681 | break; |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 682 | case CHIPSET_5_SERIES_IBEX_PEAK: |
| 683 | case CHIPSET_6_SERIES_COUGAR_POINT: |
Helge Wagner | a0fce5f | 2012-07-24 16:33:55 +0000 | [diff] [blame] | 684 | case CHIPSET_7_SERIES_PANTHER_POINT: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 685 | boot_straps = boot_straps_pch567; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 686 | break; |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 687 | case CHIPSET_8_SERIES_LYNX_POINT: |
Duncan Laurie | 823096e | 2014-08-20 15:39:38 +0000 | [diff] [blame] | 688 | case CHIPSET_9_SERIES_WILDCAT_POINT: |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 689 | case CHIPSET_BAYTRAIL: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 690 | boot_straps = boot_straps_pch89_baytrail; |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 691 | break; |
| 692 | case CHIPSET_8_SERIES_LYNX_POINT_LP: |
Nico Huber | 5120591 | 2017-03-17 17:59:54 +0100 | [diff] [blame] | 693 | case CHIPSET_9_SERIES_WILDCAT_POINT_LP: |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 694 | case CHIPSET_100_SERIES_SUNRISE_POINT: |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 695 | case CHIPSET_C620_SERIES_LEWISBURG: |
Thomas Heijligen | 5ec84b3 | 2019-03-19 17:00:03 +0100 | [diff] [blame] | 696 | case CHIPSET_300_SERIES_CANNON_POINT: |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 697 | boot_straps = boot_straps_pch8_lp; |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 698 | break; |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 699 | case CHIPSET_APOLLO_LAKE: |
| 700 | boot_straps = boot_straps_apl; |
| 701 | break; |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 702 | case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 703 | case CHIPSET_CENTERTON: // FIXME: Datasheet does not mention GCS at all |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 704 | boot_straps = boot_straps_unknown; |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 705 | break; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 706 | default: |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 707 | msg_gerr("%s: unknown ICH generation. Please report!\n", __func__); |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 708 | boot_straps = boot_straps_unknown; |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 709 | break; |
| 710 | } |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 711 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 712 | uint8_t bbs; |
| 713 | switch (ich_generation) { |
| 714 | case CHIPSET_TUNNEL_CREEK: |
| 715 | bbs = (gcs >> 1) & 0x1; |
| 716 | break; |
| 717 | case CHIPSET_8_SERIES_LYNX_POINT_LP: |
Nico Huber | 5120591 | 2017-03-17 17:59:54 +0100 | [diff] [blame] | 718 | case CHIPSET_9_SERIES_WILDCAT_POINT_LP: |
| 719 | /* LP PCHs use a single bit for BBS */ |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 720 | bbs = (gcs >> 10) & 0x1; |
| 721 | break; |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 722 | case CHIPSET_100_SERIES_SUNRISE_POINT: |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 723 | case CHIPSET_C620_SERIES_LEWISBURG: |
Thomas Heijligen | 5ec84b3 | 2019-03-19 17:00:03 +0100 | [diff] [blame] | 724 | case CHIPSET_300_SERIES_CANNON_POINT: |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 725 | case CHIPSET_APOLLO_LAKE: |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 726 | bbs = (gcs >> 6) & 0x1; |
| 727 | break; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 728 | default: |
| 729 | /* Other chipsets use two bits for BBS */ |
| 730 | bbs = (gcs >> 10) & 0x3; |
| 731 | break; |
| 732 | } |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 733 | msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, boot_straps[bbs].name); |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 734 | |
| 735 | /* Centerton has its TS bit in [GPE0BLK] + 0x30 while the exact location for Tunnel Creek is unknown. */ |
| 736 | if (ich_generation != CHIPSET_TUNNEL_CREEK && ich_generation != CHIPSET_CENTERTON) |
| 737 | msg_pdbg("Top Swap: %s\n", (top_swap) ? "enabled (A16(+) inverted)" : "not enabled"); |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 738 | |
| 739 | return boot_straps[bbs].bus; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | static int enable_flash_ich_spi(struct pci_dev *dev, enum ich_chipset ich_generation, uint8_t bios_cntl) |
| 743 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 744 | /* Get physical address of Root Complex Register Block */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 745 | uint32_t rcra = pci_read_long(dev, 0xf0) & 0xffffc000; |
| 746 | msg_pdbg("Root Complex Register Block address = 0x%x\n", rcra); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 747 | |
| 748 | /* Map RCBA to virtual memory */ |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 749 | void *rcrb = rphysmap("ICH RCRB", rcra, 0x4000); |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 750 | if (rcrb == ERROR_PTR) |
Niklas Söderlund | 5d30720 | 2013-09-14 09:02:27 +0000 | [diff] [blame] | 751 | return ERROR_FATAL; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 752 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 753 | const enum chipbustype boot_buses = enable_flash_ich_report_gcs(dev, ich_generation, rcrb); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 754 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 755 | /* Handle FWH-related parameters and initialization */ |
| 756 | int ret_fwh = enable_flash_ich_fwh(dev, ich_generation, bios_cntl); |
| 757 | if (ret_fwh == ERROR_FATAL) |
| 758 | return ret_fwh; |
| 759 | |
Angel Pons | 399a4dd | 2020-04-15 12:59:42 +0200 | [diff] [blame] | 760 | /* |
| 761 | * It seems that the ICH7 does not support SPI and LPC chips at the same time. When booted |
| 762 | * from LPC, the SCIP bit will never clear, which causes long delays and many error messages. |
| 763 | * To avoid this, we will not enable SPI on ICH7 when the southbridge is strapped to LPC. |
| 764 | */ |
| 765 | if (ich_generation == CHIPSET_ICH7 && (boot_buses & BUS_LPC)) |
| 766 | return 0; |
| 767 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 768 | /* SPIBAR is at RCRB+0x3020 for ICH[78], Tunnel Creek and Centerton, and RCRB+0x3800 for ICH9. */ |
| 769 | uint16_t spibar_offset; |
| 770 | switch (ich_generation) { |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 771 | case CHIPSET_BAYTRAIL: |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 772 | case CHIPSET_ICH_UNKNOWN: |
| 773 | return ERROR_FATAL; |
| 774 | case CHIPSET_ICH7: |
| 775 | case CHIPSET_ICH8: |
| 776 | case CHIPSET_TUNNEL_CREEK: |
| 777 | case CHIPSET_CENTERTON: |
| 778 | spibar_offset = 0x3020; |
| 779 | break; |
| 780 | case CHIPSET_ICH9: |
| 781 | default: /* Future version might behave the same */ |
| 782 | spibar_offset = 0x3800; |
| 783 | break; |
| 784 | } |
| 785 | msg_pdbg("SPIBAR = 0x%0*" PRIxPTR " + 0x%04x\n", PRIxPTR_WIDTH, (uintptr_t)rcrb, spibar_offset); |
| 786 | void *spibar = rcrb + spibar_offset; |
| 787 | |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 788 | /* This adds BUS_SPI */ |
Nico Huber | 560111e | 2017-04-26 12:27:17 +0200 | [diff] [blame] | 789 | int ret_spi = ich_init_spi(spibar, ich_generation); |
Stefan Tauner | 50e7c60 | 2011-11-08 10:55:54 +0000 | [diff] [blame] | 790 | if (ret_spi == ERROR_FATAL) |
| 791 | return ret_spi; |
Elyes HAOUAS | 0cacb11 | 2019-02-04 12:16:38 +0100 | [diff] [blame] | 792 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 793 | if (((boot_buses & BUS_FWH) && ret_fwh) || ((boot_buses & BUS_SPI) && ret_spi)) |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 794 | return ERROR_NONFATAL; |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 795 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 796 | /* Suppress unknown laptop warning if we booted from SPI. */ |
| 797 | if (boot_buses & BUS_SPI) |
| 798 | laptop_ok = 1; |
| 799 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 800 | return 0; |
| 801 | } |
| 802 | |
| 803 | static int enable_flash_tunnelcreek(struct pci_dev *dev, const char *name) |
| 804 | { |
| 805 | return enable_flash_ich_spi(dev, CHIPSET_TUNNEL_CREEK, 0xd8); |
| 806 | } |
| 807 | |
| 808 | static int enable_flash_s12x0(struct pci_dev *dev, const char *name) |
| 809 | { |
| 810 | return enable_flash_ich_spi(dev, CHIPSET_CENTERTON, 0xd8); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 811 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 812 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 813 | static int enable_flash_ich7(struct pci_dev *dev, const char *name) |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 814 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 815 | return enable_flash_ich_spi(dev, CHIPSET_ICH7, 0xdc); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 816 | } |
| 817 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 818 | static int enable_flash_ich8(struct pci_dev *dev, const char *name) |
| 819 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 820 | return enable_flash_ich_spi(dev, CHIPSET_ICH8, 0xdc); |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 821 | } |
| 822 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 823 | static int enable_flash_ich9(struct pci_dev *dev, const char *name) |
| 824 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 825 | return enable_flash_ich_spi(dev, CHIPSET_ICH9, 0xdc); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 826 | } |
| 827 | |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 828 | static int enable_flash_ich10(struct pci_dev *dev, const char *name) |
| 829 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 830 | return enable_flash_ich_spi(dev, CHIPSET_ICH10, 0xdc); |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 831 | } |
| 832 | |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 833 | /* Ibex Peak aka. 5 series & 3400 series */ |
| 834 | static int enable_flash_pch5(struct pci_dev *dev, const char *name) |
| 835 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 836 | return enable_flash_ich_spi(dev, CHIPSET_5_SERIES_IBEX_PEAK, 0xdc); |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 837 | } |
| 838 | |
| 839 | /* Cougar Point aka. 6 series & c200 series */ |
| 840 | static int enable_flash_pch6(struct pci_dev *dev, const char *name) |
| 841 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 842 | return enable_flash_ich_spi(dev, CHIPSET_6_SERIES_COUGAR_POINT, 0xdc); |
Stefan Tauner | bd0c70a | 2011-08-27 21:19:56 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 845 | /* Panther Point aka. 7 series */ |
| 846 | static int enable_flash_pch7(struct pci_dev *dev, const char *name) |
| 847 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 848 | return enable_flash_ich_spi(dev, CHIPSET_7_SERIES_PANTHER_POINT, 0xdc); |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 849 | } |
| 850 | |
| 851 | /* Lynx Point aka. 8 series */ |
| 852 | static int enable_flash_pch8(struct pci_dev *dev, const char *name) |
| 853 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 854 | return enable_flash_ich_spi(dev, CHIPSET_8_SERIES_LYNX_POINT, 0xdc); |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 855 | } |
| 856 | |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 857 | /* Lynx Point LP aka. 8 series low-power */ |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 858 | static int enable_flash_pch8_lp(struct pci_dev *dev, const char *name) |
| 859 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 860 | return enable_flash_ich_spi(dev, CHIPSET_8_SERIES_LYNX_POINT_LP, 0xdc); |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 861 | } |
| 862 | |
| 863 | /* Wellsburg (for Haswell-EP Xeons) */ |
| 864 | static int enable_flash_pch8_wb(struct pci_dev *dev, const char *name) |
| 865 | { |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 866 | return enable_flash_ich_spi(dev, CHIPSET_8_SERIES_WELLSBURG, 0xdc); |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 867 | } |
| 868 | |
Duncan Laurie | 823096e | 2014-08-20 15:39:38 +0000 | [diff] [blame] | 869 | /* Wildcat Point */ |
| 870 | static int enable_flash_pch9(struct pci_dev *dev, const char *name) |
| 871 | { |
| 872 | return enable_flash_ich_spi(dev, CHIPSET_9_SERIES_WILDCAT_POINT, 0xdc); |
| 873 | } |
| 874 | |
Nico Huber | 5120591 | 2017-03-17 17:59:54 +0100 | [diff] [blame] | 875 | /* Wildcat Point LP */ |
| 876 | static int enable_flash_pch9_lp(struct pci_dev *dev, const char *name) |
| 877 | { |
| 878 | return enable_flash_ich_spi(dev, CHIPSET_9_SERIES_WILDCAT_POINT_LP, 0xdc); |
| 879 | } |
| 880 | |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 881 | /* Sunrise Point */ |
| 882 | static int enable_flash_pch100_shutdown(void *const pci_acc) |
| 883 | { |
| 884 | pci_cleanup(pci_acc); |
| 885 | return 0; |
| 886 | } |
| 887 | |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 888 | static int enable_flash_pch100_or_c620( |
| 889 | struct pci_dev *const dev, const char *const name, |
| 890 | const int slot, const int func, const enum ich_chipset pch_generation) |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 891 | { |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 892 | int ret = ERROR_FATAL; |
| 893 | |
| 894 | /* |
| 895 | * The SPI PCI device is usually hidden (by hiding PCI vendor |
| 896 | * and device IDs). So we need a PCI access method that works |
| 897 | * even when the OS doesn't know the PCI device. We can't use |
| 898 | * this method globally since it would bring along other con- |
| 899 | * straints (e.g. on PCI domains, extended PCIe config space). |
| 900 | */ |
| 901 | struct pci_access *const pci_acc = pci_alloc(); |
Youness Alaoui | a54ceb1 | 2017-07-26 18:03:36 -0400 | [diff] [blame] | 902 | struct pci_access *const saved_pacc = pacc; |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 903 | if (!pci_acc) { |
| 904 | msg_perr("Can't allocate PCI accessor.\n"); |
| 905 | return ret; |
| 906 | } |
| 907 | pci_acc->method = PCI_ACCESS_I386_TYPE1; |
| 908 | pci_init(pci_acc); |
| 909 | register_shutdown(enable_flash_pch100_shutdown, pci_acc); |
| 910 | |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 911 | struct pci_dev *const spi_dev = pci_get_dev(pci_acc, dev->domain, dev->bus, slot, func); |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 912 | if (!spi_dev) { |
| 913 | msg_perr("Can't allocate PCI device.\n"); |
| 914 | return ret; |
| 915 | } |
| 916 | |
Youness Alaoui | a54ceb1 | 2017-07-26 18:03:36 -0400 | [diff] [blame] | 917 | /* Modify pacc so the rpci_write can register the undo callback with a |
| 918 | * device using the correct pci_access */ |
| 919 | pacc = pci_acc; |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 920 | const enum chipbustype boot_buses = enable_flash_ich_report_gcs(spi_dev, pch_generation, NULL); |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 921 | |
| 922 | const int ret_bc = enable_flash_ich_bios_cntl_config_space(spi_dev, pch_generation, 0xdc); |
| 923 | if (ret_bc == ERROR_FATAL) |
| 924 | goto _freepci_ret; |
| 925 | |
| 926 | const uint32_t phys_spibar = pci_read_long(spi_dev, PCI_BASE_ADDRESS_0) & 0xfffff000; |
| 927 | void *const spibar = rphysmap("SPIBAR", phys_spibar, 0x1000); |
| 928 | if (spibar == ERROR_PTR) |
| 929 | goto _freepci_ret; |
| 930 | msg_pdbg("SPIBAR = 0x%0*" PRIxPTR " (phys = 0x%08x)\n", PRIxPTR_WIDTH, (uintptr_t)spibar, phys_spibar); |
| 931 | |
| 932 | /* This adds BUS_SPI */ |
| 933 | const int ret_spi = ich_init_spi(spibar, pch_generation); |
| 934 | if (ret_spi != ERROR_FATAL) { |
| 935 | if (ret_bc || ret_spi) |
| 936 | ret = ERROR_NONFATAL; |
| 937 | else |
| 938 | ret = 0; |
| 939 | } |
| 940 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 941 | /* Suppress unknown laptop warning if we booted from SPI. */ |
| 942 | if (!ret && (boot_buses & BUS_SPI)) |
| 943 | laptop_ok = 1; |
| 944 | |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 945 | _freepci_ret: |
| 946 | pci_free_dev(spi_dev); |
Youness Alaoui | a54ceb1 | 2017-07-26 18:03:36 -0400 | [diff] [blame] | 947 | pacc = saved_pacc; |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 948 | return ret; |
| 949 | } |
| 950 | |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 951 | static int enable_flash_pch100(struct pci_dev *const dev, const char *const name) |
| 952 | { |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 953 | return enable_flash_pch100_or_c620(dev, name, 0x1f, 5, CHIPSET_100_SERIES_SUNRISE_POINT); |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 954 | } |
| 955 | |
| 956 | static int enable_flash_c620(struct pci_dev *const dev, const char *const name) |
| 957 | { |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 958 | return enable_flash_pch100_or_c620(dev, name, 0x1f, 5, CHIPSET_C620_SERIES_LEWISBURG); |
| 959 | } |
| 960 | |
Thomas Heijligen | 5ec84b3 | 2019-03-19 17:00:03 +0100 | [diff] [blame] | 961 | static int enable_flash_pch300(struct pci_dev *const dev, const char *const name) |
| 962 | { |
| 963 | return enable_flash_pch100_or_c620(dev, name, 0x1f, 5, CHIPSET_300_SERIES_CANNON_POINT); |
| 964 | } |
| 965 | |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 966 | static int enable_flash_apl(struct pci_dev *const dev, const char *const name) |
| 967 | { |
| 968 | return enable_flash_pch100_or_c620(dev, name, 0x0d, 2, CHIPSET_APOLLO_LAKE); |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 969 | } |
| 970 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 971 | /* Silvermont architecture: Bay Trail(-T/-I), Avoton/Rangeley. |
| 972 | * These have a distinctly different behavior compared to other Intel chipsets and hence are handled separately. |
| 973 | * |
| 974 | * Differences include: |
| 975 | * - RCBA at LPC config 0xF0 too but mapped range is only 4 B long instead of 16 kB. |
| 976 | * - GCS at [RCRB] + 0 (instead of [RCRB] + 0x3410). |
| 977 | * - TS (Top Swap) in GCS (instead of [RCRB] + 0x3414). |
| 978 | * - SPIBAR (coined SBASE) at LPC config 0x54 (instead of [RCRB] + 0x3800). |
| 979 | * - BIOS_CNTL (coined BCR) at [SPIBAR] + 0xFC (instead of LPC config 0xDC). |
| 980 | */ |
| 981 | static int enable_flash_silvermont(struct pci_dev *dev, const char *name) |
| 982 | { |
| 983 | enum ich_chipset ich_generation = CHIPSET_BAYTRAIL; |
| 984 | |
| 985 | /* Get physical address of Root Complex Register Block */ |
| 986 | uint32_t rcba = pci_read_long(dev, 0xf0) & 0xfffffc00; |
| 987 | msg_pdbg("Root Complex Register Block address = 0x%x\n", rcba); |
| 988 | |
| 989 | /* Handle GCS (in RCRB) */ |
| 990 | void *rcrb = physmap("BYT RCRB", rcba, 4); |
Edward O'Callaghan | 2e3e106 | 2020-12-02 13:17:46 +1100 | [diff] [blame] | 991 | if (rcrb == ERROR_PTR) |
| 992 | return ERROR_FATAL; |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 993 | const enum chipbustype boot_buses = enable_flash_ich_report_gcs(dev, ich_generation, rcrb); |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 994 | physunmap(rcrb, 4); |
| 995 | |
| 996 | /* Handle fwh_idsel parameter */ |
| 997 | int ret_fwh = enable_flash_ich_fwh_decode(dev, ich_generation); |
| 998 | if (ret_fwh == ERROR_FATAL) |
| 999 | return ret_fwh; |
| 1000 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1001 | internal_buses_supported &= BUS_FWH; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 1002 | |
| 1003 | /* Get physical address of SPI Base Address and map it */ |
| 1004 | uint32_t sbase = pci_read_long(dev, 0x54) & 0xfffffe00; |
| 1005 | msg_pdbg("SPI_BASE_ADDRESS = 0x%x\n", sbase); |
| 1006 | void *spibar = rphysmap("BYT SBASE", sbase, 512); /* Last defined address on Bay Trail is 0x100 */ |
Edward O'Callaghan | eaf701d | 2020-10-15 19:19:05 +1100 | [diff] [blame] | 1007 | if (spibar == ERROR_PTR) |
| 1008 | return ERROR_FATAL; |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 1009 | |
| 1010 | /* Enable Flash Writes. |
| 1011 | * Silvermont-based: BCR at SBASE + 0xFC (some bits of BCR are also accessible via BC at IBASE + 0x1C). |
| 1012 | */ |
| 1013 | enable_flash_ich_bios_cntl_memmapped(ich_generation, spibar + 0xFC); |
| 1014 | |
Nico Huber | 560111e | 2017-04-26 12:27:17 +0200 | [diff] [blame] | 1015 | int ret_spi = ich_init_spi(spibar, ich_generation); |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 1016 | if (ret_spi == ERROR_FATAL) |
| 1017 | return ret_spi; |
| 1018 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1019 | if (((boot_buses & BUS_FWH) && ret_fwh) || ((boot_buses & BUS_SPI) && ret_spi)) |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 1020 | return ERROR_NONFATAL; |
| 1021 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1022 | /* Suppress unknown laptop warning if we booted from SPI. */ |
| 1023 | if (boot_buses & BUS_SPI) |
| 1024 | laptop_ok = 1; |
| 1025 | |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 1026 | return 0; |
| 1027 | } |
| 1028 | |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 1029 | static int via_no_byte_merge(struct pci_dev *dev, const char *name) |
| 1030 | { |
| 1031 | uint8_t val; |
| 1032 | |
| 1033 | val = pci_read_byte(dev, 0x71); |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1034 | if (val & 0x40) { |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 1035 | msg_pdbg("Disabling byte merging\n"); |
| 1036 | val &= ~0x40; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1037 | rpci_write_byte(dev, 0x71, val); |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 1038 | } |
| 1039 | return NOT_DONE_YET; /* need to find south bridge, too */ |
| 1040 | } |
| 1041 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1042 | static int enable_flash_vt823x(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1043 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1044 | uint8_t val; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 1045 | |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1046 | /* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */ |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1047 | rpci_write_byte(dev, 0x41, 0x7f); |
Bari Ari | 9477c4e | 2008-04-29 13:46:38 +0000 | [diff] [blame] | 1048 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1049 | /* ROM write enable */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1050 | val = pci_read_byte(dev, 0x40); |
| 1051 | val |= 0x10; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1052 | rpci_write_byte(dev, 0x40, val); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1053 | |
| 1054 | if (pci_read_byte(dev, 0x40) != val) { |
Stefan Tauner | c6fa32d | 2013-01-04 22:54:07 +0000 | [diff] [blame] | 1055 | msg_pwarn("\nWarning: Failed to enable flash write on \"%s\"\n", name); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1056 | return -1; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1057 | } |
Luc Verhaegen | 6382b44 | 2007-03-02 22:16:38 +0000 | [diff] [blame] | 1058 | |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1059 | if (dev->device_id == 0x3227) { /* VT8237/VT8237R */ |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1060 | /* All memory cycles, not just ROM ones, go to LPC. */ |
| 1061 | val = pci_read_byte(dev, 0x59); |
| 1062 | val &= ~0x80; |
| 1063 | rpci_write_byte(dev, 0x59, val); |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 1064 | } |
| 1065 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1066 | return 0; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1069 | static int enable_flash_vt_vx(struct pci_dev *dev, const char *name) |
| 1070 | { |
| 1071 | struct pci_dev *south_north = pci_dev_find(0x1106, 0xa353); |
| 1072 | if (south_north == NULL) { |
| 1073 | msg_perr("Could not find South-North Module Interface Control device!\n"); |
| 1074 | return ERROR_FATAL; |
| 1075 | } |
| 1076 | |
| 1077 | msg_pdbg("Strapped to "); |
| 1078 | if ((pci_read_byte(south_north, 0x56) & 0x01) == 0) { |
| 1079 | msg_pdbg("LPC.\n"); |
| 1080 | return enable_flash_vt823x(dev, name); |
| 1081 | } |
| 1082 | msg_pdbg("SPI.\n"); |
| 1083 | |
| 1084 | uint32_t mmio_base; |
| 1085 | void *mmio_base_physmapped; |
| 1086 | uint32_t spi_cntl; |
| 1087 | #define SPI_CNTL_LEN 0x08 |
| 1088 | uint32_t spi0_mm_base = 0; |
| 1089 | switch(dev->device_id) { |
| 1090 | case 0x8353: /* VX800/VX820 */ |
| 1091 | spi0_mm_base = pci_read_long(dev, 0xbc) << 8; |
Lubomir Rintel | d0803c8 | 2017-10-30 07:57:53 +0100 | [diff] [blame] | 1092 | if (spi0_mm_base == 0x0) { |
| 1093 | msg_pdbg ("MMIO not enabled!\n"); |
| 1094 | return ERROR_FATAL; |
| 1095 | } |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1096 | break; |
| 1097 | case 0x8409: /* VX855/VX875 */ |
| 1098 | case 0x8410: /* VX900 */ |
| 1099 | mmio_base = pci_read_long(dev, 0xbc) << 8; |
Lubomir Rintel | d0803c8 | 2017-10-30 07:57:53 +0100 | [diff] [blame] | 1100 | if (mmio_base == 0x0) { |
| 1101 | msg_pdbg ("MMIO not enabled!\n"); |
| 1102 | return ERROR_FATAL; |
| 1103 | } |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1104 | mmio_base_physmapped = physmap("VIA VX MMIO register", mmio_base, SPI_CNTL_LEN); |
Stefan Tauner | 7fb5aa0 | 2013-08-14 15:48:44 +0000 | [diff] [blame] | 1105 | if (mmio_base_physmapped == ERROR_PTR) |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1106 | return ERROR_FATAL; |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1107 | |
| 1108 | /* Offset 0 - Bit 0 holds SPI Bus0 Enable Bit. */ |
| 1109 | spi_cntl = mmio_readl(mmio_base_physmapped) + 0x00; |
| 1110 | if ((spi_cntl & 0x01) == 0) { |
| 1111 | msg_pdbg ("SPI Bus0 disabled!\n"); |
| 1112 | physunmap(mmio_base_physmapped, SPI_CNTL_LEN); |
| 1113 | return ERROR_FATAL; |
| 1114 | } |
| 1115 | /* Offset 1-3 has SPI Bus Memory Map Base Address: */ |
| 1116 | spi0_mm_base = spi_cntl & 0xFFFFFF00; |
| 1117 | |
| 1118 | /* Offset 4 - Bit 0 holds SPI Bus1 Enable Bit. */ |
| 1119 | spi_cntl = mmio_readl(mmio_base_physmapped) + 0x04; |
| 1120 | if ((spi_cntl & 0x01) == 1) |
| 1121 | msg_pdbg2("SPI Bus1 is enabled too.\n"); |
| 1122 | |
| 1123 | physunmap(mmio_base_physmapped, SPI_CNTL_LEN); |
| 1124 | break; |
| 1125 | default: |
| 1126 | msg_perr("%s: Unsupported chipset %x:%x!\n", __func__, dev->vendor_id, dev->device_id); |
| 1127 | return ERROR_FATAL; |
| 1128 | } |
| 1129 | |
Nico Huber | 560111e | 2017-04-26 12:27:17 +0200 | [diff] [blame] | 1130 | return via_init_spi(spi0_mm_base); |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1131 | } |
| 1132 | |
| 1133 | static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name) |
| 1134 | { |
Nico Huber | 560111e | 2017-04-26 12:27:17 +0200 | [diff] [blame] | 1135 | return via_init_spi(pci_read_long(dev, 0xbc) << 8); |
Helge Wagner | dd73d83 | 2012-08-24 23:03:46 +0000 | [diff] [blame] | 1136 | } |
| 1137 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1138 | static int enable_flash_cs5530(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1139 | { |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 1140 | uint8_t reg8; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 1141 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1142 | #define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */ |
| 1143 | #define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */ |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 1144 | #define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */ |
| 1145 | #define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1146 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1147 | #define LOWER_ROM_ADDRESS_RANGE (1 << 0) |
| 1148 | #define ROM_WRITE_ENABLE (1 << 1) |
| 1149 | #define UPPER_ROM_ADDRESS_RANGE (1 << 2) |
| 1150 | #define BIOS_ROM_POSITIVE_DECODE (1 << 5) |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 1151 | #define CS5530_ISA_MASTER (1 << 7) |
| 1152 | #define CS5530_ENABLE_SA2320 (1 << 2) |
| 1153 | #define CS5530_ENABLE_SA20 (1 << 6) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1154 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1155 | internal_buses_supported &= BUS_PARALLEL; |
Stefan Tauner | c0aaf95 | 2011-05-19 02:58:17 +0000 | [diff] [blame] | 1156 | /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and |
| 1157 | * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB. |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 1158 | * FIXME: Should we really touch the low mapping below 1 MB? Flashrom |
| 1159 | * ignores that region completely. |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 1160 | * Make the configured ROM areas writable. |
| 1161 | */ |
| 1162 | reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG); |
| 1163 | reg8 |= LOWER_ROM_ADDRESS_RANGE; |
| 1164 | reg8 |= UPPER_ROM_ADDRESS_RANGE; |
| 1165 | reg8 |= ROM_WRITE_ENABLE; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1166 | rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1167 | |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 1168 | /* Set positive decode on ROM. */ |
| 1169 | reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2); |
| 1170 | reg8 |= BIOS_ROM_POSITIVE_DECODE; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1171 | rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1172 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 1173 | reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG); |
| 1174 | if (reg8 & CS5530_ISA_MASTER) { |
| 1175 | /* We have A0-A23 available. */ |
| 1176 | max_rom_decode.parallel = 16 * 1024 * 1024; |
| 1177 | } else { |
| 1178 | reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG); |
| 1179 | if (reg8 & CS5530_ENABLE_SA2320) { |
| 1180 | /* We have A0-19, A20-A23 available. */ |
| 1181 | max_rom_decode.parallel = 16 * 1024 * 1024; |
| 1182 | } else if (reg8 & CS5530_ENABLE_SA20) { |
| 1183 | /* We have A0-19, A20 available. */ |
| 1184 | max_rom_decode.parallel = 2 * 1024 * 1024; |
| 1185 | } else { |
| 1186 | /* A20 and above are not active. */ |
| 1187 | max_rom_decode.parallel = 1024 * 1024; |
| 1188 | } |
| 1189 | } |
| 1190 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1191 | return 0; |
| 1192 | } |
| 1193 | |
Uwe Hermann | 48ec1b1 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1194 | /* |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 1195 | * Geode systems write protect the BIOS via RCONFs (cache settings similar |
Elyes HAOUAS | 124ef38 | 2018-03-27 12:15:09 +0200 | [diff] [blame] | 1196 | * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22. |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 1197 | * |
| 1198 | * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL. |
| 1199 | * To enable write to NOR Boot flash for the benefit of systems that have such |
| 1200 | * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select). |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 1201 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1202 | static int enable_flash_cs5536(struct pci_dev *dev, const char *name) |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 1203 | { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1204 | #define MSR_RCONF_DEFAULT 0x1808 |
| 1205 | #define MSR_NORF_CTL 0x51400018 |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 1206 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1207 | msr_t msr; |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 1208 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1209 | /* Geode only has a single core */ |
| 1210 | if (setup_cpu_msr(0)) |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 1211 | return -1; |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1212 | |
| 1213 | msr = rdmsr(MSR_RCONF_DEFAULT); |
| 1214 | if ((msr.hi >> 24) != 0x22) { |
| 1215 | msr.hi &= 0xfbffffff; |
| 1216 | wrmsr(MSR_RCONF_DEFAULT, msr); |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 1217 | } |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 1218 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1219 | msr = rdmsr(MSR_NORF_CTL); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 1220 | /* Raise WE_CS3 bit. */ |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1221 | msr.lo |= 0x08; |
| 1222 | wrmsr(MSR_NORF_CTL, msr); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 1223 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 1224 | cleanup_cpu_msr(); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 1225 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1226 | #undef MSR_RCONF_DEFAULT |
| 1227 | #undef MSR_NORF_CTL |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 1228 | return 0; |
| 1229 | } |
| 1230 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1231 | static int enable_flash_sc1100(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1232 | { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1233 | #define SC_REG 0x52 |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1234 | uint8_t new; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 1235 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1236 | rpci_write_byte(dev, SC_REG, 0xee); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1237 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1238 | new = pci_read_byte(dev, SC_REG); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1239 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1240 | if (new != 0xee) { /* FIXME: share this with other code? */ |
| 1241 | msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SC_REG, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1242 | return -1; |
| 1243 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1244 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1245 | return 0; |
| 1246 | } |
| 1247 | |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1248 | /* Works for AMD-768, AMD-8111, VIA VT82C586A/B, VIA VT82C596, VIA VT82C686A/B. |
| 1249 | * |
| 1250 | * ROM decode control register matrix |
Elyes HAOUAS | ac01baa | 2018-05-28 16:52:21 +0200 | [diff] [blame] | 1251 | * AMD-768 AMD-8111 VT82C586A/B VT82C596 VT82C686A/B |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1252 | * 7 FFC0_0000h–FFFF_FFFFh <- FFFE0000h-FFFEFFFFh <- <- |
| 1253 | * 6 FFB0_0000h–FFBF_FFFFh <- FFF80000h-FFFDFFFFh <- <- |
| 1254 | * 5 00E8... <- <- FFF00000h-FFF7FFFFh <- |
| 1255 | */ |
| 1256 | static int enable_flash_amd_via(struct pci_dev *dev, const char *name, uint8_t decode_val) |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 1257 | { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1258 | #define AMD_MAPREG 0x43 |
| 1259 | #define AMD_ENREG 0x40 |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1260 | uint8_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1261 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1262 | old = pci_read_byte(dev, AMD_MAPREG); |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1263 | new = old | decode_val; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1264 | if (new != old) { |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1265 | rpci_write_byte(dev, AMD_MAPREG, new); |
| 1266 | if (pci_read_byte(dev, AMD_MAPREG) != new) { |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1267 | msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1268 | AMD_MAPREG, new, name); |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1269 | } else |
| 1270 | msg_pdbg("Changed ROM decode range to 0x%02x successfully.\n", new); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1271 | } |
| 1272 | |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 1273 | /* Enable 'ROM write' bit. */ |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1274 | old = pci_read_byte(dev, AMD_ENREG); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1275 | new = old | 0x01; |
| 1276 | if (new == old) |
| 1277 | return 0; |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1278 | rpci_write_byte(dev, AMD_ENREG, new); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1279 | |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1280 | if (pci_read_byte(dev, AMD_ENREG) != new) { |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1281 | msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1282 | AMD_ENREG, new, name); |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1283 | return ERROR_NONFATAL; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1284 | } |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1285 | msg_pdbg2("Set ROM enable bit successfully.\n"); |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1286 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1287 | return 0; |
| 1288 | } |
| 1289 | |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1290 | static int enable_flash_amd_768_8111(struct pci_dev *dev, const char *name) |
| 1291 | { |
| 1292 | /* Enable decoding of 0xFFB00000 to 0xFFFFFFFF (5 MB). */ |
| 1293 | max_rom_decode.lpc = 5 * 1024 * 1024; |
| 1294 | return enable_flash_amd_via(dev, name, 0xC0); |
| 1295 | } |
| 1296 | |
| 1297 | static int enable_flash_vt82c586(struct pci_dev *dev, const char *name) |
| 1298 | { |
| 1299 | /* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (512 kB) */ |
| 1300 | max_rom_decode.parallel = 512 * 1024; |
| 1301 | return enable_flash_amd_via(dev, name, 0xC0); |
| 1302 | } |
| 1303 | |
| 1304 | /* Works for VT82C686A/B too. */ |
| 1305 | static int enable_flash_vt82c596(struct pci_dev *dev, const char *name) |
| 1306 | { |
Stefan Tauner | c2eec2c | 2014-05-03 21:33:01 +0000 | [diff] [blame] | 1307 | /* Enable decoding of 0xFFF00000 to 0xFFFFFFFF. (1 MB) */ |
Stefan Tauner | 6c67f1c | 2013-09-12 08:38:23 +0000 | [diff] [blame] | 1308 | max_rom_decode.parallel = 1024 * 1024; |
| 1309 | return enable_flash_amd_via(dev, name, 0xE0); |
| 1310 | } |
| 1311 | |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 1312 | static int enable_flash_sb600(struct pci_dev *dev, const char *name) |
| 1313 | { |
Michael Karcher | b05b9e1 | 2010-07-22 18:04:19 +0000 | [diff] [blame] | 1314 | uint32_t prot; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 1315 | uint8_t reg; |
Michael Karcher | b05b9e1 | 2010-07-22 18:04:19 +0000 | [diff] [blame] | 1316 | int ret; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 1317 | |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 1318 | /* Clear ROM protect 0-3. */ |
| 1319 | for (reg = 0x50; reg < 0x60; reg += 4) { |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 1320 | prot = pci_read_long(dev, reg); |
| 1321 | /* No protection flags for this region?*/ |
| 1322 | if ((prot & 0x3) == 0) |
| 1323 | continue; |
Stefan Tauner | 0e0a0dc | 2014-07-15 13:50:17 +0000 | [diff] [blame] | 1324 | msg_pdbg("Chipset %s%sprotected flash from 0x%08x to 0x%08x, unlocking...", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1325 | (prot & 0x2) ? "read " : "", |
Stefan Tauner | 0e0a0dc | 2014-07-15 13:50:17 +0000 | [diff] [blame] | 1326 | (prot & 0x1) ? "write " : "", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1327 | (prot & 0xfffff800), |
| 1328 | (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff)); |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 1329 | prot &= 0xfffffffc; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1330 | rpci_write_byte(dev, reg, prot); |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 1331 | prot = pci_read_long(dev, reg); |
Stefan Tauner | 0e0a0dc | 2014-07-15 13:50:17 +0000 | [diff] [blame] | 1332 | if ((prot & 0x3) != 0) { |
| 1333 | msg_perr("Disabling %s%sprotection of flash addresses from 0x%08x to 0x%08x failed.\n", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1334 | (prot & 0x2) ? "read " : "", |
Stefan Tauner | 0e0a0dc | 2014-07-15 13:50:17 +0000 | [diff] [blame] | 1335 | (prot & 0x1) ? "write " : "", |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1336 | (prot & 0xfffff800), |
| 1337 | (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff)); |
Stefan Tauner | 0e0a0dc | 2014-07-15 13:50:17 +0000 | [diff] [blame] | 1338 | continue; |
| 1339 | } |
| 1340 | msg_pdbg("done.\n"); |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 1341 | } |
| 1342 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1343 | internal_buses_supported &= BUS_LPC | BUS_FWH; |
Michael Karcher | b05b9e1 | 2010-07-22 18:04:19 +0000 | [diff] [blame] | 1344 | |
| 1345 | ret = sb600_probe_spi(dev); |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 1346 | |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1347 | /* Read ROM strap override register. */ |
| 1348 | OUTB(0x8f, 0xcd6); |
| 1349 | reg = INB(0xcd7); |
| 1350 | reg &= 0x0e; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1351 | msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not "); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1352 | if (reg & 0x02) { |
| 1353 | switch ((reg & 0x0c) >> 2) { |
| 1354 | case 0x00: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1355 | msg_pdbg(": LPC"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1356 | break; |
| 1357 | case 0x01: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1358 | msg_pdbg(": PCI"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1359 | break; |
| 1360 | case 0x02: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1361 | msg_pdbg(": FWH"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1362 | break; |
| 1363 | case 0x03: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1364 | msg_pdbg(": SPI"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1365 | break; |
| 1366 | } |
| 1367 | } |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1368 | msg_pdbg("\n"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 1369 | |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 1370 | /* Force enable SPI ROM in SB600 PM register. |
| 1371 | * If we enable SPI ROM here, we have to disable it after we leave. |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 1372 | * But how can we know which ROM we are going to handle? So we have |
| 1373 | * to trade off. We only access LPC ROM if we boot via LPC ROM. And |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 1374 | * only SPI ROM if we boot via SPI ROM. If you want to access SPI on |
| 1375 | * boards with LPC straps, you have to use the code below. |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 1376 | */ |
| 1377 | /* |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 1378 | OUTB(0x8f, 0xcd6); |
| 1379 | OUTB(0x0e, 0xcd7); |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 1380 | */ |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 1381 | |
Michael Karcher | b05b9e1 | 2010-07-22 18:04:19 +0000 | [diff] [blame] | 1382 | return ret; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 1383 | } |
| 1384 | |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1385 | /* sets bit 0 in 0x6d */ |
| 1386 | static int enable_flash_nvidia_common(struct pci_dev *dev, const char *name) |
| 1387 | { |
| 1388 | uint8_t old, new; |
| 1389 | |
| 1390 | old = pci_read_byte(dev, 0x6d); |
| 1391 | new = old | 0x01; |
| 1392 | if (new == old) |
| 1393 | return 0; |
| 1394 | |
| 1395 | rpci_write_byte(dev, 0x6d, new); |
| 1396 | if (pci_read_byte(dev, 0x6d) != new) { |
| 1397 | msg_pinfo("Setting register 0x6d to 0x%02x on %s failed.\n", new, name); |
| 1398 | return 1; |
| 1399 | } |
| 1400 | return 0; |
| 1401 | } |
| 1402 | |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 1403 | static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name) |
| 1404 | { |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1405 | rpci_write_byte(dev, 0x92, 0); |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1406 | if (enable_flash_nvidia_common(dev, name)) |
| 1407 | return ERROR_NONFATAL; |
| 1408 | else |
| 1409 | return 0; |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 1410 | } |
| 1411 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1412 | static int enable_flash_ck804(struct pci_dev *dev, const char *name) |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 1413 | { |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1414 | uint32_t segctrl; |
| 1415 | uint8_t reg, old, new; |
| 1416 | unsigned int err = 0; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 1417 | |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1418 | /* 0x8A is special: it is a single byte and only one nibble is touched. */ |
| 1419 | reg = 0x8A; |
| 1420 | segctrl = pci_read_byte(dev, reg); |
| 1421 | if ((segctrl & 0x3) != 0x0) { |
| 1422 | if ((segctrl & 0xC) != 0x0) { |
| 1423 | msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg); |
| 1424 | err++; |
| 1425 | } else { |
| 1426 | msg_pdbg("Unlocking protection in register 0x%02x... ", reg); |
| 1427 | rpci_write_byte(dev, reg, segctrl & 0xF0); |
| 1428 | |
| 1429 | segctrl = pci_read_byte(dev, reg); |
| 1430 | if ((segctrl & 0x3) != 0x0) { |
| 1431 | msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%x).\n", |
| 1432 | reg, segctrl); |
| 1433 | err++; |
| 1434 | } else |
| 1435 | msg_pdbg("OK\n"); |
| 1436 | } |
Jonathan Kollasch | 9ce498e | 2011-08-06 12:45:21 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1439 | for (reg = 0x8C; reg <= 0x94; reg += 4) { |
| 1440 | segctrl = pci_read_long(dev, reg); |
| 1441 | if ((segctrl & 0x33333333) == 0x00000000) { |
| 1442 | /* reads and writes are unlocked */ |
| 1443 | continue; |
| 1444 | } |
| 1445 | if ((segctrl & 0xCCCCCCCC) != 0x00000000) { |
| 1446 | msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg); |
| 1447 | err++; |
| 1448 | continue; |
| 1449 | } |
| 1450 | msg_pdbg("Unlocking protection in register 0x%02x... ", reg); |
| 1451 | rpci_write_long(dev, reg, 0x00000000); |
| 1452 | |
| 1453 | segctrl = pci_read_long(dev, reg); |
| 1454 | if ((segctrl & 0x33333333) != 0x00000000) { |
| 1455 | msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%08x).\n", |
| 1456 | reg, segctrl); |
| 1457 | err++; |
| 1458 | } else |
| 1459 | msg_pdbg("OK\n"); |
| 1460 | } |
| 1461 | |
| 1462 | if (err > 0) { |
| 1463 | msg_pinfo("%d locks could not be disabled, disabling writes (reads may also fail).\n", err); |
| 1464 | programmer_may_write = 0; |
| 1465 | } |
| 1466 | |
| 1467 | reg = 0x88; |
| 1468 | old = pci_read_byte(dev, reg); |
| 1469 | new = old | 0xC0; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1470 | if (new != old) { |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1471 | rpci_write_byte(dev, reg, new); |
Stefan Tauner | e34e3e8 | 2013-01-01 00:06:51 +0000 | [diff] [blame] | 1472 | if (pci_read_byte(dev, reg) != new) { /* FIXME: share this with other code? */ |
| 1473 | msg_pinfo("Setting register 0x%02x to 0x%02x on %s failed.\n", reg, new, name); |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1474 | err++; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1475 | } |
| 1476 | } |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 1477 | |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1478 | if (enable_flash_nvidia_common(dev, name)) |
Jonathan Kollasch | c819000 | 2012-09-04 03:55:04 +0000 | [diff] [blame] | 1479 | err++; |
| 1480 | |
| 1481 | if (err > 0) |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1482 | return ERROR_NONFATAL; |
| 1483 | else |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1484 | return 0; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 1485 | } |
| 1486 | |
Joshua Roys | 85835d8 | 2010-09-15 14:47:56 +0000 | [diff] [blame] | 1487 | static int enable_flash_osb4(struct pci_dev *dev, const char *name) |
| 1488 | { |
| 1489 | uint8_t tmp; |
| 1490 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1491 | internal_buses_supported &= BUS_PARALLEL; |
Joshua Roys | 85835d8 | 2010-09-15 14:47:56 +0000 | [diff] [blame] | 1492 | |
| 1493 | tmp = INB(0xc06); |
| 1494 | tmp |= 0x1; |
| 1495 | OUTB(tmp, 0xc06); |
| 1496 | |
| 1497 | tmp = INB(0xc6f); |
| 1498 | tmp |= 0x40; |
| 1499 | OUTB(tmp, 0xc6f); |
| 1500 | |
| 1501 | return 0; |
| 1502 | } |
| 1503 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1504 | /* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */ |
| 1505 | static int enable_flash_sb400(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1506 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1507 | uint8_t tmp; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1508 | struct pci_dev *smbusdev; |
| 1509 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1510 | /* Look for the SMBus device. */ |
Carl-Daniel Hailfinger | f6e3efb | 2009-05-06 00:35:31 +0000 | [diff] [blame] | 1511 | smbusdev = pci_dev_find(0x1002, 0x4372); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1512 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1513 | if (!smbusdev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1514 | msg_perr("ERROR: SMBus device not found. Aborting.\n"); |
Tadas Slotkus | 0e3f1cf | 2011-09-06 18:49:31 +0000 | [diff] [blame] | 1515 | return ERROR_FATAL; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1516 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1517 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1518 | /* Enable some SMBus stuff. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1519 | tmp = pci_read_byte(smbusdev, 0x79); |
| 1520 | tmp |= 0x01; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1521 | rpci_write_byte(smbusdev, 0x79, tmp); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1522 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1523 | /* Change southbridge. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1524 | tmp = pci_read_byte(dev, 0x48); |
| 1525 | tmp |= 0x21; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1526 | rpci_write_byte(dev, 0x48, tmp); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1527 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1528 | /* Now become a bit silly. */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 1529 | tmp = INB(0xc6f); |
| 1530 | OUTB(tmp, 0xeb); |
| 1531 | OUTB(tmp, 0xeb); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1532 | tmp |= 0x40; |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 1533 | OUTB(tmp, 0xc6f); |
| 1534 | OUTB(tmp, 0xeb); |
| 1535 | OUTB(tmp, 0xeb); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1536 | |
| 1537 | return 0; |
| 1538 | } |
| 1539 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1540 | static int enable_flash_mcp55(struct pci_dev *dev, const char *name) |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1541 | { |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1542 | uint8_t val; |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1543 | uint16_t wordval; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1544 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1545 | /* Set the 0-16 MB enable bits. */ |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1546 | val = pci_read_byte(dev, 0x88); |
| 1547 | val |= 0xff; /* 256K */ |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1548 | rpci_write_byte(dev, 0x88, val); |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1549 | val = pci_read_byte(dev, 0x8c); |
| 1550 | val |= 0xff; /* 1M */ |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1551 | rpci_write_byte(dev, 0x8c, val); |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1552 | wordval = pci_read_word(dev, 0x90); |
| 1553 | wordval |= 0x7fff; /* 16M */ |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1554 | rpci_write_word(dev, 0x90, wordval); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1555 | |
Stefan Tauner | b66ba1e | 2012-09-04 01:49:49 +0000 | [diff] [blame] | 1556 | if (enable_flash_nvidia_common(dev, name)) |
| 1557 | return ERROR_NONFATAL; |
| 1558 | else |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1559 | return 0; |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1560 | } |
| 1561 | |
Uwe Hermann | 48ec1b1 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1562 | /* |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1563 | * The MCP6x/MCP7x code is based on cleanroom reverse engineering. |
| 1564 | * It is assumed that LPC chips need the MCP55 code and SPI chips need the |
| 1565 | * code provided in enable_flash_mcp6x_7x_common. |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1566 | */ |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1567 | static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name) |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1568 | { |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1569 | int ret = 0, want_spi = 0; |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1570 | uint8_t val; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1571 | |
| 1572 | /* dev is the ISA bridge. No idea what the stuff below does. */ |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1573 | val = pci_read_byte(dev, 0x8a); |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1574 | msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 " |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1575 | "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1); |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1576 | |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1577 | switch ((val >> 5) & 0x3) { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1578 | case 0x0: |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1579 | ret = enable_flash_mcp55(dev, name); |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1580 | internal_buses_supported &= BUS_LPC; |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1581 | msg_pdbg("Flash bus type is LPC\n"); |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1582 | break; |
| 1583 | case 0x2: |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1584 | want_spi = 1; |
| 1585 | /* SPI is added in mcp6x_spi_init if it works. |
| 1586 | * Do we really want to disable LPC in this case? |
| 1587 | */ |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 1588 | internal_buses_supported = BUS_NONE; |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1589 | msg_pdbg("Flash bus type is SPI\n"); |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1590 | break; |
| 1591 | default: |
Carl-Daniel Hailfinger | 2f43616 | 2010-07-28 15:08:35 +0000 | [diff] [blame] | 1592 | /* Should not happen. */ |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 1593 | internal_buses_supported = BUS_NONE; |
Stefan Tauner | 7ba3d6c | 2014-06-12 21:07:03 +0000 | [diff] [blame] | 1594 | msg_pwarn("Flash bus type is unknown (none)\n"); |
Elyes HAOUAS | ac01baa | 2018-05-28 16:52:21 +0200 | [diff] [blame] | 1595 | msg_pinfo("Please send the log files created by \"flashrom -p internal -o logfile\" to\n" |
Stefan Tauner | 7ba3d6c | 2014-06-12 21:07:03 +0000 | [diff] [blame] | 1596 | "flashrom@flashrom.org with \"your board name: flashrom -V\" as the subject to\n" |
| 1597 | "help us finish support for your chipset. Thanks.\n"); |
| 1598 | return ERROR_NONFATAL; |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1599 | } |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1600 | |
| 1601 | /* Force enable SPI and disable LPC? Not a good idea. */ |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1602 | #if 0 |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1603 | val |= (1 << 6); |
| 1604 | val &= ~(1 << 5); |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1605 | rpci_write_byte(dev, 0x8a, val); |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1606 | #endif |
| 1607 | |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1608 | if (mcp6x_spi_init(want_spi)) |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1609 | ret = 1; |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1610 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1611 | /* Suppress unknown laptop warning if we booted from SPI. */ |
| 1612 | if (!ret && want_spi) |
| 1613 | laptop_ok = 1; |
| 1614 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1615 | return ret; |
| 1616 | } |
| 1617 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1618 | static int enable_flash_ht1000(struct pci_dev *dev, const char *name) |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1619 | { |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1620 | uint8_t val; |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1621 | |
Uwe Hermann | e823ee0 | 2007-06-05 15:02:18 +0000 | [diff] [blame] | 1622 | /* Set the 4MB enable bit. */ |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1623 | val = pci_read_byte(dev, 0x41); |
| 1624 | val |= 0x0e; |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1625 | rpci_write_byte(dev, 0x41, val); |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1626 | |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1627 | val = pci_read_byte(dev, 0x43); |
| 1628 | val |= (1 << 4); |
Carl-Daniel Hailfinger | 2bee8cf | 2010-11-10 15:25:18 +0000 | [diff] [blame] | 1629 | rpci_write_byte(dev, 0x43, val); |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1630 | |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1631 | return 0; |
| 1632 | } |
| 1633 | |
Uwe Hermann | 48ec1b1 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1634 | /* |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1635 | * Usually on the x86 architectures (and on other PC-like platforms like some |
| 1636 | * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD |
| 1637 | * Elan SC520 only a small piece of the system flash is mapped there, but the |
| 1638 | * complete flash is mapped somewhere below 1G. The position can be determined |
| 1639 | * by the BOOTCS PAR register. |
| 1640 | */ |
| 1641 | static int get_flashbase_sc520(struct pci_dev *dev, const char *name) |
| 1642 | { |
| 1643 | int i, bootcs_found = 0; |
| 1644 | uint32_t parx = 0; |
| 1645 | void *mmcr; |
| 1646 | |
| 1647 | /* 1. Map MMCR */ |
Stefan Reinauer | 0593f21 | 2009-01-26 01:10:48 +0000 | [diff] [blame] | 1648 | mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize()); |
Niklas Söderlund | 5d30720 | 2013-09-14 09:02:27 +0000 | [diff] [blame] | 1649 | if (mmcr == ERROR_PTR) |
| 1650 | return ERROR_FATAL; |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1651 | |
| 1652 | /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for |
| 1653 | * BOOTCS region (PARx[31:29] = 100b)e |
| 1654 | */ |
| 1655 | for (i = 0x88; i <= 0xc4; i += 4) { |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 1656 | parx = mmio_readl(mmcr + i); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1657 | if ((parx >> 29) == 4) { |
| 1658 | bootcs_found = 1; |
| 1659 | break; /* BOOTCS found */ |
| 1660 | } |
| 1661 | } |
| 1662 | |
| 1663 | /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0] |
| 1664 | * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0] |
| 1665 | */ |
| 1666 | if (bootcs_found) { |
| 1667 | if (parx & (1 << 25)) { |
| 1668 | parx &= (1 << 14) - 1; /* Mask [13:0] */ |
| 1669 | flashbase = parx << 16; |
| 1670 | } else { |
| 1671 | parx &= (1 << 18) - 1; /* Mask [17:0] */ |
| 1672 | flashbase = parx << 12; |
| 1673 | } |
| 1674 | } else { |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1675 | msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. " |
Carl-Daniel Hailfinger | 082c8b5 | 2011-08-15 19:54:20 +0000 | [diff] [blame] | 1676 | "Assuming flash at 4G.\n"); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1677 | } |
| 1678 | |
| 1679 | /* 4. Clean up */ |
Carl-Daniel Hailfinger | be72681 | 2009-08-09 12:44:08 +0000 | [diff] [blame] | 1680 | physunmap(mmcr, getpagesize()); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1681 | return 0; |
| 1682 | } |
| 1683 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1684 | #endif |
| 1685 | |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1686 | #define B_P (BUS_PARALLEL) |
| 1687 | #define B_PFL (BUS_NONSPI) |
| 1688 | #define B_PFLS (BUS_NONSPI | BUS_SPI) |
| 1689 | #define B_FL (BUS_FWH | BUS_LPC) |
| 1690 | #define B_FLS (BUS_FWH | BUS_LPC | BUS_SPI) |
| 1691 | #define B_FS (BUS_FWH | BUS_SPI) |
| 1692 | #define B_L (BUS_LPC) |
| 1693 | #define B_LS (BUS_LPC | BUS_SPI) |
| 1694 | #define B_S (BUS_SPI) |
| 1695 | |
Idwer Vollering | 326a060 | 2011-06-18 18:45:41 +0000 | [diff] [blame] | 1696 | /* Please keep this list numerically sorted by vendor/device ID. */ |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1697 | const struct penable chipset_enables[] = { |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1698 | #if defined(__i386__) || defined(__x86_64__) |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1699 | {0x1002, 0x4377, B_PFL, OK, "ATI", "SB400", enable_flash_sb400}, |
| 1700 | {0x1002, 0x438d, B_FLS, OK, "AMD", "SB600", enable_flash_sb600}, |
| 1701 | {0x1002, 0x439d, B_FLS, OK, "AMD", "SB7x0/SB8x0/SB9x0", enable_flash_sb600}, |
| 1702 | {0x100b, 0x0510, B_PFL, NT, "AMD", "SC1100", enable_flash_sc1100}, |
| 1703 | {0x1022, 0x2080, B_PFL, OK, "AMD", "CS5536", enable_flash_cs5536}, |
| 1704 | {0x1022, 0x2090, B_PFL, OK, "AMD", "CS5536", enable_flash_cs5536}, |
| 1705 | {0x1022, 0x3000, B_PFL, OK, "AMD", "Elan SC520", get_flashbase_sc520}, |
| 1706 | {0x1022, 0x7440, B_PFL, OK, "AMD", "AMD-768", enable_flash_amd_768_8111}, |
| 1707 | {0x1022, 0x7468, B_PFL, OK, "AMD", "AMD-8111", enable_flash_amd_768_8111}, |
| 1708 | {0x1022, 0x780e, B_FLS, OK, "AMD", "FCH", enable_flash_sb600}, |
| 1709 | {0x1022, 0x790e, B_FLS, OK, "AMD", "FP4", enable_flash_sb600}, |
| 1710 | {0x1039, 0x0406, B_PFL, NT, "SiS", "501/5101/5501", enable_flash_sis501}, |
| 1711 | {0x1039, 0x0496, B_PFL, NT, "SiS", "85C496+497", enable_flash_sis85c496}, |
| 1712 | {0x1039, 0x0530, B_PFL, OK, "SiS", "530", enable_flash_sis530}, |
| 1713 | {0x1039, 0x0540, B_PFL, NT, "SiS", "540", enable_flash_sis540}, |
| 1714 | {0x1039, 0x0620, B_PFL, NT, "SiS", "620", enable_flash_sis530}, |
| 1715 | {0x1039, 0x0630, B_PFL, OK, "SiS", "630", enable_flash_sis540}, |
| 1716 | {0x1039, 0x0635, B_PFL, NT, "SiS", "635", enable_flash_sis540}, |
| 1717 | {0x1039, 0x0640, B_PFL, NT, "SiS", "640", enable_flash_sis540}, |
| 1718 | {0x1039, 0x0645, B_PFL, NT, "SiS", "645", enable_flash_sis540}, |
| 1719 | {0x1039, 0x0646, B_PFL, OK, "SiS", "645DX", enable_flash_sis540}, |
| 1720 | {0x1039, 0x0648, B_PFL, OK, "SiS", "648", enable_flash_sis540}, |
| 1721 | {0x1039, 0x0650, B_PFL, OK, "SiS", "650", enable_flash_sis540}, |
| 1722 | {0x1039, 0x0651, B_PFL, OK, "SiS", "651", enable_flash_sis540}, |
| 1723 | {0x1039, 0x0655, B_PFL, NT, "SiS", "655", enable_flash_sis540}, |
| 1724 | {0x1039, 0x0661, B_PFL, OK, "SiS", "661", enable_flash_sis540}, |
| 1725 | {0x1039, 0x0730, B_PFL, OK, "SiS", "730", enable_flash_sis540}, |
| 1726 | {0x1039, 0x0733, B_PFL, NT, "SiS", "733", enable_flash_sis540}, |
| 1727 | {0x1039, 0x0735, B_PFL, OK, "SiS", "735", enable_flash_sis540}, |
| 1728 | {0x1039, 0x0740, B_PFL, NT, "SiS", "740", enable_flash_sis540}, |
| 1729 | {0x1039, 0x0741, B_PFL, OK, "SiS", "741", enable_flash_sis540}, |
| 1730 | {0x1039, 0x0745, B_PFL, OK, "SiS", "745", enable_flash_sis540}, |
| 1731 | {0x1039, 0x0746, B_PFL, NT, "SiS", "746", enable_flash_sis540}, |
| 1732 | {0x1039, 0x0748, B_PFL, NT, "SiS", "748", enable_flash_sis540}, |
| 1733 | {0x1039, 0x0755, B_PFL, OK, "SiS", "755", enable_flash_sis540}, |
| 1734 | {0x1039, 0x5511, B_PFL, NT, "SiS", "5511", enable_flash_sis5511}, |
| 1735 | {0x1039, 0x5571, B_PFL, NT, "SiS", "5571", enable_flash_sis530}, |
| 1736 | {0x1039, 0x5591, B_PFL, NT, "SiS", "5591/5592", enable_flash_sis530}, |
| 1737 | {0x1039, 0x5596, B_PFL, NT, "SiS", "5596", enable_flash_sis5511}, |
| 1738 | {0x1039, 0x5597, B_PFL, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530}, |
| 1739 | {0x1039, 0x5600, B_PFL, NT, "SiS", "600", enable_flash_sis530}, |
| 1740 | {0x1078, 0x0100, B_P, OK, "AMD", "CS5530(A)", enable_flash_cs5530}, |
| 1741 | {0x10b9, 0x1533, B_PFL, OK, "ALi", "M1533", enable_flash_ali_m1533}, |
| 1742 | {0x10de, 0x0030, B_PFL, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2}, |
| 1743 | {0x10de, 0x0050, B_PFL, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */ |
| 1744 | {0x10de, 0x0051, B_PFL, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */ |
| 1745 | {0x10de, 0x0060, B_PFL, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2}, |
| 1746 | {0x10de, 0x00e0, B_PFL, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 1747 | /* Slave, should not be here, to fix known bug for A01. */ |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1748 | {0x10de, 0x00d3, B_PFL, OK, "NVIDIA", "CK804", enable_flash_ck804}, |
| 1749 | {0x10de, 0x0260, B_PFL, OK, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1750 | {0x10de, 0x0261, B_PFL, OK, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1751 | {0x10de, 0x0262, B_PFL, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1752 | {0x10de, 0x0263, B_PFL, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1753 | {0x10de, 0x0360, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/ |
Carl-Daniel Hailfinger | 33d7b6a | 2010-05-22 07:27:16 +0000 | [diff] [blame] | 1754 | /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to |
| 1755 | * the flash chip. Instead, 10de:0364 is connected to the flash chip. |
| 1756 | * Until we have PCI device class matching or some fallback mechanism, |
| 1757 | * this is needed to get flashrom working on Tyan S2915 and maybe other |
| 1758 | * dual-MCP55 boards. |
| 1759 | */ |
| 1760 | #if 0 |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1761 | {0x10de, 0x0361, B_L, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
Carl-Daniel Hailfinger | 33d7b6a | 2010-05-22 07:27:16 +0000 | [diff] [blame] | 1762 | #endif |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1763 | {0x10de, 0x0362, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1764 | {0x10de, 0x0363, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1765 | {0x10de, 0x0364, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1766 | {0x10de, 0x0365, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1767 | {0x10de, 0x0366, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1768 | {0x10de, 0x0367, B_L, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */ |
| 1769 | {0x10de, 0x03e0, B_LS, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x}, |
| 1770 | {0x10de, 0x03e1, B_LS, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x}, |
| 1771 | {0x10de, 0x03e3, B_LS, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x}, |
| 1772 | {0x10de, 0x0440, B_LS, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x}, |
| 1773 | {0x10de, 0x0441, B_LS, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x}, |
| 1774 | {0x10de, 0x0442, B_LS, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x}, |
| 1775 | {0x10de, 0x0443, B_LS, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x}, |
| 1776 | {0x10de, 0x0548, B_LS, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x}, |
| 1777 | {0x10de, 0x075c, B_LS, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x}, |
| 1778 | {0x10de, 0x075d, B_LS, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x}, |
| 1779 | {0x10de, 0x07d7, B_LS, OK, "NVIDIA", "MCP73", enable_flash_mcp6x_7x}, |
| 1780 | {0x10de, 0x0aac, B_LS, OK, "NVIDIA", "MCP79", enable_flash_mcp6x_7x}, |
| 1781 | {0x10de, 0x0aad, B_LS, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x}, |
| 1782 | {0x10de, 0x0aae, B_LS, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x}, |
| 1783 | {0x10de, 0x0aaf, B_LS, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x}, |
| 1784 | {0x10de, 0x0d80, B_LS, NT, "NVIDIA", "MCP89", enable_flash_mcp6x_7x}, |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 1785 | /* VIA northbridges */ |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1786 | {0x1106, 0x0585, B_PFLS, NT, "VIA", "VT82C585VPX", via_no_byte_merge}, |
| 1787 | {0x1106, 0x0595, B_PFLS, NT, "VIA", "VT82C595", via_no_byte_merge}, |
| 1788 | {0x1106, 0x0597, B_PFLS, NT, "VIA", "VT82C597", via_no_byte_merge}, |
| 1789 | {0x1106, 0x0601, B_PFLS, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge}, |
| 1790 | {0x1106, 0x0691, B_PFLS, OK, "VIA", "VT82C69x", via_no_byte_merge}, |
| 1791 | {0x1106, 0x8601, B_PFLS, NT, "VIA", "VT8601T", via_no_byte_merge}, |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 1792 | /* VIA southbridges */ |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1793 | {0x1106, 0x0586, B_PFL, OK, "VIA", "VT82C586A/B", enable_flash_vt82c586}, |
| 1794 | {0x1106, 0x0596, B_PFL, OK, "VIA", "VT82C596", enable_flash_vt82c596}, |
| 1795 | {0x1106, 0x0686, B_PFL, OK, "VIA", "VT82C686A/B", enable_flash_vt82c596}, |
| 1796 | {0x1106, 0x3074, B_FL, OK, "VIA", "VT8233", enable_flash_vt823x}, |
| 1797 | {0x1106, 0x3147, B_FL, OK, "VIA", "VT8233A", enable_flash_vt823x}, |
| 1798 | {0x1106, 0x3177, B_FL, OK, "VIA", "VT8235", enable_flash_vt823x}, |
| 1799 | {0x1106, 0x3227, B_FL, OK, "VIA", "VT8237(R)", enable_flash_vt823x}, |
| 1800 | {0x1106, 0x3287, B_FL, OK, "VIA", "VT8251", enable_flash_vt823x}, |
| 1801 | {0x1106, 0x3337, B_FL, OK, "VIA", "VT8237A", enable_flash_vt823x}, |
| 1802 | {0x1106, 0x3372, B_LS, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi}, |
| 1803 | {0x1106, 0x8231, B_FL, NT, "VIA", "VT8231", enable_flash_vt823x}, |
| 1804 | {0x1106, 0x8324, B_FL, OK, "VIA", "CX700", enable_flash_vt823x}, |
| 1805 | {0x1106, 0x8353, B_FLS, NT, "VIA", "VX800/VX820", enable_flash_vt_vx}, |
| 1806 | {0x1106, 0x8409, B_FLS, OK, "VIA", "VX855/VX875", enable_flash_vt_vx}, |
| 1807 | {0x1106, 0x8410, B_FLS, OK, "VIA", "VX900", enable_flash_vt_vx}, |
| 1808 | {0x1166, 0x0200, B_P, OK, "Broadcom", "OSB4", enable_flash_osb4}, |
| 1809 | {0x1166, 0x0205, B_PFL, OK, "Broadcom", "HT-1000", enable_flash_ht1000}, |
| 1810 | {0x17f3, 0x6030, B_PFL, OK, "RDC", "R8610/R3210", enable_flash_rdc_r8610}, |
| 1811 | {0x8086, 0x0c60, B_FS, NT, "Intel", "S12x0", enable_flash_s12x0}, |
| 1812 | {0x8086, 0x0f1c, B_FS, OK, "Intel", "Bay Trail", enable_flash_silvermont}, |
| 1813 | {0x8086, 0x0f1d, B_FS, NT, "Intel", "Bay Trail", enable_flash_silvermont}, |
| 1814 | {0x8086, 0x0f1e, B_FS, NT, "Intel", "Bay Trail", enable_flash_silvermont}, |
| 1815 | {0x8086, 0x0f1f, B_FS, NT, "Intel", "Bay Trail", enable_flash_silvermont}, |
| 1816 | {0x8086, 0x122e, B_P, OK, "Intel", "PIIX", enable_flash_piix4}, |
| 1817 | {0x8086, 0x1234, B_P, NT, "Intel", "MPIIX", enable_flash_piix4}, |
| 1818 | {0x8086, 0x1c44, B_FS, DEP, "Intel", "Z68", enable_flash_pch6}, |
| 1819 | {0x8086, 0x1c46, B_FS, DEP, "Intel", "P67", enable_flash_pch6}, |
| 1820 | {0x8086, 0x1c47, B_FS, NT, "Intel", "UM67", enable_flash_pch6}, |
| 1821 | {0x8086, 0x1c49, B_FS, DEP, "Intel", "HM65", enable_flash_pch6}, |
| 1822 | {0x8086, 0x1c4a, B_FS, DEP, "Intel", "H67", enable_flash_pch6}, |
| 1823 | {0x8086, 0x1c4b, B_FS, NT, "Intel", "HM67", enable_flash_pch6}, |
| 1824 | {0x8086, 0x1c4c, B_FS, NT, "Intel", "Q65", enable_flash_pch6}, |
| 1825 | {0x8086, 0x1c4d, B_FS, NT, "Intel", "QS67", enable_flash_pch6}, |
| 1826 | {0x8086, 0x1c4e, B_FS, NT, "Intel", "Q67", enable_flash_pch6}, |
| 1827 | {0x8086, 0x1c4f, B_FS, DEP, "Intel", "QM67", enable_flash_pch6}, |
| 1828 | {0x8086, 0x1c50, B_FS, NT, "Intel", "B65", enable_flash_pch6}, |
| 1829 | {0x8086, 0x1c52, B_FS, NT, "Intel", "C202", enable_flash_pch6}, |
| 1830 | {0x8086, 0x1c54, B_FS, DEP, "Intel", "C204", enable_flash_pch6}, |
| 1831 | {0x8086, 0x1c56, B_FS, NT, "Intel", "C206", enable_flash_pch6}, |
| 1832 | {0x8086, 0x1c5c, B_FS, DEP, "Intel", "H61", enable_flash_pch6}, |
| 1833 | {0x8086, 0x1d40, B_FS, DEP, "Intel", "C60x/X79", enable_flash_pch6}, |
| 1834 | {0x8086, 0x1d41, B_FS, DEP, "Intel", "C60x/X79", enable_flash_pch6}, |
| 1835 | {0x8086, 0x1e44, B_FS, DEP, "Intel", "Z77", enable_flash_pch7}, |
| 1836 | {0x8086, 0x1e46, B_FS, NT, "Intel", "Z75", enable_flash_pch7}, |
| 1837 | {0x8086, 0x1e47, B_FS, NT, "Intel", "Q77", enable_flash_pch7}, |
Angel Pons | d58128e | 2019-10-06 21:07:44 +0200 | [diff] [blame] | 1838 | {0x8086, 0x1e48, B_FS, DEP, "Intel", "Q75", enable_flash_pch7}, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1839 | {0x8086, 0x1e49, B_FS, DEP, "Intel", "B75", enable_flash_pch7}, |
| 1840 | {0x8086, 0x1e4a, B_FS, DEP, "Intel", "H77", enable_flash_pch7}, |
| 1841 | {0x8086, 0x1e53, B_FS, NT, "Intel", "C216", enable_flash_pch7}, |
| 1842 | {0x8086, 0x1e55, B_FS, DEP, "Intel", "QM77", enable_flash_pch7}, |
| 1843 | {0x8086, 0x1e56, B_FS, DEP, "Intel", "QS77", enable_flash_pch7}, |
| 1844 | {0x8086, 0x1e57, B_FS, DEP, "Intel", "HM77", enable_flash_pch7}, |
| 1845 | {0x8086, 0x1e58, B_FS, NT, "Intel", "UM77", enable_flash_pch7}, |
Angel Pons | 728062f | 2019-12-18 00:26:15 +0100 | [diff] [blame] | 1846 | {0x8086, 0x1e59, B_FS, DEP, "Intel", "HM76", enable_flash_pch7}, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 1847 | {0x8086, 0x1e5d, B_FS, NT, "Intel", "HM75", enable_flash_pch7}, |
| 1848 | {0x8086, 0x1e5e, B_FS, NT, "Intel", "HM70", enable_flash_pch7}, |
| 1849 | {0x8086, 0x1e5f, B_FS, DEP, "Intel", "NM70", enable_flash_pch7}, |
| 1850 | {0x8086, 0x1f38, B_FS, DEP, "Intel", "Avoton/Rangeley", enable_flash_silvermont}, |
| 1851 | {0x8086, 0x1f39, B_FS, NT, "Intel", "Avoton/Rangeley", enable_flash_silvermont}, |
| 1852 | {0x8086, 0x1f3a, B_FS, NT, "Intel", "Avoton/Rangeley", enable_flash_silvermont}, |
| 1853 | {0x8086, 0x1f3b, B_FS, NT, "Intel", "Avoton/Rangeley", enable_flash_silvermont}, |
| 1854 | {0x8086, 0x229c, B_FS, OK, "Intel", "Braswell", enable_flash_silvermont}, |
| 1855 | {0x8086, 0x2310, B_FS, NT, "Intel", "DH89xxCC (Cave Creek)", enable_flash_pch7}, |
| 1856 | {0x8086, 0x2390, B_FS, NT, "Intel", "Coleto Creek", enable_flash_pch7}, |
| 1857 | {0x8086, 0x2410, B_FL, OK, "Intel", "ICH", enable_flash_ich0}, |
| 1858 | {0x8086, 0x2420, B_FL, OK, "Intel", "ICH0", enable_flash_ich0}, |
| 1859 | {0x8086, 0x2440, B_FL, OK, "Intel", "ICH2", enable_flash_ich2345}, |
| 1860 | {0x8086, 0x244c, B_FL, OK, "Intel", "ICH2-M", enable_flash_ich2345}, |
| 1861 | {0x8086, 0x2450, B_FL, NT, "Intel", "C-ICH", enable_flash_ich2345}, |
| 1862 | {0x8086, 0x2480, B_FL, OK, "Intel", "ICH3-S", enable_flash_ich2345}, |
| 1863 | {0x8086, 0x248c, B_FL, OK, "Intel", "ICH3-M", enable_flash_ich2345}, |
| 1864 | {0x8086, 0x24c0, B_FL, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich2345}, |
| 1865 | {0x8086, 0x24cc, B_FL, OK, "Intel", "ICH4-M", enable_flash_ich2345}, |
| 1866 | {0x8086, 0x24d0, B_FL, OK, "Intel", "ICH5/ICH5R", enable_flash_ich2345}, |
| 1867 | {0x8086, 0x25a1, B_FL, OK, "Intel", "6300ESB", enable_flash_ich2345}, |
| 1868 | {0x8086, 0x2640, B_FL, OK, "Intel", "ICH6/ICH6R", enable_flash_ich6}, |
| 1869 | {0x8086, 0x2641, B_FL, OK, "Intel", "ICH6-M", enable_flash_ich6}, |
| 1870 | {0x8086, 0x2642, B_FL, NT, "Intel", "ICH6W/ICH6RW", enable_flash_ich6}, |
| 1871 | {0x8086, 0x2670, B_FL, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich6}, |
| 1872 | {0x8086, 0x27b0, B_FS, OK, "Intel", "ICH7DH", enable_flash_ich7}, |
| 1873 | {0x8086, 0x27b8, B_FS, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7}, |
| 1874 | {0x8086, 0x27b9, B_FS, OK, "Intel", "ICH7M", enable_flash_ich7}, |
| 1875 | {0x8086, 0x27bc, B_FS, OK, "Intel", "NM10", enable_flash_ich7}, |
| 1876 | {0x8086, 0x27bd, B_FS, OK, "Intel", "ICH7MDH", enable_flash_ich7}, |
| 1877 | {0x8086, 0x2810, B_FS, DEP, "Intel", "ICH8/ICH8R", enable_flash_ich8}, |
| 1878 | {0x8086, 0x2811, B_FS, DEP, "Intel", "ICH8M-E", enable_flash_ich8}, |
| 1879 | {0x8086, 0x2812, B_FS, DEP, "Intel", "ICH8DH", enable_flash_ich8}, |
| 1880 | {0x8086, 0x2814, B_FS, DEP, "Intel", "ICH8DO", enable_flash_ich8}, |
| 1881 | {0x8086, 0x2815, B_FS, DEP, "Intel", "ICH8M", enable_flash_ich8}, |
| 1882 | {0x8086, 0x2910, B_FS, DEP, "Intel", "ICH9 Eng. Sample", enable_flash_ich9}, |
| 1883 | {0x8086, 0x2912, B_FS, DEP, "Intel", "ICH9DH", enable_flash_ich9}, |
| 1884 | {0x8086, 0x2914, B_FS, DEP, "Intel", "ICH9DO", enable_flash_ich9}, |
| 1885 | {0x8086, 0x2916, B_FS, DEP, "Intel", "ICH9R", enable_flash_ich9}, |
| 1886 | {0x8086, 0x2917, B_FS, DEP, "Intel", "ICH9M-E", enable_flash_ich9}, |
| 1887 | {0x8086, 0x2918, B_FS, DEP, "Intel", "ICH9", enable_flash_ich9}, |
| 1888 | {0x8086, 0x2919, B_FS, DEP, "Intel", "ICH9M", enable_flash_ich9}, |
| 1889 | {0x8086, 0x3a10, B_FS, NT, "Intel", "ICH10R Eng. Sample", enable_flash_ich10}, |
| 1890 | {0x8086, 0x3a14, B_FS, DEP, "Intel", "ICH10DO", enable_flash_ich10}, |
| 1891 | {0x8086, 0x3a16, B_FS, DEP, "Intel", "ICH10R", enable_flash_ich10}, |
| 1892 | {0x8086, 0x3a18, B_FS, DEP, "Intel", "ICH10", enable_flash_ich10}, |
| 1893 | {0x8086, 0x3a1a, B_FS, DEP, "Intel", "ICH10D", enable_flash_ich10}, |
| 1894 | {0x8086, 0x3a1e, B_FS, NT, "Intel", "ICH10 Eng. Sample", enable_flash_ich10}, |
| 1895 | {0x8086, 0x3b00, B_FS, NT, "Intel", "3400 Desktop", enable_flash_pch5}, |
| 1896 | {0x8086, 0x3b01, B_FS, NT, "Intel", "3400 Mobile", enable_flash_pch5}, |
| 1897 | {0x8086, 0x3b02, B_FS, NT, "Intel", "P55", enable_flash_pch5}, |
| 1898 | {0x8086, 0x3b03, B_FS, DEP, "Intel", "PM55", enable_flash_pch5}, |
| 1899 | {0x8086, 0x3b06, B_FS, DEP, "Intel", "H55", enable_flash_pch5}, |
| 1900 | {0x8086, 0x3b07, B_FS, DEP, "Intel", "QM57", enable_flash_pch5}, |
| 1901 | {0x8086, 0x3b08, B_FS, NT, "Intel", "H57", enable_flash_pch5}, |
| 1902 | {0x8086, 0x3b09, B_FS, DEP, "Intel", "HM55", enable_flash_pch5}, |
| 1903 | {0x8086, 0x3b0a, B_FS, NT, "Intel", "Q57", enable_flash_pch5}, |
| 1904 | {0x8086, 0x3b0b, B_FS, NT, "Intel", "HM57", enable_flash_pch5}, |
| 1905 | {0x8086, 0x3b0d, B_FS, NT, "Intel", "3400 Mobile SFF", enable_flash_pch5}, |
| 1906 | {0x8086, 0x3b0e, B_FS, NT, "Intel", "B55", enable_flash_pch5}, |
| 1907 | {0x8086, 0x3b0f, B_FS, DEP, "Intel", "QS57", enable_flash_pch5}, |
| 1908 | {0x8086, 0x3b12, B_FS, NT, "Intel", "3400", enable_flash_pch5}, |
| 1909 | {0x8086, 0x3b14, B_FS, DEP, "Intel", "3420", enable_flash_pch5}, |
| 1910 | {0x8086, 0x3b16, B_FS, NT, "Intel", "3450", enable_flash_pch5}, |
| 1911 | {0x8086, 0x3b1e, B_FS, NT, "Intel", "B55", enable_flash_pch5}, |
| 1912 | {0x8086, 0x5031, B_FS, OK, "Intel", "EP80579", enable_flash_ich7}, |
| 1913 | {0x8086, 0x7000, B_P, OK, "Intel", "PIIX3", enable_flash_piix4}, |
| 1914 | {0x8086, 0x7110, B_P, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4}, |
| 1915 | {0x8086, 0x7198, B_P, OK, "Intel", "440MX", enable_flash_piix4}, |
| 1916 | {0x8086, 0x8119, B_FL, OK, "Intel", "SCH Poulsbo", enable_flash_poulsbo}, |
| 1917 | {0x8086, 0x8186, B_FS, OK, "Intel", "Atom E6xx(T) (Tunnel Creek)", enable_flash_tunnelcreek}, |
| 1918 | {0x8086, 0x8c40, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1919 | {0x8086, 0x8c41, B_FS, NT, "Intel", "Lynx Point Mobile Eng. Sample", enable_flash_pch8}, |
| 1920 | {0x8086, 0x8c42, B_FS, NT, "Intel", "Lynx Point Desktop Eng. Sample",enable_flash_pch8}, |
| 1921 | {0x8086, 0x8c43, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1922 | {0x8086, 0x8c44, B_FS, DEP, "Intel", "Z87", enable_flash_pch8}, |
| 1923 | {0x8086, 0x8c45, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1924 | {0x8086, 0x8c46, B_FS, NT, "Intel", "Z85", enable_flash_pch8}, |
| 1925 | {0x8086, 0x8c47, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1926 | {0x8086, 0x8c48, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1927 | {0x8086, 0x8c49, B_FS, NT, "Intel", "HM86", enable_flash_pch8}, |
| 1928 | {0x8086, 0x8c4a, B_FS, DEP, "Intel", "H87", enable_flash_pch8}, |
| 1929 | {0x8086, 0x8c4b, B_FS, DEP, "Intel", "HM87", enable_flash_pch8}, |
| 1930 | {0x8086, 0x8c4c, B_FS, NT, "Intel", "Q85", enable_flash_pch8}, |
| 1931 | {0x8086, 0x8c4d, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1932 | {0x8086, 0x8c4e, B_FS, NT, "Intel", "Q87", enable_flash_pch8}, |
| 1933 | {0x8086, 0x8c4f, B_FS, NT, "Intel", "QM87", enable_flash_pch8}, |
| 1934 | {0x8086, 0x8c50, B_FS, DEP, "Intel", "B85", enable_flash_pch8}, |
| 1935 | {0x8086, 0x8c51, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1936 | {0x8086, 0x8c52, B_FS, NT, "Intel", "C222", enable_flash_pch8}, |
| 1937 | {0x8086, 0x8c53, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1938 | {0x8086, 0x8c54, B_FS, DEP, "Intel", "C224", enable_flash_pch8}, |
| 1939 | {0x8086, 0x8c55, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1940 | {0x8086, 0x8c56, B_FS, NT, "Intel", "C226", enable_flash_pch8}, |
| 1941 | {0x8086, 0x8c57, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1942 | {0x8086, 0x8c58, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1943 | {0x8086, 0x8c59, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1944 | {0x8086, 0x8c5a, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1945 | {0x8086, 0x8c5b, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1946 | {0x8086, 0x8c5c, B_FS, DEP, "Intel", "H81", enable_flash_pch8}, |
| 1947 | {0x8086, 0x8c5d, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1948 | {0x8086, 0x8c5e, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1949 | {0x8086, 0x8c5f, B_FS, NT, "Intel", "Lynx Point", enable_flash_pch8}, |
| 1950 | {0x8086, 0x8cc1, B_FS, NT, "Intel", "9 Series", enable_flash_pch9}, |
| 1951 | {0x8086, 0x8cc2, B_FS, NT, "Intel", "9 Series Engineering Sample", enable_flash_pch9}, |
| 1952 | {0x8086, 0x8cc3, B_FS, NT, "Intel", "9 Series", enable_flash_pch9}, |
| 1953 | {0x8086, 0x8cc4, B_FS, NT, "Intel", "Z97", enable_flash_pch9}, |
| 1954 | {0x8086, 0x8cc6, B_FS, NT, "Intel", "H97", enable_flash_pch9}, |
| 1955 | {0x8086, 0x8d40, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1956 | {0x8086, 0x8d41, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1957 | {0x8086, 0x8d42, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1958 | {0x8086, 0x8d43, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1959 | {0x8086, 0x8d44, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1960 | {0x8086, 0x8d45, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1961 | {0x8086, 0x8d46, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1962 | {0x8086, 0x8d47, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1963 | {0x8086, 0x8d48, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1964 | {0x8086, 0x8d49, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1965 | {0x8086, 0x8d4a, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1966 | {0x8086, 0x8d4b, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1967 | {0x8086, 0x8d4c, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1968 | {0x8086, 0x8d4d, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1969 | {0x8086, 0x8d4e, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1970 | {0x8086, 0x8d4f, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1971 | {0x8086, 0x8d50, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1972 | {0x8086, 0x8d51, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1973 | {0x8086, 0x8d52, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1974 | {0x8086, 0x8d53, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1975 | {0x8086, 0x8d54, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1976 | {0x8086, 0x8d55, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1977 | {0x8086, 0x8d56, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1978 | {0x8086, 0x8d57, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1979 | {0x8086, 0x8d58, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1980 | {0x8086, 0x8d59, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1981 | {0x8086, 0x8d5a, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1982 | {0x8086, 0x8d5b, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1983 | {0x8086, 0x8d5c, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1984 | {0x8086, 0x8d5d, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1985 | {0x8086, 0x8d5e, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1986 | {0x8086, 0x8d5f, B_FS, NT, "Intel", "C610/X99 (Wellsburg)", enable_flash_pch8_wb}, |
| 1987 | {0x8086, 0x9c41, B_FS, NT, "Intel", "Lynx Point LP Eng. Sample", enable_flash_pch8_lp}, |
| 1988 | {0x8086, 0x9c43, B_FS, NT, "Intel", "Lynx Point LP Premium", enable_flash_pch8_lp}, |
| 1989 | {0x8086, 0x9c45, B_FS, NT, "Intel", "Lynx Point LP Mainstream", enable_flash_pch8_lp}, |
| 1990 | {0x8086, 0x9c47, B_FS, NT, "Intel", "Lynx Point LP Value", enable_flash_pch8_lp}, |
| 1991 | {0x8086, 0x9cc1, B_FS, NT, "Intel", "Haswell U Sample", enable_flash_pch9_lp}, |
| 1992 | {0x8086, 0x9cc2, B_FS, NT, "Intel", "Broadwell U Sample", enable_flash_pch9_lp}, |
| 1993 | {0x8086, 0x9cc3, B_FS, DEP, "Intel", "Broadwell U Premium", enable_flash_pch9_lp}, |
| 1994 | {0x8086, 0x9cc5, B_FS, NT, "Intel", "Broadwell U Base", enable_flash_pch9_lp}, |
| 1995 | {0x8086, 0x9cc6, B_FS, NT, "Intel", "Broadwell Y Sample", enable_flash_pch9_lp}, |
| 1996 | {0x8086, 0x9cc7, B_FS, NT, "Intel", "Broadwell Y Premium", enable_flash_pch9_lp}, |
| 1997 | {0x8086, 0x9cc9, B_FS, NT, "Intel", "Broadwell Y Base", enable_flash_pch9_lp}, |
| 1998 | {0x8086, 0x9ccb, B_FS, NT, "Intel", "Broadwell H", enable_flash_pch9}, |
| 1999 | {0x8086, 0x9d41, B_S, NT, "Intel", "Skylake / Kaby Lake Sample", enable_flash_pch100}, |
| 2000 | {0x8086, 0x9d43, B_S, NT, "Intel", "Skylake U Base", enable_flash_pch100}, |
| 2001 | {0x8086, 0x9d46, B_S, NT, "Intel", "Skylake Y Premium", enable_flash_pch100}, |
| 2002 | {0x8086, 0x9d48, B_S, NT, "Intel", "Skylake U Premium", enable_flash_pch100}, |
| 2003 | {0x8086, 0x9d4b, B_S, NT, "Intel", "Kaby Lake Y w/ iHDCP2.2 Prem.", enable_flash_pch100}, |
Wim Vervoorn | 3799a1c | 2020-01-20 15:01:54 +0100 | [diff] [blame] | 2004 | {0x8086, 0x9d4e, B_S, DEP, "Intel", "Kaby Lake U w/ iHDCP2.2 Prem.", enable_flash_pch100}, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 2005 | {0x8086, 0x9d50, B_S, NT, "Intel", "Kaby Lake U w/ iHDCP2.2 Base", enable_flash_pch100}, |
| 2006 | {0x8086, 0x9d51, B_S, NT, "Intel", "Kabe Lake w/ iHDCP2.2 Sample", enable_flash_pch100}, |
| 2007 | {0x8086, 0x9d53, B_S, NT, "Intel", "Kaby Lake U Base", enable_flash_pch100}, |
| 2008 | {0x8086, 0x9d56, B_S, NT, "Intel", "Kaby Lake Y Premium", enable_flash_pch100}, |
| 2009 | {0x8086, 0x9d58, B_S, NT, "Intel", "Kaby Lake U Premium", enable_flash_pch100}, |
Matt DeVillier | bde44a1 | 2019-07-04 17:52:40 -0500 | [diff] [blame] | 2010 | {0x8086, 0x9d84, B_S, DEP, "Intel", "Cannon Lake U Premium", enable_flash_pch300}, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 2011 | {0x8086, 0xa141, B_S, NT, "Intel", "Sunrise Point Desktop Sample", enable_flash_pch100}, |
| 2012 | {0x8086, 0xa142, B_S, NT, "Intel", "Sunrise Point Unknown Sample", enable_flash_pch100}, |
| 2013 | {0x8086, 0xa143, B_S, NT, "Intel", "H110", enable_flash_pch100}, |
| 2014 | {0x8086, 0xa144, B_S, NT, "Intel", "H170", enable_flash_pch100}, |
| 2015 | {0x8086, 0xa145, B_S, NT, "Intel", "Z170", enable_flash_pch100}, |
| 2016 | {0x8086, 0xa146, B_S, NT, "Intel", "Q170", enable_flash_pch100}, |
| 2017 | {0x8086, 0xa147, B_S, NT, "Intel", "Q150", enable_flash_pch100}, |
| 2018 | {0x8086, 0xa148, B_S, NT, "Intel", "B150", enable_flash_pch100}, |
| 2019 | {0x8086, 0xa149, B_S, NT, "Intel", "C236", enable_flash_pch100}, |
| 2020 | {0x8086, 0xa14a, B_S, NT, "Intel", "C232", enable_flash_pch100}, |
| 2021 | {0x8086, 0xa14b, B_S, NT, "Intel", "Sunrise Point Server Sample", enable_flash_pch100}, |
| 2022 | {0x8086, 0xa14d, B_S, NT, "Intel", "QM170", enable_flash_pch100}, |
| 2023 | {0x8086, 0xa14e, B_S, NT, "Intel", "HM170", enable_flash_pch100}, |
Nico Huber | ea0c093 | 2019-07-04 17:34:16 +0200 | [diff] [blame] | 2024 | {0x8086, 0xa150, B_S, DEP, "Intel", "CM236", enable_flash_pch100}, |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 2025 | {0x8086, 0xa151, B_S, NT, "Intel", "QMS180", enable_flash_pch100}, |
| 2026 | {0x8086, 0xa152, B_S, NT, "Intel", "HM175", enable_flash_pch100}, |
| 2027 | {0x8086, 0xa153, B_S, NT, "Intel", "QM175", enable_flash_pch100}, |
| 2028 | {0x8086, 0xa154, B_S, NT, "Intel", "CM238", enable_flash_pch100}, |
| 2029 | {0x8086, 0xa155, B_S, NT, "Intel", "QMU185", enable_flash_pch100}, |
| 2030 | {0x8086, 0xa1c1, B_S, NT, "Intel", "C621 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2031 | {0x8086, 0xa1c2, B_S, NT, "Intel", "C622 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2032 | {0x8086, 0xa1c3, B_S, NT, "Intel", "C624 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2033 | {0x8086, 0xa1c4, B_S, NT, "Intel", "C625 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2034 | {0x8086, 0xa1c5, B_S, NT, "Intel", "C626 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2035 | {0x8086, 0xa1c6, B_S, NT, "Intel", "C627 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2036 | {0x8086, 0xa1c7, B_S, NT, "Intel", "C628 Series Chipset (QS/PRQ)", enable_flash_c620}, |
| 2037 | {0x8086, 0xa242, B_S, NT, "Intel", "C624 Series Chipset Supersku", enable_flash_c620}, |
| 2038 | {0x8086, 0xa243, B_S, NT, "Intel", "C627 Series Chipset Supersku", enable_flash_c620}, |
| 2039 | {0x8086, 0xa244, B_S, NT, "Intel", "C621 Series Chipset Supersku", enable_flash_c620}, |
| 2040 | {0x8086, 0xa245, B_S, NT, "Intel", "C627 Series Chipset Supersku", enable_flash_c620}, |
| 2041 | {0x8086, 0xa246, B_S, NT, "Intel", "C628 Series Chipset Supersku", enable_flash_c620}, |
| 2042 | {0x8086, 0xa247, B_S, NT, "Intel", "C620 Series Chipset Supersku", enable_flash_c620}, |
| 2043 | {0x8086, 0xa2c4, B_S, NT, "Intel", "H270", enable_flash_pch100}, |
| 2044 | {0x8086, 0xa2c5, B_S, NT, "Intel", "Z270", enable_flash_pch100}, |
| 2045 | {0x8086, 0xa2c6, B_S, NT, "Intel", "Q270", enable_flash_pch100}, |
| 2046 | {0x8086, 0xa2c7, B_S, NT, "Intel", "Q250", enable_flash_pch100}, |
| 2047 | {0x8086, 0xa2c8, B_S, NT, "Intel", "B250", enable_flash_pch100}, |
| 2048 | {0x8086, 0xa2c9, B_S, NT, "Intel", "Z370", enable_flash_pch100}, |
| 2049 | {0x8086, 0xa2d2, B_S, NT, "Intel", "X299", enable_flash_pch100}, |
Nico Huber | d2d3993 | 2019-01-18 16:49:37 +0100 | [diff] [blame] | 2050 | {0x8086, 0x5ae8, B_S, DEP, "Intel", "Apollo Lake", enable_flash_apl}, |
Nico Huber | 2a5dfaf | 2019-07-04 16:01:51 +0200 | [diff] [blame] | 2051 | {0x8086, 0xa303, B_S, NT, "Intel", "H310", enable_flash_pch300}, |
| 2052 | {0x8086, 0xa304, B_S, NT, "Intel", "H370", enable_flash_pch300}, |
| 2053 | {0x8086, 0xa305, B_S, NT, "Intel", "Z390", enable_flash_pch300}, |
| 2054 | {0x8086, 0xa306, B_S, NT, "Intel", "Q370", enable_flash_pch300}, |
| 2055 | {0x8086, 0xa308, B_S, NT, "Intel", "B360", enable_flash_pch300}, |
| 2056 | {0x8086, 0xa309, B_S, NT, "Intel", "C246", enable_flash_pch300}, |
| 2057 | {0x8086, 0xa30a, B_S, NT, "Intel", "C242", enable_flash_pch300}, |
| 2058 | {0x8086, 0xa30c, B_S, NT, "Intel", "QM370", enable_flash_pch300}, |
| 2059 | {0x8086, 0xa30d, B_S, NT, "Intel", "HM370", enable_flash_pch300}, |
Nico Huber | ea0c093 | 2019-07-04 17:34:16 +0200 | [diff] [blame] | 2060 | {0x8086, 0xa30e, B_S, DEP, "Intel", "CM246", enable_flash_pch300}, |
Johanna Schander | b5433b7 | 2019-12-29 15:16:14 +0100 | [diff] [blame] | 2061 | {0x8086, 0x3482, B_S, DEP, "Intel", "Ice Lake U Premium", enable_flash_pch300}, |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 2062 | #endif |
Carl-Daniel Hailfinger | 1c6d2ff | 2012-08-27 00:44:42 +0000 | [diff] [blame] | 2063 | {0}, |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 2064 | }; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 2065 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2066 | int chipset_flash_enable(void) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 2067 | { |
Peter Huewe | 73f8ec8 | 2011-01-24 19:15:51 +0000 | [diff] [blame] | 2068 | struct pci_dev *dev = NULL; |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 2069 | int ret = -2; /* Nothing! */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2070 | int i; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 2071 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 2072 | /* Now let's try to find the chipset we have... */ |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 2073 | for (i = 0; chipset_enables[i].vendor_name != NULL; i++) { |
| 2074 | dev = pci_dev_find(chipset_enables[i].vendor_id, |
| 2075 | chipset_enables[i].device_id); |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 2076 | if (!dev) |
| 2077 | continue; |
| 2078 | if (ret != -2) { |
Stefan Tauner | c6fa32d | 2013-01-04 22:54:07 +0000 | [diff] [blame] | 2079 | msg_pwarn("Warning: unexpected second chipset match: " |
Paul Menzel | ab6328f | 2010-10-08 11:03:02 +0000 | [diff] [blame] | 2080 | "\"%s %s\"\n" |
| 2081 | "ignoring, please report lspci and board URL " |
| 2082 | "to flashrom@flashrom.org\n" |
Stefan Reinauer | bf282b1 | 2011-03-29 21:41:41 +0000 | [diff] [blame] | 2083 | "with \'CHIPSET: your board name\' in the " |
Paul Menzel | ab6328f | 2010-10-08 11:03:02 +0000 | [diff] [blame] | 2084 | "subject line.\n", |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 2085 | chipset_enables[i].vendor_name, |
| 2086 | chipset_enables[i].device_name); |
| 2087 | continue; |
| 2088 | } |
Stefan Tauner | ec8c248 | 2011-07-21 19:59:34 +0000 | [diff] [blame] | 2089 | msg_pinfo("Found chipset \"%s %s\"", |
| 2090 | chipset_enables[i].vendor_name, |
| 2091 | chipset_enables[i].device_name); |
Stefan Tauner | 716e098 | 2011-07-25 20:38:52 +0000 | [diff] [blame] | 2092 | msg_pdbg(" with PCI ID %04x:%04x", |
Carl-Daniel Hailfinger | f469c27 | 2010-05-22 07:31:50 +0000 | [diff] [blame] | 2093 | chipset_enables[i].vendor_id, |
| 2094 | chipset_enables[i].device_id); |
Stefan Tauner | 5c316f9 | 2015-02-08 21:57:52 +0000 | [diff] [blame] | 2095 | msg_pinfo(".\n"); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2096 | |
Stefan Tauner | 23e10b8 | 2016-01-23 16:16:49 +0000 | [diff] [blame] | 2097 | if (chipset_enables[i].status == BAD) { |
| 2098 | msg_perr("ERROR: This chipset is not supported yet.\n"); |
| 2099 | return ERROR_FATAL; |
| 2100 | } |
Stefan Tauner | ec8c248 | 2011-07-21 19:59:34 +0000 | [diff] [blame] | 2101 | if (chipset_enables[i].status == NT) { |
Stefan Tauner | 5c316f9 | 2015-02-08 21:57:52 +0000 | [diff] [blame] | 2102 | msg_pinfo("This chipset is marked as untested. If " |
Stefan Tauner | ec8c248 | 2011-07-21 19:59:34 +0000 | [diff] [blame] | 2103 | "you are using an up-to-date version\nof " |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 2104 | "flashrom *and* were (not) able to " |
| 2105 | "successfully update your firmware with it,\n" |
| 2106 | "then please email a report to " |
| 2107 | "flashrom@flashrom.org including a verbose " |
| 2108 | "(-V) log.\nThank you!\n"); |
Stefan Tauner | ec8c248 | 2011-07-21 19:59:34 +0000 | [diff] [blame] | 2109 | } |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 2110 | if (!(chipset_enables[i].buses & (internal_buses_supported | BUS_SPI))) { |
| 2111 | msg_pdbg("Skipping chipset enable: No supported buses enabled.\n"); |
| 2112 | continue; |
| 2113 | } |
Stefan Tauner | ec8c248 | 2011-07-21 19:59:34 +0000 | [diff] [blame] | 2114 | msg_pinfo("Enabling flash write... "); |
Stefan Tauner | 23e10b8 | 2016-01-23 16:16:49 +0000 | [diff] [blame] | 2115 | ret = chipset_enables[i].doit(dev, chipset_enables[i].device_name); |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 2116 | if (ret == NOT_DONE_YET) { |
| 2117 | ret = -2; |
| 2118 | msg_pinfo("OK - searching further chips.\n"); |
| 2119 | } else if (ret < 0) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 2120 | msg_pinfo("FAILED!\n"); |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 2121 | else if (ret == 0) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 2122 | msg_pinfo("OK.\n"); |
Uwe Hermann | 91f4afa | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 2123 | else if (ret == ERROR_NONFATAL) |
Michael Karcher | a4448d9 | 2010-07-22 18:04:15 +0000 | [diff] [blame] | 2124 | msg_pinfo("PROBLEMS, continuing anyway\n"); |
Tadas Slotkus | ad47034 | 2011-09-03 17:15:00 +0000 | [diff] [blame] | 2125 | if (ret == ERROR_FATAL) { |
| 2126 | msg_perr("FATAL ERROR!\n"); |
| 2127 | return ret; |
| 2128 | } |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2129 | } |
Michael Karcher | 89bed6d | 2010-06-13 10:16:12 +0000 | [diff] [blame] | 2130 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2131 | return ret; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 2132 | } |