blob: 65b2ea96922d65d94f703ed347da5291477b7a1b [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Ollie Lho184a4042005-11-26 21:55:36 +00009 *
Uwe Hermannd1107642007-08-29 17:52:32 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24/*
25 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000026 */
27
Lane Brooksd54958a2007-11-13 16:45:22 +000028#define _LARGEFILE64_SOURCE
29
Ollie Lhocbbf1252004-03-17 22:22:08 +000030#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000031#include <string.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000032#include <unistd.h>
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +000033#include <inttypes.h>
34#include <errno.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000035#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000036#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000037#include "hwaccess.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000038
Michael Karcher89bed6d2010-06-13 10:16:12 +000039#define NOT_DONE_YET 1
40
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +000041#if defined(__i386__) || defined(__x86_64__)
42
Uwe Hermann372eeb52007-12-04 21:49:06 +000043static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000044{
45 uint8_t tmp;
46
Uwe Hermann372eeb52007-12-04 21:49:06 +000047 /*
48 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
49 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
50 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000051 tmp = pci_read_byte(dev, 0x47);
52 tmp |= 0x46;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000053 rpci_write_byte(dev, 0x47, tmp);
Luc Verhaegen6b141752007-05-20 16:16:13 +000054
55 return 0;
56}
57
Rudolf Marek23907d82012-02-07 21:29:48 +000058static int enable_flash_rdc_r8610(struct pci_dev *dev, const char *name)
59{
60 uint8_t tmp;
61
62 /* enable ROMCS for writes */
63 tmp = pci_read_byte(dev, 0x43);
64 tmp |= 0x80;
65 pci_write_byte(dev, 0x43, tmp);
66
67 /* read the bootstrapping register */
68 tmp = pci_read_byte(dev, 0x40) & 0x3;
69 switch (tmp) {
70 case 3:
71 internal_buses_supported = BUS_FWH;
72 break;
73 case 2:
74 internal_buses_supported = BUS_LPC;
75 break;
76 default:
77 internal_buses_supported = BUS_PARALLEL;
78 break;
79 }
80
81 return 0;
82}
83
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000084static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
85{
86 uint8_t tmp;
87
88 tmp = pci_read_byte(dev, 0xd0);
89 tmp |= 0xf8;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000090 rpci_write_byte(dev, 0xd0, tmp);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000091
92 return 0;
93}
94
95static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
96{
97 uint8_t new, newer;
98
99 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
100 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
101 new = pci_read_byte(dev, 0x40);
102 new &= (~0x04); /* No idea why we clear bit 2. */
103 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000104 rpci_write_byte(dev, 0x40, new);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000105 newer = pci_read_byte(dev, 0x40);
106 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000107 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
108 "(WARNING ONLY).\n", 0x40, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000109 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000110 return -1;
111 }
112 return 0;
113}
114
115static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
116{
117 struct pci_dev *sbdev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000118
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000119 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
120 if (!sbdev)
121 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
122 if (!sbdev)
123 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
124 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000125 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000126 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000127 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000128 sbdev->vendor_id, sbdev->device_id,
129 sbdev->bus, sbdev->dev, sbdev->func);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000130 return sbdev;
131}
132
133static int enable_flash_sis501(struct pci_dev *dev, const char *name)
134{
135 uint8_t tmp;
136 int ret = 0;
137 struct pci_dev *sbdev;
138
139 sbdev = find_southbridge(dev->vendor_id, name);
140 if (!sbdev)
141 return -1;
142
143 ret = enable_flash_sis_mapping(sbdev, name);
144
145 tmp = sio_read(0x22, 0x80);
146 tmp &= (~0x20);
147 tmp |= 0x4;
148 sio_write(0x22, 0x80, tmp);
149
150 tmp = sio_read(0x22, 0x70);
151 tmp &= (~0x20);
152 tmp |= 0x4;
153 sio_write(0x22, 0x70, tmp);
154
155 return ret;
156}
157
158static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
159{
160 uint8_t tmp;
161 int ret = 0;
162 struct pci_dev *sbdev;
163
164 sbdev = find_southbridge(dev->vendor_id, name);
165 if (!sbdev)
166 return -1;
167
168 ret = enable_flash_sis_mapping(sbdev, name);
169
170 tmp = sio_read(0x22, 0x50);
171 tmp &= (~0x20);
172 tmp |= 0x4;
173 sio_write(0x22, 0x50, tmp);
174
175 return ret;
176}
177
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000178static int enable_flash_sis530(struct pci_dev *dev, const char *name)
179{
180 uint8_t new, newer;
181 int ret = 0;
182 struct pci_dev *sbdev;
183
184 sbdev = find_southbridge(dev->vendor_id, name);
185 if (!sbdev)
186 return -1;
187
188 ret = enable_flash_sis_mapping(sbdev, name);
189
190 new = pci_read_byte(sbdev, 0x45);
191 new &= (~0x20);
192 new |= 0x4;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000193 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000194 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000195 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000196 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
197 "(WARNING ONLY).\n", 0x45, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000198 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000199 ret = -1;
200 }
201
202 return ret;
203}
204
205static int enable_flash_sis540(struct pci_dev *dev, const char *name)
206{
207 uint8_t new, newer;
208 int ret = 0;
209 struct pci_dev *sbdev;
210
211 sbdev = find_southbridge(dev->vendor_id, name);
212 if (!sbdev)
213 return -1;
214
215 ret = enable_flash_sis_mapping(sbdev, name);
216
217 new = pci_read_byte(sbdev, 0x45);
218 new &= (~0x80);
219 new |= 0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000220 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000221 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000222 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000223 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
224 "(WARNING ONLY).\n", 0x45, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000225 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000226 ret = -1;
227 }
228
229 return ret;
230}
231
Uwe Hermann987942d2006-11-07 11:16:21 +0000232/* Datasheet:
233 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
234 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
235 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
236 * - Order Number: 290562-001
237 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000238static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000239{
240 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000241 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000242
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000243 internal_buses_supported = BUS_PARALLEL;
Maciej Pijankaa661e152009-12-08 17:26:24 +0000244
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000245 old = pci_read_word(dev, xbcs);
246
247 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000248 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000249 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000250 * Set bit 7: Extended BIOS Enable (PCI master accesses to
251 * FFF80000-FFFDFFFF are forwarded to ISA).
252 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
253 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
254 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
255 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
256 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
257 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
258 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000259 if (dev->device_id == 0x122e || dev->device_id == 0x7000
260 || dev->device_id == 0x1234)
261 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000262 else
263 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000264
265 if (new == old)
266 return 0;
267
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000268 rpci_write_word(dev, xbcs, new);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000269
270 if (pci_read_word(dev, xbcs) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000271 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
272 "(WARNING ONLY).\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000273 return -1;
274 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000275
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000276 return 0;
277}
278
Uwe Hermann372eeb52007-12-04 21:49:06 +0000279/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000280 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
281 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000282 */
283static int enable_flash_ich(struct pci_dev *dev, const char *name,
284 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000285{
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000286 uint8_t old, new, wanted;
Stefan Reinauereb366472006-09-06 15:48:48 +0000287
Uwe Hermann372eeb52007-12-04 21:49:06 +0000288 /*
289 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000290 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000291 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000292 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000293
Sean Nelson316a29f2010-05-07 20:09:04 +0000294 msg_pdbg("\nBIOS Lock Enable: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000295 (old & (1 << 1)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000296 msg_pdbg("BIOS Write Enable: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000297 (old & (1 << 0)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000298 msg_pdbg("BIOS_CNTL is 0x%x\n", old);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000299
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000300 /*
301 * Quote from the 6 Series datasheet (Document Number: 324645-004):
302 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
303 * 1 = BIOS region SMM protection is enabled.
304 * The BIOS Region is not writable unless all processors are in SMM."
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000305 * In earlier chipsets this bit is reserved.
306 */
307 if (old & (1 << 5))
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000308 msg_pinfo("WARNING: BIOS region SMM protection is enabled!\n");
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000309
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000310 wanted = old | 1;
311 if (wanted == old)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000312 return 0;
313
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000314 rpci_write_byte(dev, bios_cntl, wanted);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000315
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000316 if ((new = pci_read_byte(dev, bios_cntl)) != wanted) {
317 msg_pinfo("WARNING: Setting 0x%x from 0x%x to 0x%x on %s "
318 "failed. New value is 0x%x.\n",
319 bios_cntl, old, wanted, name, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000320 return -1;
321 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000322
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000323 return 0;
324}
325
Uwe Hermann372eeb52007-12-04 21:49:06 +0000326static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000327{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000328 /*
329 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
330 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
331 * FB_DEC_EN2.
332 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000333 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000334 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000335}
336
Uwe Hermann372eeb52007-12-04 21:49:06 +0000337static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000338{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000339 uint32_t fwh_conf;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000340 int i, tmp;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000341 char *idsel = NULL;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000342 int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000343 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000344
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000345 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000346 if (idsel && strlen(idsel)) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000347 uint64_t fwh_idsel_old, fwh_idsel;
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000348 errno = 0;
349 /* Base 16, nothing else makes sense. */
350 fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16);
351 if (errno) {
352 msg_perr("Error: fwh_idsel= specified, but value could "
353 "not be converted.\n");
354 goto idsel_garbage_out;
355 }
356 if (fwh_idsel & 0xffff000000000000ULL) {
357 msg_perr("Error: fwh_idsel= specified, but value had "
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000358 "unused bits set.\n");
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000359 goto idsel_garbage_out;
360 }
361 fwh_idsel_old = pci_read_long(dev, 0xd0);
362 fwh_idsel_old <<= 16;
363 fwh_idsel_old |= pci_read_word(dev, 0xd4);
364 msg_pdbg("\nSetting IDSEL from 0x%012" PRIx64 " to "
365 "0x%012" PRIx64 " for top 16 MB.", fwh_idsel_old,
366 fwh_idsel);
367 rpci_write_long(dev, 0xd0, (fwh_idsel >> 16) & 0xffffffff);
368 rpci_write_word(dev, 0xd4, fwh_idsel & 0xffff);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000369 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000370 } else if (idsel) {
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000371 msg_perr("Error: fwh_idsel= specified, but no value given.\n");
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000372idsel_garbage_out:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000373 free(idsel);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000374 return ERROR_FATAL;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000375 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000376 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000377
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000378 /* Ignore all legacy ranges below 1 MB.
379 * We currently only support flashing the chip which responds to
380 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
381 * have to be adjusted.
382 */
383 /* FWH_SEL1 */
384 fwh_conf = pci_read_long(dev, 0xd0);
385 for (i = 7; i >= 0; i--) {
386 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000387 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000388 (0x1ff8 + i) * 0x80000,
389 (0x1ff0 + i) * 0x80000,
390 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000391 if ((tmp == 0) && contiguous) {
392 max_decode_fwh_idsel = (8 - i) * 0x80000;
393 } else {
394 contiguous = 0;
395 }
396 }
397 /* FWH_SEL2 */
398 fwh_conf = pci_read_word(dev, 0xd4);
399 for (i = 3; i >= 0; i--) {
400 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000401 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000402 (0xff4 + i) * 0x100000,
403 (0xff0 + i) * 0x100000,
404 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000405 if ((tmp == 0) && contiguous) {
406 max_decode_fwh_idsel = (8 - i) * 0x100000;
407 } else {
408 contiguous = 0;
409 }
410 }
411 contiguous = 1;
412 /* FWH_DEC_EN1 */
413 fwh_conf = pci_read_word(dev, 0xd8);
414 for (i = 7; i >= 0; i--) {
415 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000416 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000417 (0x1ff8 + i) * 0x80000,
418 (0x1ff0 + i) * 0x80000,
419 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000420 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000421 max_decode_fwh_decode = (8 - i) * 0x80000;
422 } else {
423 contiguous = 0;
424 }
425 }
426 for (i = 3; i >= 0; i--) {
427 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000428 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000429 (0xff4 + i) * 0x100000,
430 (0xff0 + i) * 0x100000,
431 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000432 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000433 max_decode_fwh_decode = (8 - i) * 0x100000;
434 } else {
435 contiguous = 0;
436 }
437 }
438 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000439 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000440
441 /* If we're called by enable_flash_ich_dc_spi, it will override
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000442 * internal_buses_supported anyway.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000443 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000444 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000445 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000446}
447
Adam Jurkowskie4984102009-12-21 15:30:46 +0000448static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
449{
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000450 uint16_t old, new;
451 int err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000452
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000453 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
454 return err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000455
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000456 old = pci_read_byte(dev, 0xd9);
457 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
458 (old & 1) ? "en" : "dis");
459 new = old & ~1;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000460
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000461 if (new != old)
462 rpci_write_byte(dev, 0xd9, new);
Adam Jurkowskie4984102009-12-21 15:30:46 +0000463
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000464 internal_buses_supported = BUS_FWH;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000465 return 0;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000466}
467
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000468static int enable_flash_tunnelcreek(struct pci_dev *dev, const char *name)
469{
470 uint16_t old, new;
471 uint32_t tmp, bnt;
472 void *rcrb;
473 int ret;
474
475 /* Enable Flash Writes */
476 ret = enable_flash_ich(dev, name, 0xd8);
477 if (ret == ERROR_FATAL)
478 return ret;
479
480 /* Make sure BIOS prefetch mechanism is disabled */
481 old = pci_read_byte(dev, 0xd9);
482 msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis");
483 new = old & ~1;
484 if (new != old)
485 rpci_write_byte(dev, 0xd9, new);
486
487 /* Get physical address of Root Complex Register Block */
488 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
489 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
490
491 /* Map RCBA to virtual memory */
492 rcrb = physmap("ICH RCRB", tmp, 0x4000);
493
494 /* Test Boot BIOS Strap Status */
495 bnt = mmio_readl(rcrb + 0x3410);
496 if (bnt & 0x02) {
497 /* If strapped to LPC, no SPI initialization is required */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000498 internal_buses_supported = BUS_FWH;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000499 return 0;
500 }
501
502 /* This adds BUS_SPI */
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000503 if (ich_init_spi(dev, tmp, rcrb, 7) != 0) {
504 if (!ret)
505 ret = ERROR_NONFATAL;
506 }
507
508 return ret;
509}
510
Uwe Hermann394131e2008-10-18 21:14:13 +0000511static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
512{
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000513 /* Do we really need no write enable? */
Michael Karchera4448d92010-07-22 18:04:15 +0000514 return via_init_spi(dev);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000515}
516
Uwe Hermann394131e2008-10-18 21:14:13 +0000517static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000518 enum ich_chipset ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000519{
Stefan Tauner50e7c602011-11-08 10:55:54 +0000520 int ret, ret_spi;
Michael Karchera4448d92010-07-22 18:04:15 +0000521 uint8_t bbs, buc;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000522 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000523 void *rcrb;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000524 const char *const *straps_names;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000525
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000526 static const char *const straps_names_EP80579[] = { "SPI", "reserved", "reserved", "LPC" };
527 static const char *const straps_names_ich7_nm10[] = { "reserved", "SPI", "PCI", "LPC" };
528 static const char *const straps_names_ich8910[] = { "SPI", "SPI", "PCI", "LPC" };
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000529 static const char *const straps_names_pch567[] = { "LPC", "reserved", "PCI", "SPI" };
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000530 static const char *const straps_names_unknown[] = { "unknown", "unknown", "unknown", "unknown" };
531
532 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000533 case CHIPSET_ICH7:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000534 /* EP80579 may need further changes, but this is the least
535 * intrusive way to get correct BOOT Strap printing without
536 * changing the rest of its code path). */
537 if (strcmp(name, "EP80579") == 0)
538 straps_names = straps_names_EP80579;
539 else
540 straps_names = straps_names_ich7_nm10;
541 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000542 case CHIPSET_ICH8:
543 case CHIPSET_ICH9:
544 case CHIPSET_ICH10:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000545 straps_names = straps_names_ich8910;
546 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000547 case CHIPSET_5_SERIES_IBEX_PEAK:
548 case CHIPSET_6_SERIES_COUGAR_POINT:
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000549 case CHIPSET_7_SERIES_PANTHER_POINT:
550 straps_names = straps_names_pch567;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000551 break;
552 default:
553 msg_gerr("%s: unknown ICH generation. Please report!\n",
554 __func__);
555 straps_names = straps_names_unknown;
556 break;
557 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000558
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000559 /* Enable Flash Writes */
560 ret = enable_flash_ich_dc(dev, name);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000561 if (ret == ERROR_FATAL)
562 return ret;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000563
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000564 /* Get physical address of Root Complex Register Block */
565 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Paul Menzel018d4822011-10-21 12:33:07 +0000566 msg_pdbg("Root Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000567
568 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000569 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000570
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000571 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000572 msg_pdbg("GCS = 0x%x: ", gcs);
573 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000574 (gcs & 0x1) ? "en" : "dis");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000575 bbs = (gcs >> 10) & 0x3;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000576 msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000577
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000578 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000579 msg_pdbg("Top Swap : %s\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000580 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000581
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000582 /* It seems the ICH7 does not support SPI and LPC chips at the same
583 * time. At least not with our current code. So we prevent searching
584 * on ICH7 when the southbridge is strapped to LPC
585 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000586 internal_buses_supported = BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000587 if (ich_generation == CHIPSET_ICH7) {
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000588 if (bbs == 0x03) {
589 /* If strapped to LPC, no further SPI initialization is
590 * required. */
Michael Karchera4448d92010-07-22 18:04:15 +0000591 return ret;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000592 } else {
Michael Karchera4448d92010-07-22 18:04:15 +0000593 /* Disable LPC/FWH if strapped to PCI or SPI */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000594 internal_buses_supported = BUS_NONE;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000595 }
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000596 }
597
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000598 /* This adds BUS_SPI */
Stefan Tauner50e7c602011-11-08 10:55:54 +0000599 ret_spi = ich_init_spi(dev, tmp, rcrb, ich_generation);
600 if (ret_spi == ERROR_FATAL)
601 return ret_spi;
602
603 if (ret || ret_spi)
604 ret = ERROR_NONFATAL;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000605
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000606 return ret;
607}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000608
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000609static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000610{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000611 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000612}
613
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000614static int enable_flash_ich8(struct pci_dev *dev, const char *name)
615{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000616 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000617}
618
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000619static int enable_flash_ich9(struct pci_dev *dev, const char *name)
620{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000621 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000622}
623
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000624static int enable_flash_ich10(struct pci_dev *dev, const char *name)
625{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000626 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH10);
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000627}
628
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000629/* Ibex Peak aka. 5 series & 3400 series */
630static int enable_flash_pch5(struct pci_dev *dev, const char *name)
631{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000632 return enable_flash_ich_dc_spi(dev, name, CHIPSET_5_SERIES_IBEX_PEAK);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000633}
634
635/* Cougar Point aka. 6 series & c200 series */
636static int enable_flash_pch6(struct pci_dev *dev, const char *name)
637{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000638 return enable_flash_ich_dc_spi(dev, name, CHIPSET_6_SERIES_COUGAR_POINT);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000639}
640
Stefan Tauner2abab942012-04-27 20:41:23 +0000641/* Panther Point aka. 7 series */
642static int enable_flash_pch7(struct pci_dev *dev, const char *name)
643{
644 return enable_flash_ich_dc_spi(dev, name, CHIPSET_7_SERIES_PANTHER_POINT);
645}
646
647/* Lynx Point aka. 8 series */
648static int enable_flash_pch8(struct pci_dev *dev, const char *name)
649{
650 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT);
651}
652
Michael Karcher89bed6d2010-06-13 10:16:12 +0000653static int via_no_byte_merge(struct pci_dev *dev, const char *name)
654{
655 uint8_t val;
656
657 val = pci_read_byte(dev, 0x71);
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000658 if (val & 0x40) {
Michael Karcher89bed6d2010-06-13 10:16:12 +0000659 msg_pdbg("Disabling byte merging\n");
660 val &= ~0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000661 rpci_write_byte(dev, 0x71, val);
Michael Karcher89bed6d2010-06-13 10:16:12 +0000662 }
663 return NOT_DONE_YET; /* need to find south bridge, too */
664}
665
Uwe Hermann372eeb52007-12-04 21:49:06 +0000666static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000667{
Ollie Lho184a4042005-11-26 21:55:36 +0000668 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000669
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000670 /* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000671 rpci_write_byte(dev, 0x41, 0x7f);
Bari Ari9477c4e2008-04-29 13:46:38 +0000672
Uwe Hermannffec5f32007-08-23 16:08:21 +0000673 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000674 val = pci_read_byte(dev, 0x40);
675 val |= 0x10;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000676 rpci_write_byte(dev, 0x40, val);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000677
678 if (pci_read_byte(dev, 0x40) != val) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000679 msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000680 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000681 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000682 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000683
Luc Verhaegen73d21192009-12-23 00:54:26 +0000684 if (dev->device_id == 0x3227) { /* VT8237R */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000685 /* All memory cycles, not just ROM ones, go to LPC. */
686 val = pci_read_byte(dev, 0x59);
687 val &= ~0x80;
688 rpci_write_byte(dev, 0x59, val);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000689 }
690
Uwe Hermanna7e05482007-05-09 10:17:44 +0000691 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000692}
693
Uwe Hermann372eeb52007-12-04 21:49:06 +0000694static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000695{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000696 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000697
Uwe Hermann394131e2008-10-18 21:14:13 +0000698#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
699#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000700#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
701#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000702
Uwe Hermann394131e2008-10-18 21:14:13 +0000703#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
704#define ROM_WRITE_ENABLE (1 << 1)
705#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
706#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000707#define CS5530_ISA_MASTER (1 << 7)
708#define CS5530_ENABLE_SA2320 (1 << 2)
709#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000710
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000711 internal_buses_supported = BUS_PARALLEL;
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000712 /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
713 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000714 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
715 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000716 * Make the configured ROM areas writable.
717 */
718 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
719 reg8 |= LOWER_ROM_ADDRESS_RANGE;
720 reg8 |= UPPER_ROM_ADDRESS_RANGE;
721 reg8 |= ROM_WRITE_ENABLE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000722 rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000723
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000724 /* Set positive decode on ROM. */
725 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
726 reg8 |= BIOS_ROM_POSITIVE_DECODE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000727 rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000728
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000729 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
730 if (reg8 & CS5530_ISA_MASTER) {
731 /* We have A0-A23 available. */
732 max_rom_decode.parallel = 16 * 1024 * 1024;
733 } else {
734 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
735 if (reg8 & CS5530_ENABLE_SA2320) {
736 /* We have A0-19, A20-A23 available. */
737 max_rom_decode.parallel = 16 * 1024 * 1024;
738 } else if (reg8 & CS5530_ENABLE_SA20) {
739 /* We have A0-19, A20 available. */
740 max_rom_decode.parallel = 2 * 1024 * 1024;
741 } else {
742 /* A20 and above are not active. */
743 max_rom_decode.parallel = 1024 * 1024;
744 }
745 }
746
Ollie Lhocbbf1252004-03-17 22:22:08 +0000747 return 0;
748}
749
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000750/*
Mart Raudseppe1344da2008-02-08 10:10:57 +0000751 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000752 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000753 *
754 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
755 * To enable write to NOR Boot flash for the benefit of systems that have such
756 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000757 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000758static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000759{
Uwe Hermann394131e2008-10-18 21:14:13 +0000760#define MSR_RCONF_DEFAULT 0x1808
761#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000762
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000763 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000764
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000765 /* Geode only has a single core */
766 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000767 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000768
769 msr = rdmsr(MSR_RCONF_DEFAULT);
770 if ((msr.hi >> 24) != 0x22) {
771 msr.hi &= 0xfbffffff;
772 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000773 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000774
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000775 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000776 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000777 msr.lo |= 0x08;
778 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000779
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000780 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000781
Uwe Hermann394131e2008-10-18 21:14:13 +0000782#undef MSR_RCONF_DEFAULT
783#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000784 return 0;
785}
786
Uwe Hermann372eeb52007-12-04 21:49:06 +0000787static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000788{
Ollie Lho184a4042005-11-26 21:55:36 +0000789 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000790
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000791 rpci_write_byte(dev, 0x52, 0xee);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000792
793 new = pci_read_byte(dev, 0x52);
794
795 if (new != 0xee) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000796 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
797 "(WARNING ONLY).\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000798 return -1;
799 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000800
Ollie Lhocbbf1252004-03-17 22:22:08 +0000801 return 0;
802}
803
Uwe Hermann190f8492008-10-25 18:03:50 +0000804/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000805static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000806{
Ollie Lho184a4042005-11-26 21:55:36 +0000807 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000808
Uwe Hermann372eeb52007-12-04 21:49:06 +0000809 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000810 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000811 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000812 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000813 rpci_write_byte(dev, 0x43, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000814 if (pci_read_byte(dev, 0x43) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000815 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
816 "(WARNING ONLY).\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000817 }
818 }
819
Uwe Hermann190f8492008-10-25 18:03:50 +0000820 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000821 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000822 new = old | 0x01;
823 if (new == old)
824 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000825 rpci_write_byte(dev, 0x40, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000826
827 if (pci_read_byte(dev, 0x40) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000828 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
829 "(WARNING ONLY).\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000830 return -1;
831 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000832
Ollie Lhocbbf1252004-03-17 22:22:08 +0000833 return 0;
834}
835
Marc Jones3af487d2008-10-15 17:50:29 +0000836static int enable_flash_sb600(struct pci_dev *dev, const char *name)
837{
Michael Karcherb05b9e12010-07-22 18:04:19 +0000838 uint32_t prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000839 uint8_t reg;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000840 int ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000841
Jason Wanga3f04be2008-11-28 21:36:51 +0000842 /* Clear ROM protect 0-3. */
843 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000844 prot = pci_read_long(dev, reg);
845 /* No protection flags for this region?*/
846 if ((prot & 0x3) == 0)
847 continue;
Mathias Krause9fbdc032011-01-01 10:54:09 +0000848 msg_pinfo("SB600 %s%sprotected from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000849 (prot & 0x1) ? "write " : "",
850 (prot & 0x2) ? "read " : "",
851 (prot & 0xfffff800),
852 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000853 prot &= 0xfffffffc;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000854 rpci_write_byte(dev, reg, prot);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000855 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000856 if (prot & 0x3)
Mathias Krause9fbdc032011-01-01 10:54:09 +0000857 msg_perr("SB600 %s%sunprotect failed from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000858 (prot & 0x1) ? "write " : "",
859 (prot & 0x2) ? "read " : "",
860 (prot & 0xfffff800),
861 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Jason Wanga3f04be2008-11-28 21:36:51 +0000862 }
863
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000864 internal_buses_supported = BUS_LPC | BUS_FWH;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000865
866 ret = sb600_probe_spi(dev);
Jason Wanga3f04be2008-11-28 21:36:51 +0000867
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000868 /* Read ROM strap override register. */
869 OUTB(0x8f, 0xcd6);
870 reg = INB(0xcd7);
871 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +0000872 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000873 if (reg & 0x02) {
874 switch ((reg & 0x0c) >> 2) {
875 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +0000876 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000877 break;
878 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +0000879 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000880 break;
881 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +0000882 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000883 break;
884 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +0000885 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000886 break;
887 }
888 }
Sean Nelson316a29f2010-05-07 20:09:04 +0000889 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000890
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000891 /* Force enable SPI ROM in SB600 PM register.
892 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +0000893 * But how can we know which ROM we are going to handle? So we have
894 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000895 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
896 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +0000897 */
898 /*
Jason Wanga3f04be2008-11-28 21:36:51 +0000899 OUTB(0x8f, 0xcd6);
900 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +0000901 */
Marc Jones3af487d2008-10-15 17:50:29 +0000902
Michael Karcherb05b9e12010-07-22 18:04:19 +0000903 return ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000904}
905
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000906static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
907{
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000908 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000909
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000910 rpci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000911
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000912 tmp = pci_read_byte(dev, 0x6d);
913 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000914 rpci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000915
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000916 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000917}
918
Uwe Hermann372eeb52007-12-04 21:49:06 +0000919static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000920{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000921 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000922
Jonathan Kollasch9ce498e2011-08-06 12:45:21 +0000923 pci_write_byte(dev, 0x92, 0x00);
924 if (pci_read_byte(dev, 0x92) != 0x00) {
925 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
926 "(WARNING ONLY).\n", 0x92, 0x00, name);
927 }
928
Uwe Hermanna7e05482007-05-09 10:17:44 +0000929 old = pci_read_byte(dev, 0x88);
930 new = old | 0xc0;
931 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000932 rpci_write_byte(dev, 0x88, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000933 if (pci_read_byte(dev, 0x88) != new) {
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000934 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
935 "(WARNING ONLY).\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000936 }
937 }
Yinghai Lu952dfce2005-07-06 17:13:46 +0000938
Uwe Hermanna7e05482007-05-09 10:17:44 +0000939 old = pci_read_byte(dev, 0x6d);
940 new = old | 0x01;
941 if (new == old)
942 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000943 rpci_write_byte(dev, 0x6d, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000944
945 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000946 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
947 "(WARNING ONLY).\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000948 return -1;
949 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000950
Uwe Hermanna7e05482007-05-09 10:17:44 +0000951 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000952}
953
Joshua Roys85835d82010-09-15 14:47:56 +0000954static int enable_flash_osb4(struct pci_dev *dev, const char *name)
955{
956 uint8_t tmp;
957
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000958 internal_buses_supported = BUS_PARALLEL;
Joshua Roys85835d82010-09-15 14:47:56 +0000959
960 tmp = INB(0xc06);
961 tmp |= 0x1;
962 OUTB(tmp, 0xc06);
963
964 tmp = INB(0xc6f);
965 tmp |= 0x40;
966 OUTB(tmp, 0xc6f);
967
968 return 0;
969}
970
Uwe Hermann372eeb52007-12-04 21:49:06 +0000971/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
972static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000973{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000974 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000975 struct pci_dev *smbusdev;
976
Uwe Hermann372eeb52007-12-04 21:49:06 +0000977 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +0000978 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000979
Uwe Hermanna7e05482007-05-09 10:17:44 +0000980 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000981 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000982 return ERROR_FATAL;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000983 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000984
Uwe Hermann372eeb52007-12-04 21:49:06 +0000985 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000986 tmp = pci_read_byte(smbusdev, 0x79);
987 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000988 rpci_write_byte(smbusdev, 0x79, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000989
Uwe Hermann372eeb52007-12-04 21:49:06 +0000990 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000991 tmp = pci_read_byte(dev, 0x48);
992 tmp |= 0x21;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000993 rpci_write_byte(dev, 0x48, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000994
Uwe Hermann372eeb52007-12-04 21:49:06 +0000995 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000996 tmp = INB(0xc6f);
997 OUTB(tmp, 0xeb);
998 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000999 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001000 OUTB(tmp, 0xc6f);
1001 OUTB(tmp, 0xeb);
1002 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001003
1004 return 0;
1005}
1006
Uwe Hermann372eeb52007-12-04 21:49:06 +00001007static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001008{
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001009 uint8_t old, new, val;
1010 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001011
Uwe Hermann372eeb52007-12-04 21:49:06 +00001012 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001013 val = pci_read_byte(dev, 0x88);
1014 val |= 0xff; /* 256K */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001015 rpci_write_byte(dev, 0x88, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001016 val = pci_read_byte(dev, 0x8c);
1017 val |= 0xff; /* 1M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001018 rpci_write_byte(dev, 0x8c, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001019 wordval = pci_read_word(dev, 0x90);
1020 wordval |= 0x7fff; /* 16M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001021 rpci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001022
Uwe Hermanna7e05482007-05-09 10:17:44 +00001023 old = pci_read_byte(dev, 0x6d);
1024 new = old | 0x01;
1025 if (new == old)
1026 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001027 rpci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001028
Uwe Hermanna7e05482007-05-09 10:17:44 +00001029 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +00001030 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
1031 "(WARNING ONLY).\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001032 return -1;
1033 }
Yinghai Luca782972007-01-22 20:21:17 +00001034
1035 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001036}
1037
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001038/*
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001039 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
1040 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1041 * code provided in enable_flash_mcp6x_7x_common.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001042 */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001043static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001044{
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001045 int ret = 0, want_spi = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001046 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001047
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001048 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1049
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001050 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001051 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001052 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001053 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001054
Michael Karchercfa674f2010-02-25 11:38:23 +00001055 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001056 case 0x0:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001057 ret = enable_flash_mcp55(dev, name);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001058 internal_buses_supported = BUS_LPC;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001059 msg_pdbg("Flash bus type is LPC\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001060 break;
1061 case 0x2:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001062 want_spi = 1;
1063 /* SPI is added in mcp6x_spi_init if it works.
1064 * Do we really want to disable LPC in this case?
1065 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001066 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001067 msg_pdbg("Flash bus type is SPI\n");
Stefan Tauner25b5a592011-07-13 20:48:54 +00001068 msg_pinfo("SPI on this chipset is WIP. Please report any "
1069 "success or failure by mailing us the verbose "
1070 "output to flashrom@flashrom.org, thanks!\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001071 break;
1072 default:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001073 /* Should not happen. */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001074 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001075 msg_pdbg("Flash bus type is unknown (none)\n");
1076 msg_pinfo("Something went wrong with bus type detection.\n");
1077 goto out_msg;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001078 break;
1079 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001080
1081 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001082#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001083 val |= (1 << 6);
1084 val &= ~(1 << 5);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001085 rpci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001086#endif
1087
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001088 if (mcp6x_spi_init(want_spi))
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001089 ret = 1;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001090
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001091out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001092 msg_pinfo("Please send the output of \"flashrom -V\" to "
Paul Menzelab6328f2010-10-08 11:03:02 +00001093 "flashrom@flashrom.org with\n"
1094 "your board name: flashrom -V as the subject to help us "
1095 "finish support for your\n"
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001096 "chipset. Thanks.\n");
1097
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001098 return ret;
1099}
1100
Uwe Hermann372eeb52007-12-04 21:49:06 +00001101static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001102{
Michael Karchercfa674f2010-02-25 11:38:23 +00001103 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001104
Uwe Hermanne823ee02007-06-05 15:02:18 +00001105 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001106 val = pci_read_byte(dev, 0x41);
1107 val |= 0x0e;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001108 rpci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001109
Michael Karchercfa674f2010-02-25 11:38:23 +00001110 val = pci_read_byte(dev, 0x43);
1111 val |= (1 << 4);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001112 rpci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001113
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001114 return 0;
1115}
1116
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001117/*
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001118 * Usually on the x86 architectures (and on other PC-like platforms like some
1119 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1120 * Elan SC520 only a small piece of the system flash is mapped there, but the
1121 * complete flash is mapped somewhere below 1G. The position can be determined
1122 * by the BOOTCS PAR register.
1123 */
1124static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1125{
1126 int i, bootcs_found = 0;
1127 uint32_t parx = 0;
1128 void *mmcr;
1129
1130 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001131 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001132
1133 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1134 * BOOTCS region (PARx[31:29] = 100b)e
1135 */
1136 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001137 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001138 if ((parx >> 29) == 4) {
1139 bootcs_found = 1;
1140 break; /* BOOTCS found */
1141 }
1142 }
1143
1144 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1145 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1146 */
1147 if (bootcs_found) {
1148 if (parx & (1 << 25)) {
1149 parx &= (1 << 14) - 1; /* Mask [13:0] */
1150 flashbase = parx << 16;
1151 } else {
1152 parx &= (1 << 18) - 1; /* Mask [17:0] */
1153 flashbase = parx << 12;
1154 }
1155 } else {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001156 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. "
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001157 "Assuming flash at 4G.\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001158 }
1159
1160 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001161 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001162 return 0;
1163}
1164
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001165#endif
1166
Idwer Vollering326a0602011-06-18 18:45:41 +00001167/* Please keep this list numerically sorted by vendor/device ID. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001168const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001169#if defined(__i386__) || defined(__x86_64__)
Idwer Vollering326a0602011-06-18 18:45:41 +00001170 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001171 {0x1002, 0x438d, OK, "AMD", "SB600", enable_flash_sb600},
Paul Menzelac427b22012-02-16 21:07:07 +00001172 {0x1002, 0x439d, OK, "AMD", "SB7x0/SB8x0/SB9x0", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001173 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
Idwer Vollering326a0602011-06-18 18:45:41 +00001174 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
1175 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
1176 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1177 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1178 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
Wang Qing Pei6e9e2ee2011-08-26 21:11:41 +00001179 {0x1022, 0x780e, OK, "AMD", "Hudson", enable_flash_sb600},
Idwer Vollering326a0602011-06-18 18:45:41 +00001180 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1181 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
Paul Menzel018d4822011-10-21 12:33:07 +00001182 {0x1039, 0x0530, OK, "SiS", "530", enable_flash_sis530},
Idwer Vollering326a0602011-06-18 18:45:41 +00001183 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1184 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1185 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1186 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1187 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1188 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001189 {0x1039, 0x0646, OK, "SiS", "645DX", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001190 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1191 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001192 {0x1039, 0x0651, OK, "SiS", "651", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001193 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1194 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
Paul Menzelac427b22012-02-16 21:07:07 +00001195 {0x1039, 0x0730, OK, "SiS", "730", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001196 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1197 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1198 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1199 {0x1039, 0x0741, OK, "SiS", "741", enable_flash_sis540},
1200 {0x1039, 0x0745, OK, "SiS", "745", enable_flash_sis540},
1201 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1202 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
Stefan Tauner2abab942012-04-27 20:41:23 +00001203 {0x1039, 0x0755, OK, "SiS", "755", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001204 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1205 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1206 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1207 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
1208 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1209 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1210 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001211 {0x10b9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
Stefan Taunerd06d9412011-06-12 19:47:55 +00001212 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001213 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1214 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Stefan Taunerd06d9412011-06-12 19:47:55 +00001215 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
1216 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001217 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001218 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001219 {0x10de, 0x0260, OK, "NVIDIA", "MCP51", enable_flash_ck804},
Uwe Hermannb0039912009-05-07 13:24:49 +00001220 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1221 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1222 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1223 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001224 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1225 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1226 * Until we have PCI device class matching or some fallback mechanism,
1227 * this is needed to get flashrom working on Tyan S2915 and maybe other
1228 * dual-MCP55 boards.
1229 */
1230#if 0
1231 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1232#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001233 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1234 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1235 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1236 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1237 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1238 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Paul Menzelac427b22012-02-16 21:07:07 +00001239 {0x10de, 0x03e0, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001240 {0x10de, 0x03e1, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001241 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1242 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1243 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1244 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1245 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1246 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1247 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
1248 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzel018d4822011-10-21 12:33:07 +00001249 {0x10de, 0x075d, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzelac427b22012-02-16 21:07:07 +00001250 {0x10de, 0x07d7, OK, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1251 {0x10de, 0x0aac, OK, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001252 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1253 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1254 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001255 /* VIA northbridges */
1256 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1257 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1258 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001259 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
Paul Menzelac427b22012-02-16 21:07:07 +00001260 {0x1106, 0x0691, OK, "VIA", "VT82C69x", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001261 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1262 /* VIA southbridges */
Idwer Vollering326a0602011-06-18 18:45:41 +00001263 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1264 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Paul Menzelac427b22012-02-16 21:07:07 +00001265 {0x1106, 0x0686, OK, "VIA", "VT82C686A/B", enable_flash_amd8111},
Paul Menzel018d4822011-10-21 12:33:07 +00001266 {0x1106, 0x3074, OK, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001267 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001268 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1269 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1270 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1271 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Idwer Vollering326a0602011-06-18 18:45:41 +00001272 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
1273 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001274 {0x1106, 0x8353, OK, "VIA", "VX800/VX820", enable_flash_vt8237s_spi},
1275 {0x1106, 0x8409, OK, "VIA", "VX855/VX875", enable_flash_vt823x},
Idwer Vollering326a0602011-06-18 18:45:41 +00001276 {0x1166, 0x0200, OK, "Broadcom", "OSB4", enable_flash_osb4},
1277 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Rudolf Marek23907d82012-02-07 21:29:48 +00001278 {0x17f3, 0x6030, OK, "RDC", "R8610/R3210", enable_flash_rdc_r8610},
Idwer Vollering326a0602011-06-18 18:45:41 +00001279 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
1280 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
Paul Menzel018d4822011-10-21 12:33:07 +00001281 {0x8086, 0x1c44, OK, "Intel", "Z68", enable_flash_pch6},
1282 {0x8086, 0x1c46, OK, "Intel", "P67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001283 {0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
1284 {0x8086, 0x1c49, NT, "Intel", "HM65", enable_flash_pch6},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001285 {0x8086, 0x1c4a, OK, "Intel", "H67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001286 {0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
1287 {0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
1288 {0x8086, 0x1c4d, NT, "Intel", "QS67", enable_flash_pch6},
1289 {0x8086, 0x1c4e, NT, "Intel", "Q67", enable_flash_pch6},
1290 {0x8086, 0x1c4f, NT, "Intel", "QM67", enable_flash_pch6},
1291 {0x8086, 0x1c50, NT, "Intel", "B65", enable_flash_pch6},
1292 {0x8086, 0x1c52, NT, "Intel", "C202", enable_flash_pch6},
1293 {0x8086, 0x1c54, NT, "Intel", "C204", enable_flash_pch6},
1294 {0x8086, 0x1c56, NT, "Intel", "C206", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001295 {0x8086, 0x1c5c, OK, "Intel", "H61", enable_flash_pch6},
Paul Menzelac427b22012-02-16 21:07:07 +00001296 {0x8086, 0x1d40, OK, "Intel", "X79", enable_flash_pch6},
1297 {0x8086, 0x1d41, NT, "Intel", "X79", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001298 {0x8086, 0x1e44, NT, "Intel", "Z77", enable_flash_pch7},
1299 {0x8086, 0x1e46, NT, "Intel", "Z75", enable_flash_pch7},
1300 {0x8086, 0x1e49, NT, "Intel", "B75", enable_flash_pch7},
1301 {0x8086, 0x1e4a, NT, "Intel", "H77", enable_flash_pch7},
Helge Wagnera0fce5f2012-07-24 16:33:55 +00001302 {0x8086, 0x1e55, OK, "Intel", "QM77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001303 {0x8086, 0x1e57, NT, "Intel", "HM77", enable_flash_pch7},
1304 {0x8086, 0x1e58, NT, "Intel", "UM77", enable_flash_pch7},
1305 {0x8086, 0x1e59, NT, "Intel", "HM76", enable_flash_pch7},
1306 {0x8086, 0x1e5d, NT, "Intel", "HM75", enable_flash_pch7},
1307 {0x8086, 0x1e5e, NT, "Intel", "HM70", enable_flash_pch7},
1308 {0x8086, 0x2310, NT, "Intel", "DH89xxCC", enable_flash_pch7},
Idwer Vollering326a0602011-06-18 18:45:41 +00001309 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
1310 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
1311 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1312 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001313 {0x8086, 0x2450, NT, "Intel", "C-ICH", enable_flash_ich_4e},
Idwer Vollering326a0602011-06-18 18:45:41 +00001314 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
1315 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
1316 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1317 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1318 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
1319 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1320 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1321 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001322 {0x8086, 0x2642, NT, "Intel", "ICH6W/ICH6RW", enable_flash_ich_dc},
Idwer Vollering326a0602011-06-18 18:45:41 +00001323 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1324 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1325 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1326 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1327 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
1328 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
1329 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
1330 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1331 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1332 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
1333 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
1334 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
1335 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1336 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
1337 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
1338 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1339 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
1340 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001341 {0x8086, 0x3a10, NT, "Intel", "ICH10R Engineering Sample", enable_flash_ich10},
Idwer Vollering326a0602011-06-18 18:45:41 +00001342 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1343 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
1344 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1345 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001346 {0x8086, 0x3a1e, NT, "Intel", "ICH10 Engineering Sample", enable_flash_ich10},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001347 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_pch5},
1348 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_pch5},
1349 {0x8086, 0x3b02, NT, "Intel", "P55", enable_flash_pch5},
1350 {0x8086, 0x3b03, NT, "Intel", "PM55", enable_flash_pch5},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001351 {0x8086, 0x3b06, OK, "Intel", "H55", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001352 {0x8086, 0x3b07, OK, "Intel", "QM57", enable_flash_pch5},
1353 {0x8086, 0x3b08, NT, "Intel", "H57", enable_flash_pch5},
1354 {0x8086, 0x3b09, NT, "Intel", "HM55", enable_flash_pch5},
1355 {0x8086, 0x3b0a, NT, "Intel", "Q57", enable_flash_pch5},
1356 {0x8086, 0x3b0b, NT, "Intel", "HM57", enable_flash_pch5},
1357 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_pch5},
1358 {0x8086, 0x3b0e, NT, "Intel", "B55", enable_flash_pch5},
1359 {0x8086, 0x3b0f, OK, "Intel", "QS57", enable_flash_pch5},
1360 {0x8086, 0x3b12, NT, "Intel", "3400", enable_flash_pch5},
1361 {0x8086, 0x3b14, NT, "Intel", "3420", enable_flash_pch5},
1362 {0x8086, 0x3b16, NT, "Intel", "3450", enable_flash_pch5},
1363 {0x8086, 0x3b1e, NT, "Intel", "B55", enable_flash_pch5},
Idwer Vollering326a0602011-06-18 18:45:41 +00001364 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
1365 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1366 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1367 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001368 {0x8086, 0x8119, OK, "Intel", "SCH Poulsbo", enable_flash_poulsbo},
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +00001369 {0x8086, 0x8186, OK, "Intel", "Atom E6xx(T)/Tunnel Creek", enable_flash_tunnelcreek},
Stefan Tauner2abab942012-04-27 20:41:23 +00001370 {0x8086, 0x8c40, NT, "Intel", "Lynx Point", enable_flash_pch8},
1371 {0x8086, 0x8c41, NT, "Intel", "Lynx Point", enable_flash_pch8},
1372 {0x8086, 0x8c42, NT, "Intel", "Lynx Point", enable_flash_pch8},
1373 {0x8086, 0x8c43, NT, "Intel", "Lynx Point", enable_flash_pch8},
1374 {0x8086, 0x8c44, NT, "Intel", "Lynx Point", enable_flash_pch8},
1375 {0x8086, 0x8c45, NT, "Intel", "Lynx Point", enable_flash_pch8},
1376 {0x8086, 0x8c46, NT, "Intel", "Lynx Point", enable_flash_pch8},
1377 {0x8086, 0x8c47, NT, "Intel", "Lynx Point", enable_flash_pch8},
1378 {0x8086, 0x8c48, NT, "Intel", "Lynx Point", enable_flash_pch8},
1379 {0x8086, 0x8c49, NT, "Intel", "Lynx Point", enable_flash_pch8},
1380 {0x8086, 0x8c4a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1381 {0x8086, 0x8c4b, NT, "Intel", "Lynx Point", enable_flash_pch8},
1382 {0x8086, 0x8c4c, NT, "Intel", "Lynx Point", enable_flash_pch8},
1383 {0x8086, 0x8c4d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1384 {0x8086, 0x8c4e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1385 {0x8086, 0x8c4f, NT, "Intel", "Lynx Point", enable_flash_pch8},
1386 {0x8086, 0x8c50, NT, "Intel", "Lynx Point", enable_flash_pch8},
1387 {0x8086, 0x8c51, NT, "Intel", "Lynx Point", enable_flash_pch8},
1388 {0x8086, 0x8c52, NT, "Intel", "Lynx Point", enable_flash_pch8},
1389 {0x8086, 0x8c53, NT, "Intel", "Lynx Point", enable_flash_pch8},
1390 {0x8086, 0x8c54, NT, "Intel", "Lynx Point", enable_flash_pch8},
1391 {0x8086, 0x8c55, NT, "Intel", "Lynx Point", enable_flash_pch8},
1392 {0x8086, 0x8c56, NT, "Intel", "Lynx Point", enable_flash_pch8},
1393 {0x8086, 0x8c57, NT, "Intel", "Lynx Point", enable_flash_pch8},
1394 {0x8086, 0x8c58, NT, "Intel", "Lynx Point", enable_flash_pch8},
1395 {0x8086, 0x8c59, NT, "Intel", "Lynx Point", enable_flash_pch8},
1396 {0x8086, 0x8c5a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1397 {0x8086, 0x8c5b, NT, "Intel", "Lynx Point", enable_flash_pch8},
1398 {0x8086, 0x8c5c, NT, "Intel", "Lynx Point", enable_flash_pch8},
1399 {0x8086, 0x8c5d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1400 {0x8086, 0x8c5e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1401 {0x8086, 0x8c5f, NT, "Intel", "Lynx Point", enable_flash_pch8},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001402#endif
Uwe Hermann05fab752009-05-16 23:42:17 +00001403 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001404};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001405
Uwe Hermanna7e05482007-05-09 10:17:44 +00001406int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001407{
Peter Huewe73f8ec82011-01-24 19:15:51 +00001408 struct pci_dev *dev = NULL;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001409 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001410 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001411
Uwe Hermann372eeb52007-12-04 21:49:06 +00001412 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001413 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1414 dev = pci_dev_find(chipset_enables[i].vendor_id,
1415 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001416 if (!dev)
1417 continue;
1418 if (ret != -2) {
1419 msg_pinfo("WARNING: unexpected second chipset match: "
Paul Menzelab6328f2010-10-08 11:03:02 +00001420 "\"%s %s\"\n"
1421 "ignoring, please report lspci and board URL "
1422 "to flashrom@flashrom.org\n"
Stefan Reinauerbf282b12011-03-29 21:41:41 +00001423 "with \'CHIPSET: your board name\' in the "
Paul Menzelab6328f2010-10-08 11:03:02 +00001424 "subject line.\n",
Michael Karcher89bed6d2010-06-13 10:16:12 +00001425 chipset_enables[i].vendor_name,
1426 chipset_enables[i].device_name);
1427 continue;
1428 }
Stefan Taunerec8c2482011-07-21 19:59:34 +00001429 msg_pinfo("Found chipset \"%s %s\"",
1430 chipset_enables[i].vendor_name,
1431 chipset_enables[i].device_name);
Stefan Tauner716e0982011-07-25 20:38:52 +00001432 msg_pdbg(" with PCI ID %04x:%04x",
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001433 chipset_enables[i].vendor_id,
1434 chipset_enables[i].device_id);
Stefan Taunerec8c2482011-07-21 19:59:34 +00001435 msg_pinfo(". ");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001436
Stefan Taunerec8c2482011-07-21 19:59:34 +00001437 if (chipset_enables[i].status == NT) {
1438 msg_pinfo("\nThis chipset is marked as untested. If "
1439 "you are using an up-to-date version\nof "
Stefan Tauner2abab942012-04-27 20:41:23 +00001440 "flashrom *and* were (not) able to "
1441 "successfully update your firmware with it,\n"
1442 "then please email a report to "
1443 "flashrom@flashrom.org including a verbose "
1444 "(-V) log.\nThank you!\n");
Stefan Taunerec8c2482011-07-21 19:59:34 +00001445 }
1446 msg_pinfo("Enabling flash write... ");
Uwe Hermann05fab752009-05-16 23:42:17 +00001447 ret = chipset_enables[i].doit(dev,
1448 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001449 if (ret == NOT_DONE_YET) {
1450 ret = -2;
1451 msg_pinfo("OK - searching further chips.\n");
1452 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001453 msg_pinfo("FAILED!\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001454 else if (ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001455 msg_pinfo("OK.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001456 else if (ret == ERROR_NONFATAL)
Michael Karchera4448d92010-07-22 18:04:15 +00001457 msg_pinfo("PROBLEMS, continuing anyway\n");
Tadas Slotkusad470342011-09-03 17:15:00 +00001458 if (ret == ERROR_FATAL) {
1459 msg_perr("FATAL ERROR!\n");
1460 return ret;
1461 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001462 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001463
Uwe Hermanna7e05482007-05-09 10:17:44 +00001464 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001465}