blob: c85db7337b2447a79707d7e6552df6c423a3b4dd [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Helge Wagnerdd73d832012-08-24 23:03:46 +00009 * Copyright (C) 2011, 2012 Stefan Tauner
Ollie Lho184a4042005-11-26 21:55:36 +000010 *
Uwe Hermannd1107642007-08-29 17:52:32 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000014 *
Uwe Hermannd1107642007-08-29 17:52:32 +000015 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
23 */
24
25/*
26 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000027 */
28
Lane Brooksd54958a2007-11-13 16:45:22 +000029#define _LARGEFILE64_SOURCE
30
Ollie Lhocbbf1252004-03-17 22:22:08 +000031#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000032#include <string.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000033#include <unistd.h>
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +000034#include <inttypes.h>
35#include <errno.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000036#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000037#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000038#include "hwaccess.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000039
Michael Karcher89bed6d2010-06-13 10:16:12 +000040#define NOT_DONE_YET 1
41
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +000042#if defined(__i386__) || defined(__x86_64__)
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000045{
46 uint8_t tmp;
47
Uwe Hermann372eeb52007-12-04 21:49:06 +000048 /*
49 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
50 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
51 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000052 tmp = pci_read_byte(dev, 0x47);
53 tmp |= 0x46;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000054 rpci_write_byte(dev, 0x47, tmp);
Luc Verhaegen6b141752007-05-20 16:16:13 +000055
56 return 0;
57}
58
Rudolf Marek23907d82012-02-07 21:29:48 +000059static int enable_flash_rdc_r8610(struct pci_dev *dev, const char *name)
60{
61 uint8_t tmp;
62
63 /* enable ROMCS for writes */
64 tmp = pci_read_byte(dev, 0x43);
65 tmp |= 0x80;
66 pci_write_byte(dev, 0x43, tmp);
67
68 /* read the bootstrapping register */
69 tmp = pci_read_byte(dev, 0x40) & 0x3;
70 switch (tmp) {
71 case 3:
72 internal_buses_supported = BUS_FWH;
73 break;
74 case 2:
75 internal_buses_supported = BUS_LPC;
76 break;
77 default:
78 internal_buses_supported = BUS_PARALLEL;
79 break;
80 }
81
82 return 0;
83}
84
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000085static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
86{
87 uint8_t tmp;
88
89 tmp = pci_read_byte(dev, 0xd0);
90 tmp |= 0xf8;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000091 rpci_write_byte(dev, 0xd0, tmp);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000092
93 return 0;
94}
95
96static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
97{
Stefan Taunere34e3e82013-01-01 00:06:51 +000098 #define SIS_MAPREG 0x40
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000099 uint8_t new, newer;
100
101 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
102 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000103 new = pci_read_byte(dev, SIS_MAPREG);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000104 new &= (~0x04); /* No idea why we clear bit 2. */
105 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000106 rpci_write_byte(dev, SIS_MAPREG, new);
107 newer = pci_read_byte(dev, SIS_MAPREG);
108 if (newer != new) { /* FIXME: share this with other code? */
109 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
110 SIS_MAPREG, new, name);
111 msg_pinfo("Stuck at 0x%02x.\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000112 return -1;
113 }
114 return 0;
115}
116
117static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
118{
119 struct pci_dev *sbdev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000120
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000121 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
122 if (!sbdev)
123 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
124 if (!sbdev)
125 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
126 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000127 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000128 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000129 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000130 sbdev->vendor_id, sbdev->device_id,
131 sbdev->bus, sbdev->dev, sbdev->func);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000132 return sbdev;
133}
134
135static int enable_flash_sis501(struct pci_dev *dev, const char *name)
136{
137 uint8_t tmp;
138 int ret = 0;
139 struct pci_dev *sbdev;
140
141 sbdev = find_southbridge(dev->vendor_id, name);
142 if (!sbdev)
143 return -1;
144
145 ret = enable_flash_sis_mapping(sbdev, name);
146
147 tmp = sio_read(0x22, 0x80);
148 tmp &= (~0x20);
149 tmp |= 0x4;
150 sio_write(0x22, 0x80, tmp);
151
152 tmp = sio_read(0x22, 0x70);
153 tmp &= (~0x20);
154 tmp |= 0x4;
155 sio_write(0x22, 0x70, tmp);
156
157 return ret;
158}
159
160static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
161{
162 uint8_t tmp;
163 int ret = 0;
164 struct pci_dev *sbdev;
165
166 sbdev = find_southbridge(dev->vendor_id, name);
167 if (!sbdev)
168 return -1;
169
170 ret = enable_flash_sis_mapping(sbdev, name);
171
172 tmp = sio_read(0x22, 0x50);
173 tmp &= (~0x20);
174 tmp |= 0x4;
175 sio_write(0x22, 0x50, tmp);
176
177 return ret;
178}
179
Stefan Taunere34e3e82013-01-01 00:06:51 +0000180static int enable_flash_sis5x0(struct pci_dev *dev, const char *name, uint8_t dis_mask, uint8_t en_mask)
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000181{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000182 #define SIS_REG 0x45
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000183 uint8_t new, newer;
184 int ret = 0;
185 struct pci_dev *sbdev;
186
187 sbdev = find_southbridge(dev->vendor_id, name);
188 if (!sbdev)
189 return -1;
190
191 ret = enable_flash_sis_mapping(sbdev, name);
192
Stefan Taunere34e3e82013-01-01 00:06:51 +0000193 new = pci_read_byte(sbdev, SIS_REG);
194 new &= (~dis_mask);
195 new |= en_mask;
196 rpci_write_byte(sbdev, SIS_REG, new);
197 newer = pci_read_byte(sbdev, SIS_REG);
198 if (newer != new) { /* FIXME: share this with other code? */
199 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SIS_REG, new, name);
200 msg_pinfo("Stuck at 0x%02x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000201 ret = -1;
202 }
203
204 return ret;
205}
206
Stefan Taunere34e3e82013-01-01 00:06:51 +0000207static int enable_flash_sis530(struct pci_dev *dev, const char *name)
208{
209 return enable_flash_sis5x0(dev, name, 0x20, 0x04);
210}
211
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000212static int enable_flash_sis540(struct pci_dev *dev, const char *name)
213{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000214 return enable_flash_sis5x0(dev, name, 0x80, 0x40);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000215}
216
Uwe Hermann987942d2006-11-07 11:16:21 +0000217/* Datasheet:
218 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
219 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
220 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
221 * - Order Number: 290562-001
222 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000223static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000224{
225 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000226 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000227
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000228 internal_buses_supported = BUS_PARALLEL;
Maciej Pijankaa661e152009-12-08 17:26:24 +0000229
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000230 old = pci_read_word(dev, xbcs);
231
232 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000233 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000234 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000235 * Set bit 7: Extended BIOS Enable (PCI master accesses to
236 * FFF80000-FFFDFFFF are forwarded to ISA).
237 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
238 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
239 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
240 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
241 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
242 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
243 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000244 if (dev->device_id == 0x122e || dev->device_id == 0x7000
245 || dev->device_id == 0x1234)
246 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000247 else
248 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000249
250 if (new == old)
251 return 0;
252
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000253 rpci_write_word(dev, xbcs, new);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000254
Stefan Taunere34e3e82013-01-01 00:06:51 +0000255 if (pci_read_word(dev, xbcs) != new) { /* FIXME: share this with other code? */
256 msg_pinfo("Setting register 0x%04x to 0x%04x on %s failed (WARNING ONLY).\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000257 return -1;
258 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000259
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000260 return 0;
261}
262
Uwe Hermann372eeb52007-12-04 21:49:06 +0000263/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000264 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
265 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000266 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000267static int enable_flash_ich(struct pci_dev *dev, const char *name, uint8_t bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000268{
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000269 uint8_t old, new, wanted;
Stefan Reinauereb366472006-09-06 15:48:48 +0000270
Uwe Hermann372eeb52007-12-04 21:49:06 +0000271 /*
Stefan Reinauer62218c32012-08-26 02:35:13 +0000272 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, in Tunnel Creek it is even 32b, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000273 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000274 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000275 wanted = old = pci_read_byte(dev, bios_cntl);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000276
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000277 /*
278 * Quote from the 6 Series datasheet (Document Number: 324645-004):
279 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
280 * 1 = BIOS region SMM protection is enabled.
281 * The BIOS Region is not writable unless all processors are in SMM."
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000282 * In earlier chipsets this bit is reserved.
Stefan Reinauer62218c32012-08-26 02:35:13 +0000283 *
284 * Try to unset it in any case.
285 * It won't hurt and makes sense in some cases according to Stefan Reinauer.
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000286 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000287 wanted &= ~(1 << 5);
288
289 /* Set BIOS Write Enable */
290 wanted |= (1 << 0);
291
292 /* Only write the register if it's necessary */
293 if (wanted != old) {
294 rpci_write_byte(dev, bios_cntl, wanted);
295 new = pci_read_byte(dev, bios_cntl);
296 } else
297 new = old;
298
299 msg_pdbg("\nBIOS_CNTL = 0x%02x: ", new);
300 msg_pdbg("BIOS Lock Enable: %sabled, ", (new & (1 << 1)) ? "en" : "dis");
301 msg_pdbg("BIOS Write Enable: %sabled\n", (new & (1 << 0)) ? "en" : "dis");
302 if (new & (1 << 5))
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000303 msg_pwarn("Warning: BIOS region SMM protection is enabled!\n");
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000304
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000305
Stefan Reinauer62218c32012-08-26 02:35:13 +0000306 if (new != wanted)
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000307 msg_pwarn("Warning: Setting Bios Control at 0x%x from 0x%02x to 0x%02x on %s failed.\n"
Stefan Reinauer62218c32012-08-26 02:35:13 +0000308 "New value is 0x%02x.\n", bios_cntl, old, wanted, name, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000309
Stefan Reinauer62218c32012-08-26 02:35:13 +0000310 /* Return an error if we could not set the write enable */
311 if (!(new & (1 << 0)))
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000312 return -1;
Uwe Hermannffec5f32007-08-23 16:08:21 +0000313
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000314 return 0;
315}
316
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000317static int enable_flash_ich0(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000318{
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000319 internal_buses_supported = BUS_FWH;
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000320 /* FIXME: Make this use enable_flash_ich_4e() too and add IDSEL support. Unlike later chipsets,
321 * ICH and ICH-0 do only support mapping of the top-most 4MB and therefore do only feature
322 * FWH_DEC_EN (E3h, different default too) and FWH_SEL (E8h). */
Stefan Reinauereb366472006-09-06 15:48:48 +0000323 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000324}
325
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000326static int enable_flash_ich_fwh_decode(struct pci_dev *dev, const char *name, enum ich_chipset ich_generation)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000327{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000328 uint32_t fwh_conf;
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000329 uint8_t fwh_sel1, fwh_sel2, fwh_dec_en_lo, fwh_dec_en_hi;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000330 int i, tmp;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000331 char *idsel = NULL;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000332 int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000333 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000334
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000335 if (ich_generation >= CHIPSET_ICH6) {
336 fwh_sel1 = 0xd0;
337 fwh_sel2 = 0xd4;
338 fwh_dec_en_lo = 0xd8;
339 fwh_dec_en_hi = 0xd9;
340 } else if (ich_generation >= CHIPSET_ICH2) {
341 fwh_sel1 = 0xe8;
342 fwh_sel2 = 0xee;
343 fwh_dec_en_lo = 0xf0;
344 fwh_dec_en_hi = 0xe3;
345 } else {
346 msg_perr("Error: FWH decode setting not implemented.\n");
347 return ERROR_FATAL;
348 }
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000349
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000350 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000351 if (idsel && strlen(idsel)) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000352 uint64_t fwh_idsel_old, fwh_idsel;
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000353 errno = 0;
354 /* Base 16, nothing else makes sense. */
355 fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16);
356 if (errno) {
357 msg_perr("Error: fwh_idsel= specified, but value could "
358 "not be converted.\n");
359 goto idsel_garbage_out;
360 }
361 if (fwh_idsel & 0xffff000000000000ULL) {
362 msg_perr("Error: fwh_idsel= specified, but value had "
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000363 "unused bits set.\n");
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000364 goto idsel_garbage_out;
365 }
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000366 fwh_idsel_old = pci_read_long(dev, fwh_sel1);
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000367 fwh_idsel_old <<= 16;
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000368 fwh_idsel_old |= pci_read_word(dev, fwh_sel2);
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000369 msg_pdbg("\nSetting IDSEL from 0x%012" PRIx64 " to "
370 "0x%012" PRIx64 " for top 16 MB.", fwh_idsel_old,
371 fwh_idsel);
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000372 rpci_write_long(dev, fwh_sel1, (fwh_idsel >> 16) & 0xffffffff);
373 rpci_write_word(dev, fwh_sel2, fwh_idsel & 0xffff);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000374 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000375 } else if (idsel) {
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000376 msg_perr("Error: fwh_idsel= specified, but no value given.\n");
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000377idsel_garbage_out:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000378 free(idsel);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000379 return ERROR_FATAL;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000380 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000381 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000382
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000383 /* Ignore all legacy ranges below 1 MB.
384 * We currently only support flashing the chip which responds to
385 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
386 * have to be adjusted.
387 */
388 /* FWH_SEL1 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000389 fwh_conf = pci_read_long(dev, fwh_sel1);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000390 for (i = 7; i >= 0; i--) {
391 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000392 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000393 (0x1ff8 + i) * 0x80000,
394 (0x1ff0 + i) * 0x80000,
395 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000396 if ((tmp == 0) && contiguous) {
397 max_decode_fwh_idsel = (8 - i) * 0x80000;
398 } else {
399 contiguous = 0;
400 }
401 }
402 /* FWH_SEL2 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000403 fwh_conf = pci_read_word(dev, fwh_sel2);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000404 for (i = 3; i >= 0; i--) {
405 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000406 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000407 (0xff4 + i) * 0x100000,
408 (0xff0 + i) * 0x100000,
409 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000410 if ((tmp == 0) && contiguous) {
411 max_decode_fwh_idsel = (8 - i) * 0x100000;
412 } else {
413 contiguous = 0;
414 }
415 }
416 contiguous = 1;
417 /* FWH_DEC_EN1 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000418 fwh_conf = pci_read_byte(dev, fwh_dec_en_hi);
419 fwh_conf <<= 8;
420 fwh_conf |= pci_read_byte(dev, fwh_dec_en_lo);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000421 for (i = 7; i >= 0; i--) {
422 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000423 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000424 (0x1ff8 + i) * 0x80000,
425 (0x1ff0 + i) * 0x80000,
426 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000427 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000428 max_decode_fwh_decode = (8 - i) * 0x80000;
429 } else {
430 contiguous = 0;
431 }
432 }
433 for (i = 3; i >= 0; i--) {
434 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000435 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000436 (0xff4 + i) * 0x100000,
437 (0xff0 + i) * 0x100000,
438 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000439 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000440 max_decode_fwh_decode = (8 - i) * 0x100000;
441 } else {
442 contiguous = 0;
443 }
444 }
445 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000446 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000447
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000448 return 0;
449}
450
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000451static int enable_flash_ich_4e(struct pci_dev *dev, const char *name, enum ich_chipset ich_generation)
452{
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000453 int err;
454
455 /* Configure FWH IDSEL decoder maps. */
456 if ((err = enable_flash_ich_fwh_decode(dev, name, ich_generation)) != 0)
457 return err;
458
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000459 internal_buses_supported = BUS_FWH;
460 return enable_flash_ich(dev, name, 0x4e);
461}
462
463static int enable_flash_ich2(struct pci_dev *dev, const char *name)
464{
465 return enable_flash_ich_4e(dev, name, CHIPSET_ICH2);
466}
467
468static int enable_flash_ich3(struct pci_dev *dev, const char *name)
469{
470 return enable_flash_ich_4e(dev, name, CHIPSET_ICH3);
471}
472
473static int enable_flash_ich4(struct pci_dev *dev, const char *name)
474{
475 return enable_flash_ich_4e(dev, name, CHIPSET_ICH4);
476}
477
478static int enable_flash_ich5(struct pci_dev *dev, const char *name)
479{
480 return enable_flash_ich_4e(dev, name, CHIPSET_ICH5);
481}
482
483static int enable_flash_ich_dc(struct pci_dev *dev, const char *name, enum ich_chipset ich_generation)
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000484{
485 int err;
486
487 /* Configure FWH IDSEL decoder maps. */
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000488 if ((err = enable_flash_ich_fwh_decode(dev, name, ich_generation)) != 0)
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000489 return err;
490
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000491 /* If we're called by enable_flash_ich_dc_spi, it will override
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000492 * internal_buses_supported anyway.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000493 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000494 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000495 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000496}
497
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000498static int enable_flash_ich6(struct pci_dev *dev, const char *name)
499{
500 return enable_flash_ich_dc(dev, name, CHIPSET_ICH6);
501}
502
Adam Jurkowskie4984102009-12-21 15:30:46 +0000503static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
504{
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000505 uint16_t old, new;
506 int err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000507
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000508 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
509 return err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000510
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000511 old = pci_read_byte(dev, 0xd9);
512 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
513 (old & 1) ? "en" : "dis");
514 new = old & ~1;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000515
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000516 if (new != old)
517 rpci_write_byte(dev, 0xd9, new);
Adam Jurkowskie4984102009-12-21 15:30:46 +0000518
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000519 internal_buses_supported = BUS_FWH;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000520 return 0;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000521}
522
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000523static int enable_flash_tunnelcreek(struct pci_dev *dev, const char *name)
524{
525 uint16_t old, new;
526 uint32_t tmp, bnt;
527 void *rcrb;
528 int ret;
529
530 /* Enable Flash Writes */
531 ret = enable_flash_ich(dev, name, 0xd8);
532 if (ret == ERROR_FATAL)
533 return ret;
534
535 /* Make sure BIOS prefetch mechanism is disabled */
536 old = pci_read_byte(dev, 0xd9);
537 msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis");
538 new = old & ~1;
539 if (new != old)
540 rpci_write_byte(dev, 0xd9, new);
541
542 /* Get physical address of Root Complex Register Block */
543 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
544 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
545
546 /* Map RCBA to virtual memory */
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000547 rcrb = rphysmap("ICH RCRB", tmp, 0x4000);
548 if (rcrb == ERROR_PTR)
Niklas Söderlund5d307202013-09-14 09:02:27 +0000549 return ERROR_FATAL;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000550
551 /* Test Boot BIOS Strap Status */
552 bnt = mmio_readl(rcrb + 0x3410);
553 if (bnt & 0x02) {
554 /* If strapped to LPC, no SPI initialization is required */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000555 internal_buses_supported = BUS_FWH;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000556 return 0;
557 }
558
559 /* This adds BUS_SPI */
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000560 if (ich_init_spi(dev, tmp, rcrb, 7) != 0) {
561 if (!ret)
562 ret = ERROR_NONFATAL;
563 }
564
565 return ret;
566}
567
Uwe Hermann394131e2008-10-18 21:14:13 +0000568static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000569 enum ich_chipset ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000570{
Stefan Tauner50e7c602011-11-08 10:55:54 +0000571 int ret, ret_spi;
Michael Karchera4448d92010-07-22 18:04:15 +0000572 uint8_t bbs, buc;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000573 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000574 void *rcrb;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000575 const char *const *straps_names;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000576
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000577 static const char *const straps_names_EP80579[] = { "SPI", "reserved", "reserved", "LPC" };
578 static const char *const straps_names_ich7_nm10[] = { "reserved", "SPI", "PCI", "LPC" };
579 static const char *const straps_names_ich8910[] = { "SPI", "SPI", "PCI", "LPC" };
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000580 static const char *const straps_names_pch567[] = { "LPC", "reserved", "PCI", "SPI" };
Duncan Laurie90eb2262013-03-15 03:12:29 +0000581 static const char *const straps_names_pch8[] = { "LPC", "reserved", "reserved", "SPI" };
582 static const char *const straps_names_pch8_lp[] = { "SPI", "LPC", "unknown", "unknown" };
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000583 static const char *const straps_names_unknown[] = { "unknown", "unknown", "unknown", "unknown" };
584
585 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000586 case CHIPSET_ICH7:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000587 /* EP80579 may need further changes, but this is the least
588 * intrusive way to get correct BOOT Strap printing without
589 * changing the rest of its code path). */
590 if (strcmp(name, "EP80579") == 0)
591 straps_names = straps_names_EP80579;
592 else
593 straps_names = straps_names_ich7_nm10;
594 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000595 case CHIPSET_ICH8:
596 case CHIPSET_ICH9:
597 case CHIPSET_ICH10:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000598 straps_names = straps_names_ich8910;
599 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000600 case CHIPSET_5_SERIES_IBEX_PEAK:
601 case CHIPSET_6_SERIES_COUGAR_POINT:
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000602 case CHIPSET_7_SERIES_PANTHER_POINT:
603 straps_names = straps_names_pch567;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000604 break;
Duncan Laurie90eb2262013-03-15 03:12:29 +0000605 case CHIPSET_8_SERIES_LYNX_POINT:
606 straps_names = straps_names_pch8;
607 break;
608 case CHIPSET_8_SERIES_LYNX_POINT_LP:
609 straps_names = straps_names_pch8_lp;
610 break;
611 case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet
612 straps_names = straps_names_unknown;
613 break;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000614 default:
615 msg_gerr("%s: unknown ICH generation. Please report!\n",
616 __func__);
617 straps_names = straps_names_unknown;
618 break;
619 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000620
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000621 /* Enable Flash Writes */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000622 ret = enable_flash_ich_dc(dev, name, ich_generation);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000623 if (ret == ERROR_FATAL)
624 return ret;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000625
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000626 /* Get physical address of Root Complex Register Block */
627 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Paul Menzel018d4822011-10-21 12:33:07 +0000628 msg_pdbg("Root Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000629
630 /* Map RCBA to virtual memory */
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000631 rcrb = rphysmap("ICH RCRB", tmp, 0x4000);
632 if (rcrb == ERROR_PTR)
Niklas Söderlund5d307202013-09-14 09:02:27 +0000633 return ERROR_FATAL;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000634
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000635 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000636 msg_pdbg("GCS = 0x%x: ", gcs);
637 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000638 (gcs & 0x1) ? "en" : "dis");
Duncan Laurie90eb2262013-03-15 03:12:29 +0000639
640 switch (ich_generation) {
641 case CHIPSET_8_SERIES_LYNX_POINT_LP:
642 case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet
643 /* Lynx Point LP uses a single bit for GCS */
644 bbs = (gcs >> 10) & 0x1;
645 break;
646 default:
647 /* Older chipsets use two bits for GCS */
648 bbs = (gcs >> 10) & 0x3;
649 break;
650 }
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000651 msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000652
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000653 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000654 msg_pdbg("Top Swap : %s\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000655 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000656
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000657 /* It seems the ICH7 does not support SPI and LPC chips at the same
658 * time. At least not with our current code. So we prevent searching
659 * on ICH7 when the southbridge is strapped to LPC
660 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000661 internal_buses_supported = BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000662 if (ich_generation == CHIPSET_ICH7) {
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000663 if (bbs == 0x03) {
664 /* If strapped to LPC, no further SPI initialization is
665 * required. */
Michael Karchera4448d92010-07-22 18:04:15 +0000666 return ret;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000667 } else {
Michael Karchera4448d92010-07-22 18:04:15 +0000668 /* Disable LPC/FWH if strapped to PCI or SPI */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000669 internal_buses_supported = BUS_NONE;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000670 }
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000671 }
672
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000673 /* This adds BUS_SPI */
Stefan Tauner50e7c602011-11-08 10:55:54 +0000674 ret_spi = ich_init_spi(dev, tmp, rcrb, ich_generation);
675 if (ret_spi == ERROR_FATAL)
676 return ret_spi;
677
678 if (ret || ret_spi)
679 ret = ERROR_NONFATAL;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000680
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000681 return ret;
682}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000683
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000684static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000685{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000686 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000687}
688
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000689static int enable_flash_ich8(struct pci_dev *dev, const char *name)
690{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000691 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000692}
693
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000694static int enable_flash_ich9(struct pci_dev *dev, const char *name)
695{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000696 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000697}
698
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000699static int enable_flash_ich10(struct pci_dev *dev, const char *name)
700{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000701 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH10);
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000702}
703
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000704/* Ibex Peak aka. 5 series & 3400 series */
705static int enable_flash_pch5(struct pci_dev *dev, const char *name)
706{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000707 return enable_flash_ich_dc_spi(dev, name, CHIPSET_5_SERIES_IBEX_PEAK);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000708}
709
710/* Cougar Point aka. 6 series & c200 series */
711static int enable_flash_pch6(struct pci_dev *dev, const char *name)
712{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000713 return enable_flash_ich_dc_spi(dev, name, CHIPSET_6_SERIES_COUGAR_POINT);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000714}
715
Stefan Tauner2abab942012-04-27 20:41:23 +0000716/* Panther Point aka. 7 series */
717static int enable_flash_pch7(struct pci_dev *dev, const char *name)
718{
719 return enable_flash_ich_dc_spi(dev, name, CHIPSET_7_SERIES_PANTHER_POINT);
720}
721
722/* Lynx Point aka. 8 series */
723static int enable_flash_pch8(struct pci_dev *dev, const char *name)
724{
725 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT);
726}
727
Duncan Laurie90eb2262013-03-15 03:12:29 +0000728/* Lynx Point aka. 8 series low-power */
729static int enable_flash_pch8_lp(struct pci_dev *dev, const char *name)
730{
731 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT_LP);
732}
733
734/* Wellsburg (for Haswell-EP Xeons) */
735static int enable_flash_pch8_wb(struct pci_dev *dev, const char *name)
736{
737 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_WELLSBURG);
738}
739
Michael Karcher89bed6d2010-06-13 10:16:12 +0000740static int via_no_byte_merge(struct pci_dev *dev, const char *name)
741{
742 uint8_t val;
743
744 val = pci_read_byte(dev, 0x71);
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000745 if (val & 0x40) {
Michael Karcher89bed6d2010-06-13 10:16:12 +0000746 msg_pdbg("Disabling byte merging\n");
747 val &= ~0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000748 rpci_write_byte(dev, 0x71, val);
Michael Karcher89bed6d2010-06-13 10:16:12 +0000749 }
750 return NOT_DONE_YET; /* need to find south bridge, too */
751}
752
Uwe Hermann372eeb52007-12-04 21:49:06 +0000753static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000754{
Ollie Lho184a4042005-11-26 21:55:36 +0000755 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000756
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000757 /* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000758 rpci_write_byte(dev, 0x41, 0x7f);
Bari Ari9477c4e2008-04-29 13:46:38 +0000759
Uwe Hermannffec5f32007-08-23 16:08:21 +0000760 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000761 val = pci_read_byte(dev, 0x40);
762 val |= 0x10;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000763 rpci_write_byte(dev, 0x40, val);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000764
765 if (pci_read_byte(dev, 0x40) != val) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000766 msg_pwarn("\nWarning: Failed to enable flash write on \"%s\"\n", name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000767 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000768 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000769
Helge Wagnerdd73d832012-08-24 23:03:46 +0000770 if (dev->device_id == 0x3227) { /* VT8237/VT8237R */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000771 /* All memory cycles, not just ROM ones, go to LPC. */
772 val = pci_read_byte(dev, 0x59);
773 val &= ~0x80;
774 rpci_write_byte(dev, 0x59, val);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000775 }
776
Uwe Hermanna7e05482007-05-09 10:17:44 +0000777 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000778}
779
Helge Wagnerdd73d832012-08-24 23:03:46 +0000780static int enable_flash_vt_vx(struct pci_dev *dev, const char *name)
781{
782 struct pci_dev *south_north = pci_dev_find(0x1106, 0xa353);
783 if (south_north == NULL) {
784 msg_perr("Could not find South-North Module Interface Control device!\n");
785 return ERROR_FATAL;
786 }
787
788 msg_pdbg("Strapped to ");
789 if ((pci_read_byte(south_north, 0x56) & 0x01) == 0) {
790 msg_pdbg("LPC.\n");
791 return enable_flash_vt823x(dev, name);
792 }
793 msg_pdbg("SPI.\n");
794
795 uint32_t mmio_base;
796 void *mmio_base_physmapped;
797 uint32_t spi_cntl;
798 #define SPI_CNTL_LEN 0x08
799 uint32_t spi0_mm_base = 0;
800 switch(dev->device_id) {
801 case 0x8353: /* VX800/VX820 */
802 spi0_mm_base = pci_read_long(dev, 0xbc) << 8;
803 break;
804 case 0x8409: /* VX855/VX875 */
805 case 0x8410: /* VX900 */
806 mmio_base = pci_read_long(dev, 0xbc) << 8;
807 mmio_base_physmapped = physmap("VIA VX MMIO register", mmio_base, SPI_CNTL_LEN);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000808 if (mmio_base_physmapped == ERROR_PTR)
Helge Wagnerdd73d832012-08-24 23:03:46 +0000809 return ERROR_FATAL;
Helge Wagnerdd73d832012-08-24 23:03:46 +0000810
811 /* Offset 0 - Bit 0 holds SPI Bus0 Enable Bit. */
812 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x00;
813 if ((spi_cntl & 0x01) == 0) {
814 msg_pdbg ("SPI Bus0 disabled!\n");
815 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
816 return ERROR_FATAL;
817 }
818 /* Offset 1-3 has SPI Bus Memory Map Base Address: */
819 spi0_mm_base = spi_cntl & 0xFFFFFF00;
820
821 /* Offset 4 - Bit 0 holds SPI Bus1 Enable Bit. */
822 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x04;
823 if ((spi_cntl & 0x01) == 1)
824 msg_pdbg2("SPI Bus1 is enabled too.\n");
825
826 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
827 break;
828 default:
829 msg_perr("%s: Unsupported chipset %x:%x!\n", __func__, dev->vendor_id, dev->device_id);
830 return ERROR_FATAL;
831 }
832
833 return via_init_spi(dev, spi0_mm_base);
834}
835
836static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
837{
838 return via_init_spi(dev, pci_read_long(dev, 0xbc) << 8);
839}
840
Uwe Hermann372eeb52007-12-04 21:49:06 +0000841static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000842{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000843 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000844
Uwe Hermann394131e2008-10-18 21:14:13 +0000845#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
846#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000847#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
848#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000849
Uwe Hermann394131e2008-10-18 21:14:13 +0000850#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
851#define ROM_WRITE_ENABLE (1 << 1)
852#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
853#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000854#define CS5530_ISA_MASTER (1 << 7)
855#define CS5530_ENABLE_SA2320 (1 << 2)
856#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000857
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000858 internal_buses_supported = BUS_PARALLEL;
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000859 /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
860 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000861 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
862 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000863 * Make the configured ROM areas writable.
864 */
865 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
866 reg8 |= LOWER_ROM_ADDRESS_RANGE;
867 reg8 |= UPPER_ROM_ADDRESS_RANGE;
868 reg8 |= ROM_WRITE_ENABLE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000869 rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000870
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000871 /* Set positive decode on ROM. */
872 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
873 reg8 |= BIOS_ROM_POSITIVE_DECODE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000874 rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000875
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000876 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
877 if (reg8 & CS5530_ISA_MASTER) {
878 /* We have A0-A23 available. */
879 max_rom_decode.parallel = 16 * 1024 * 1024;
880 } else {
881 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
882 if (reg8 & CS5530_ENABLE_SA2320) {
883 /* We have A0-19, A20-A23 available. */
884 max_rom_decode.parallel = 16 * 1024 * 1024;
885 } else if (reg8 & CS5530_ENABLE_SA20) {
886 /* We have A0-19, A20 available. */
887 max_rom_decode.parallel = 2 * 1024 * 1024;
888 } else {
889 /* A20 and above are not active. */
890 max_rom_decode.parallel = 1024 * 1024;
891 }
892 }
893
Ollie Lhocbbf1252004-03-17 22:22:08 +0000894 return 0;
895}
896
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000897/*
Mart Raudseppe1344da2008-02-08 10:10:57 +0000898 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000899 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000900 *
901 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
902 * To enable write to NOR Boot flash for the benefit of systems that have such
903 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000904 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000905static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000906{
Uwe Hermann394131e2008-10-18 21:14:13 +0000907#define MSR_RCONF_DEFAULT 0x1808
908#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000909
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000910 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000911
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000912 /* Geode only has a single core */
913 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000914 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000915
916 msr = rdmsr(MSR_RCONF_DEFAULT);
917 if ((msr.hi >> 24) != 0x22) {
918 msr.hi &= 0xfbffffff;
919 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000920 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000921
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000922 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000923 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000924 msr.lo |= 0x08;
925 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000926
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000927 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000928
Uwe Hermann394131e2008-10-18 21:14:13 +0000929#undef MSR_RCONF_DEFAULT
930#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000931 return 0;
932}
933
Uwe Hermann372eeb52007-12-04 21:49:06 +0000934static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000935{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000936 #define SC_REG 0x52
Ollie Lho184a4042005-11-26 21:55:36 +0000937 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000938
Stefan Taunere34e3e82013-01-01 00:06:51 +0000939 rpci_write_byte(dev, SC_REG, 0xee);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000940
Stefan Taunere34e3e82013-01-01 00:06:51 +0000941 new = pci_read_byte(dev, SC_REG);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000942
Stefan Taunere34e3e82013-01-01 00:06:51 +0000943 if (new != 0xee) { /* FIXME: share this with other code? */
944 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SC_REG, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000945 return -1;
946 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000947
Ollie Lhocbbf1252004-03-17 22:22:08 +0000948 return 0;
949}
950
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000951/* Works for AMD-768, AMD-8111, VIA VT82C586A/B, VIA VT82C596, VIA VT82C686A/B.
952 *
953 * ROM decode control register matrix
954 * AMD-768 AMD-8111 VT82C586A/B VT82C596 VT82C686A/B
955 * 7 FFC0_0000h–FFFF_FFFFh <- FFFE0000h-FFFEFFFFh <- <-
956 * 6 FFB0_0000h–FFBF_FFFFh <- FFF80000h-FFFDFFFFh <- <-
957 * 5 00E8... <- <- FFF00000h-FFF7FFFFh <-
958 */
959static int enable_flash_amd_via(struct pci_dev *dev, const char *name, uint8_t decode_val)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000960{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000961 #define AMD_MAPREG 0x43
962 #define AMD_ENREG 0x40
Ollie Lho184a4042005-11-26 21:55:36 +0000963 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000964
Stefan Taunere34e3e82013-01-01 00:06:51 +0000965 old = pci_read_byte(dev, AMD_MAPREG);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000966 new = old | decode_val;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000967 if (new != old) {
Stefan Taunere34e3e82013-01-01 00:06:51 +0000968 rpci_write_byte(dev, AMD_MAPREG, new);
969 if (pci_read_byte(dev, AMD_MAPREG) != new) {
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000970 msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
Stefan Taunere34e3e82013-01-01 00:06:51 +0000971 AMD_MAPREG, new, name);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000972 } else
973 msg_pdbg("Changed ROM decode range to 0x%02x successfully.\n", new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000974 }
975
Uwe Hermann190f8492008-10-25 18:03:50 +0000976 /* Enable 'ROM write' bit. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000977 old = pci_read_byte(dev, AMD_ENREG);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000978 new = old | 0x01;
979 if (new == old)
980 return 0;
Stefan Taunere34e3e82013-01-01 00:06:51 +0000981 rpci_write_byte(dev, AMD_ENREG, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000982
Stefan Taunere34e3e82013-01-01 00:06:51 +0000983 if (pci_read_byte(dev, AMD_ENREG) != new) {
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000984 msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
Stefan Taunere34e3e82013-01-01 00:06:51 +0000985 AMD_ENREG, new, name);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000986 return ERROR_NONFATAL;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000987 }
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000988 msg_pdbg2("Set ROM enable bit successfully.\n");
Uwe Hermannffec5f32007-08-23 16:08:21 +0000989
Ollie Lhocbbf1252004-03-17 22:22:08 +0000990 return 0;
991}
992
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000993static int enable_flash_amd_768_8111(struct pci_dev *dev, const char *name)
994{
995 /* Enable decoding of 0xFFB00000 to 0xFFFFFFFF (5 MB). */
996 max_rom_decode.lpc = 5 * 1024 * 1024;
997 return enable_flash_amd_via(dev, name, 0xC0);
998}
999
1000static int enable_flash_vt82c586(struct pci_dev *dev, const char *name)
1001{
1002 /* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (512 kB) */
1003 max_rom_decode.parallel = 512 * 1024;
1004 return enable_flash_amd_via(dev, name, 0xC0);
1005}
1006
1007/* Works for VT82C686A/B too. */
1008static int enable_flash_vt82c596(struct pci_dev *dev, const char *name)
1009{
1010 /* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (1 MB) */
1011 max_rom_decode.parallel = 1024 * 1024;
1012 return enable_flash_amd_via(dev, name, 0xE0);
1013}
1014
Marc Jones3af487d2008-10-15 17:50:29 +00001015static int enable_flash_sb600(struct pci_dev *dev, const char *name)
1016{
Michael Karcherb05b9e12010-07-22 18:04:19 +00001017 uint32_t prot;
Marc Jones3af487d2008-10-15 17:50:29 +00001018 uint8_t reg;
Michael Karcherb05b9e12010-07-22 18:04:19 +00001019 int ret;
Marc Jones3af487d2008-10-15 17:50:29 +00001020
Jason Wanga3f04be2008-11-28 21:36:51 +00001021 /* Clear ROM protect 0-3. */
1022 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001023 prot = pci_read_long(dev, reg);
1024 /* No protection flags for this region?*/
1025 if ((prot & 0x3) == 0)
1026 continue;
Mathias Krause9fbdc032011-01-01 10:54:09 +00001027 msg_pinfo("SB600 %s%sprotected from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001028 (prot & 0x1) ? "write " : "",
1029 (prot & 0x2) ? "read " : "",
1030 (prot & 0xfffff800),
1031 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001032 prot &= 0xfffffffc;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001033 rpci_write_byte(dev, reg, prot);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001034 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +00001035 if (prot & 0x3)
Mathias Krause9fbdc032011-01-01 10:54:09 +00001036 msg_perr("SB600 %s%sunprotect failed from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001037 (prot & 0x1) ? "write " : "",
1038 (prot & 0x2) ? "read " : "",
1039 (prot & 0xfffff800),
1040 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Jason Wanga3f04be2008-11-28 21:36:51 +00001041 }
1042
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001043 internal_buses_supported = BUS_LPC | BUS_FWH;
Michael Karcherb05b9e12010-07-22 18:04:19 +00001044
1045 ret = sb600_probe_spi(dev);
Jason Wanga3f04be2008-11-28 21:36:51 +00001046
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001047 /* Read ROM strap override register. */
1048 OUTB(0x8f, 0xcd6);
1049 reg = INB(0xcd7);
1050 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +00001051 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001052 if (reg & 0x02) {
1053 switch ((reg & 0x0c) >> 2) {
1054 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +00001055 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001056 break;
1057 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +00001058 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001059 break;
1060 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +00001061 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001062 break;
1063 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +00001064 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001065 break;
1066 }
1067 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001068 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001069
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001070 /* Force enable SPI ROM in SB600 PM register.
1071 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +00001072 * But how can we know which ROM we are going to handle? So we have
1073 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001074 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
1075 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +00001076 */
1077 /*
Jason Wanga3f04be2008-11-28 21:36:51 +00001078 OUTB(0x8f, 0xcd6);
1079 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +00001080 */
Marc Jones3af487d2008-10-15 17:50:29 +00001081
Michael Karcherb05b9e12010-07-22 18:04:19 +00001082 return ret;
Marc Jones3af487d2008-10-15 17:50:29 +00001083}
1084
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001085/* sets bit 0 in 0x6d */
1086static int enable_flash_nvidia_common(struct pci_dev *dev, const char *name)
1087{
1088 uint8_t old, new;
1089
1090 old = pci_read_byte(dev, 0x6d);
1091 new = old | 0x01;
1092 if (new == old)
1093 return 0;
1094
1095 rpci_write_byte(dev, 0x6d, new);
1096 if (pci_read_byte(dev, 0x6d) != new) {
1097 msg_pinfo("Setting register 0x6d to 0x%02x on %s failed.\n", new, name);
1098 return 1;
1099 }
1100 return 0;
1101}
1102
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001103static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
1104{
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001105 rpci_write_byte(dev, 0x92, 0);
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001106 if (enable_flash_nvidia_common(dev, name))
1107 return ERROR_NONFATAL;
1108 else
1109 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001110}
1111
Uwe Hermann372eeb52007-12-04 21:49:06 +00001112static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +00001113{
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001114 uint32_t segctrl;
1115 uint8_t reg, old, new;
1116 unsigned int err = 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001117
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001118 /* 0x8A is special: it is a single byte and only one nibble is touched. */
1119 reg = 0x8A;
1120 segctrl = pci_read_byte(dev, reg);
1121 if ((segctrl & 0x3) != 0x0) {
1122 if ((segctrl & 0xC) != 0x0) {
1123 msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1124 err++;
1125 } else {
1126 msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1127 rpci_write_byte(dev, reg, segctrl & 0xF0);
1128
1129 segctrl = pci_read_byte(dev, reg);
1130 if ((segctrl & 0x3) != 0x0) {
1131 msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%x).\n",
1132 reg, segctrl);
1133 err++;
1134 } else
1135 msg_pdbg("OK\n");
1136 }
Jonathan Kollasch9ce498e2011-08-06 12:45:21 +00001137 }
1138
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001139 for (reg = 0x8C; reg <= 0x94; reg += 4) {
1140 segctrl = pci_read_long(dev, reg);
1141 if ((segctrl & 0x33333333) == 0x00000000) {
1142 /* reads and writes are unlocked */
1143 continue;
1144 }
1145 if ((segctrl & 0xCCCCCCCC) != 0x00000000) {
1146 msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1147 err++;
1148 continue;
1149 }
1150 msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1151 rpci_write_long(dev, reg, 0x00000000);
1152
1153 segctrl = pci_read_long(dev, reg);
1154 if ((segctrl & 0x33333333) != 0x00000000) {
1155 msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%08x).\n",
1156 reg, segctrl);
1157 err++;
1158 } else
1159 msg_pdbg("OK\n");
1160 }
1161
1162 if (err > 0) {
1163 msg_pinfo("%d locks could not be disabled, disabling writes (reads may also fail).\n", err);
1164 programmer_may_write = 0;
1165 }
1166
1167 reg = 0x88;
1168 old = pci_read_byte(dev, reg);
1169 new = old | 0xC0;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001170 if (new != old) {
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001171 rpci_write_byte(dev, reg, new);
Stefan Taunere34e3e82013-01-01 00:06:51 +00001172 if (pci_read_byte(dev, reg) != new) { /* FIXME: share this with other code? */
1173 msg_pinfo("Setting register 0x%02x to 0x%02x on %s failed.\n", reg, new, name);
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001174 err++;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001175 }
1176 }
Yinghai Lu952dfce2005-07-06 17:13:46 +00001177
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001178 if (enable_flash_nvidia_common(dev, name))
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001179 err++;
1180
1181 if (err > 0)
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001182 return ERROR_NONFATAL;
1183 else
Uwe Hermanna7e05482007-05-09 10:17:44 +00001184 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001185}
1186
Joshua Roys85835d82010-09-15 14:47:56 +00001187static int enable_flash_osb4(struct pci_dev *dev, const char *name)
1188{
1189 uint8_t tmp;
1190
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001191 internal_buses_supported = BUS_PARALLEL;
Joshua Roys85835d82010-09-15 14:47:56 +00001192
1193 tmp = INB(0xc06);
1194 tmp |= 0x1;
1195 OUTB(tmp, 0xc06);
1196
1197 tmp = INB(0xc6f);
1198 tmp |= 0x40;
1199 OUTB(tmp, 0xc6f);
1200
1201 return 0;
1202}
1203
Uwe Hermann372eeb52007-12-04 21:49:06 +00001204/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
1205static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +00001206{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001207 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001208 struct pci_dev *smbusdev;
1209
Uwe Hermann372eeb52007-12-04 21:49:06 +00001210 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +00001211 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001212
Uwe Hermanna7e05482007-05-09 10:17:44 +00001213 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001214 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +00001215 return ERROR_FATAL;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001216 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001217
Uwe Hermann372eeb52007-12-04 21:49:06 +00001218 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001219 tmp = pci_read_byte(smbusdev, 0x79);
1220 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001221 rpci_write_byte(smbusdev, 0x79, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001222
Uwe Hermann372eeb52007-12-04 21:49:06 +00001223 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001224 tmp = pci_read_byte(dev, 0x48);
1225 tmp |= 0x21;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001226 rpci_write_byte(dev, 0x48, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001227
Uwe Hermann372eeb52007-12-04 21:49:06 +00001228 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +00001229 tmp = INB(0xc6f);
1230 OUTB(tmp, 0xeb);
1231 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001232 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001233 OUTB(tmp, 0xc6f);
1234 OUTB(tmp, 0xeb);
1235 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001236
1237 return 0;
1238}
1239
Uwe Hermann372eeb52007-12-04 21:49:06 +00001240static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001241{
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001242 uint8_t val;
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001243 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001244
Uwe Hermann372eeb52007-12-04 21:49:06 +00001245 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001246 val = pci_read_byte(dev, 0x88);
1247 val |= 0xff; /* 256K */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001248 rpci_write_byte(dev, 0x88, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001249 val = pci_read_byte(dev, 0x8c);
1250 val |= 0xff; /* 1M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001251 rpci_write_byte(dev, 0x8c, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001252 wordval = pci_read_word(dev, 0x90);
1253 wordval |= 0x7fff; /* 16M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001254 rpci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001255
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001256 if (enable_flash_nvidia_common(dev, name))
1257 return ERROR_NONFATAL;
1258 else
Uwe Hermanna7e05482007-05-09 10:17:44 +00001259 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001260}
1261
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001262/*
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001263 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
1264 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1265 * code provided in enable_flash_mcp6x_7x_common.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001266 */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001267static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001268{
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001269 int ret = 0, want_spi = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001270 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001271
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001272 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1273
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001274 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001275 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001276 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001277 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001278
Michael Karchercfa674f2010-02-25 11:38:23 +00001279 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001280 case 0x0:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001281 ret = enable_flash_mcp55(dev, name);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001282 internal_buses_supported = BUS_LPC;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001283 msg_pdbg("Flash bus type is LPC\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001284 break;
1285 case 0x2:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001286 want_spi = 1;
1287 /* SPI is added in mcp6x_spi_init if it works.
1288 * Do we really want to disable LPC in this case?
1289 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001290 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001291 msg_pdbg("Flash bus type is SPI\n");
Stefan Tauner25b5a592011-07-13 20:48:54 +00001292 msg_pinfo("SPI on this chipset is WIP. Please report any "
1293 "success or failure by mailing us the verbose "
1294 "output to flashrom@flashrom.org, thanks!\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001295 break;
1296 default:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001297 /* Should not happen. */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001298 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001299 msg_pdbg("Flash bus type is unknown (none)\n");
1300 msg_pinfo("Something went wrong with bus type detection.\n");
1301 goto out_msg;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001302 break;
1303 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001304
1305 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001306#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001307 val |= (1 << 6);
1308 val &= ~(1 << 5);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001309 rpci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001310#endif
1311
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001312 if (mcp6x_spi_init(want_spi))
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001313 ret = 1;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001314
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001315out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001316 msg_pinfo("Please send the output of \"flashrom -V\" to "
Paul Menzelab6328f2010-10-08 11:03:02 +00001317 "flashrom@flashrom.org with\n"
1318 "your board name: flashrom -V as the subject to help us "
1319 "finish support for your\n"
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001320 "chipset. Thanks.\n");
1321
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001322 return ret;
1323}
1324
Uwe Hermann372eeb52007-12-04 21:49:06 +00001325static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001326{
Michael Karchercfa674f2010-02-25 11:38:23 +00001327 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001328
Uwe Hermanne823ee02007-06-05 15:02:18 +00001329 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001330 val = pci_read_byte(dev, 0x41);
1331 val |= 0x0e;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001332 rpci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001333
Michael Karchercfa674f2010-02-25 11:38:23 +00001334 val = pci_read_byte(dev, 0x43);
1335 val |= (1 << 4);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001336 rpci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001337
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001338 return 0;
1339}
1340
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001341/*
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001342 * Usually on the x86 architectures (and on other PC-like platforms like some
1343 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1344 * Elan SC520 only a small piece of the system flash is mapped there, but the
1345 * complete flash is mapped somewhere below 1G. The position can be determined
1346 * by the BOOTCS PAR register.
1347 */
1348static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1349{
1350 int i, bootcs_found = 0;
1351 uint32_t parx = 0;
1352 void *mmcr;
1353
1354 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001355 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Niklas Söderlund5d307202013-09-14 09:02:27 +00001356 if (mmcr == ERROR_PTR)
1357 return ERROR_FATAL;
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001358
1359 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1360 * BOOTCS region (PARx[31:29] = 100b)e
1361 */
1362 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001363 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001364 if ((parx >> 29) == 4) {
1365 bootcs_found = 1;
1366 break; /* BOOTCS found */
1367 }
1368 }
1369
1370 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1371 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1372 */
1373 if (bootcs_found) {
1374 if (parx & (1 << 25)) {
1375 parx &= (1 << 14) - 1; /* Mask [13:0] */
1376 flashbase = parx << 16;
1377 } else {
1378 parx &= (1 << 18) - 1; /* Mask [17:0] */
1379 flashbase = parx << 12;
1380 }
1381 } else {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001382 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. "
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001383 "Assuming flash at 4G.\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001384 }
1385
1386 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001387 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001388 return 0;
1389}
1390
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001391#endif
1392
Idwer Vollering326a0602011-06-18 18:45:41 +00001393/* Please keep this list numerically sorted by vendor/device ID. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001394const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001395#if defined(__i386__) || defined(__x86_64__)
Idwer Vollering326a0602011-06-18 18:45:41 +00001396 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001397 {0x1002, 0x438d, OK, "AMD", "SB600", enable_flash_sb600},
Paul Menzelac427b22012-02-16 21:07:07 +00001398 {0x1002, 0x439d, OK, "AMD", "SB7x0/SB8x0/SB9x0", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001399 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
Idwer Vollering326a0602011-06-18 18:45:41 +00001400 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
1401 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
1402 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
Stefan Tauner6c67f1c2013-09-12 08:38:23 +00001403 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd_768_8111},
1404 {0x1022, 0x7468, OK, "AMD", "AMD-8111", enable_flash_amd_768_8111},
Stefan Tauner463dd692013-08-08 12:00:19 +00001405 {0x1022, 0x780e, OK, "AMD", "FCH", enable_flash_sb600},
Idwer Vollering326a0602011-06-18 18:45:41 +00001406 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1407 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
Paul Menzel018d4822011-10-21 12:33:07 +00001408 {0x1039, 0x0530, OK, "SiS", "530", enable_flash_sis530},
Idwer Vollering326a0602011-06-18 18:45:41 +00001409 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1410 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1411 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1412 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1413 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1414 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001415 {0x1039, 0x0646, OK, "SiS", "645DX", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001416 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
Stefan Taunere34e3e82013-01-01 00:06:51 +00001417 {0x1039, 0x0650, OK, "SiS", "650", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001418 {0x1039, 0x0651, OK, "SiS", "651", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001419 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1420 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
Paul Menzelac427b22012-02-16 21:07:07 +00001421 {0x1039, 0x0730, OK, "SiS", "730", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001422 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1423 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1424 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1425 {0x1039, 0x0741, OK, "SiS", "741", enable_flash_sis540},
1426 {0x1039, 0x0745, OK, "SiS", "745", enable_flash_sis540},
1427 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1428 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
Stefan Tauner2abab942012-04-27 20:41:23 +00001429 {0x1039, 0x0755, OK, "SiS", "755", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001430 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1431 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1432 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1433 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
1434 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1435 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1436 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001437 {0x10b9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
Stefan Taunerd06d9412011-06-12 19:47:55 +00001438 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001439 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1440 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Stefan Taunerd06d9412011-06-12 19:47:55 +00001441 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
1442 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001443 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001444 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001445 {0x10de, 0x0260, OK, "NVIDIA", "MCP51", enable_flash_ck804},
Uwe Hermannb0039912009-05-07 13:24:49 +00001446 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1447 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1448 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1449 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001450 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1451 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1452 * Until we have PCI device class matching or some fallback mechanism,
1453 * this is needed to get flashrom working on Tyan S2915 and maybe other
1454 * dual-MCP55 boards.
1455 */
1456#if 0
1457 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1458#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001459 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1460 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1461 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1462 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1463 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1464 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Paul Menzelac427b22012-02-16 21:07:07 +00001465 {0x10de, 0x03e0, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001466 {0x10de, 0x03e1, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001467 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1468 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1469 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1470 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1471 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1472 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
Stefan Taunere34e3e82013-01-01 00:06:51 +00001473 {0x10de, 0x075c, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzel018d4822011-10-21 12:33:07 +00001474 {0x10de, 0x075d, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzelac427b22012-02-16 21:07:07 +00001475 {0x10de, 0x07d7, OK, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1476 {0x10de, 0x0aac, OK, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001477 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1478 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1479 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Stefan Tauner0554ca52013-07-25 22:54:25 +00001480 {0x10de, 0x0d80, NT, "NVIDIA", "MCP89", enable_flash_mcp6x_7x},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001481 /* VIA northbridges */
1482 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1483 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1484 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001485 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
Paul Menzelac427b22012-02-16 21:07:07 +00001486 {0x1106, 0x0691, OK, "VIA", "VT82C69x", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001487 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1488 /* VIA southbridges */
Stefan Tauner6c67f1c2013-09-12 08:38:23 +00001489 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_vt82c586},
1490 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_vt82c596},
1491 {0x1106, 0x0686, OK, "VIA", "VT82C686A/B", enable_flash_vt82c596},
Paul Menzel018d4822011-10-21 12:33:07 +00001492 {0x1106, 0x3074, OK, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001493 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001494 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001495 {0x1106, 0x3227, OK, "VIA", "VT8237(R)", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001496 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1497 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Idwer Vollering326a0602011-06-18 18:45:41 +00001498 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
1499 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001500 {0x1106, 0x8353, NT, "VIA", "VX800/VX820", enable_flash_vt_vx},
1501 {0x1106, 0x8409, NT, "VIA", "VX855/VX875", enable_flash_vt_vx},
1502 {0x1106, 0x8410, NT, "VIA", "VX900", enable_flash_vt_vx},
Idwer Vollering326a0602011-06-18 18:45:41 +00001503 {0x1166, 0x0200, OK, "Broadcom", "OSB4", enable_flash_osb4},
1504 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Rudolf Marek23907d82012-02-07 21:29:48 +00001505 {0x17f3, 0x6030, OK, "RDC", "R8610/R3210", enable_flash_rdc_r8610},
Idwer Vollering326a0602011-06-18 18:45:41 +00001506 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
1507 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
Paul Menzel018d4822011-10-21 12:33:07 +00001508 {0x8086, 0x1c44, OK, "Intel", "Z68", enable_flash_pch6},
1509 {0x8086, 0x1c46, OK, "Intel", "P67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001510 {0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
1511 {0x8086, 0x1c49, NT, "Intel", "HM65", enable_flash_pch6},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001512 {0x8086, 0x1c4a, OK, "Intel", "H67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001513 {0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
1514 {0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
1515 {0x8086, 0x1c4d, NT, "Intel", "QS67", enable_flash_pch6},
1516 {0x8086, 0x1c4e, NT, "Intel", "Q67", enable_flash_pch6},
1517 {0x8086, 0x1c4f, NT, "Intel", "QM67", enable_flash_pch6},
1518 {0x8086, 0x1c50, NT, "Intel", "B65", enable_flash_pch6},
1519 {0x8086, 0x1c52, NT, "Intel", "C202", enable_flash_pch6},
1520 {0x8086, 0x1c54, NT, "Intel", "C204", enable_flash_pch6},
1521 {0x8086, 0x1c56, NT, "Intel", "C206", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001522 {0x8086, 0x1c5c, OK, "Intel", "H61", enable_flash_pch6},
Paul Menzelac427b22012-02-16 21:07:07 +00001523 {0x8086, 0x1d40, OK, "Intel", "X79", enable_flash_pch6},
Stefan Taunereb582572012-09-21 12:52:50 +00001524 {0x8086, 0x1d41, OK, "Intel", "X79", enable_flash_pch6},
Stefan Taunerd7d423b2012-10-20 09:13:16 +00001525 {0x8086, 0x1e44, OK, "Intel", "Z77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001526 {0x8086, 0x1e46, NT, "Intel", "Z75", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001527 {0x8086, 0x1e47, NT, "Intel", "Q77", enable_flash_pch7},
1528 {0x8086, 0x1e48, NT, "Intel", "Q75", enable_flash_pch7},
Stefan Tauner0554ca52013-07-25 22:54:25 +00001529 {0x8086, 0x1e49, OK, "Intel", "B75", enable_flash_pch7},
1530 {0x8086, 0x1e4a, OK, "Intel", "H77", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001531 {0x8086, 0x1e53, NT, "Intel", "C216", enable_flash_pch7},
Helge Wagnera0fce5f2012-07-24 16:33:55 +00001532 {0x8086, 0x1e55, OK, "Intel", "QM77", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001533 {0x8086, 0x1e56, NT, "Intel", "QS77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001534 {0x8086, 0x1e57, NT, "Intel", "HM77", enable_flash_pch7},
1535 {0x8086, 0x1e58, NT, "Intel", "UM77", enable_flash_pch7},
1536 {0x8086, 0x1e59, NT, "Intel", "HM76", enable_flash_pch7},
1537 {0x8086, 0x1e5d, NT, "Intel", "HM75", enable_flash_pch7},
1538 {0x8086, 0x1e5e, NT, "Intel", "HM70", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001539 {0x8086, 0x1e5f, NT, "Intel", "NM70", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001540 {0x8086, 0x2310, NT, "Intel", "DH89xxCC", enable_flash_pch7},
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001541 {0x8086, 0x2390, NT, "Intel", "Coleto Creek", enable_flash_pch7},
Kyösti Mälkki78cd0872013-09-14 23:36:57 +00001542 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich0},
1543 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich0},
1544 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich2},
1545 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich2},
1546 {0x8086, 0x2450, NT, "Intel", "C-ICH", enable_flash_ich2},
1547 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich3},
1548 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich3},
1549 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich4},
1550 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich4},
1551 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich5},
1552 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich5},
1553 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich6},
1554 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich6},
1555 {0x8086, 0x2642, NT, "Intel", "ICH6W/ICH6RW", enable_flash_ich6},
1556 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich6},
Idwer Vollering326a0602011-06-18 18:45:41 +00001557 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1558 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1559 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1560 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
1561 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
1562 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
1563 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1564 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1565 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
1566 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
1567 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
1568 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1569 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
1570 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
1571 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1572 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
1573 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001574 {0x8086, 0x3a10, NT, "Intel", "ICH10R Engineering Sample", enable_flash_ich10},
Idwer Vollering326a0602011-06-18 18:45:41 +00001575 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1576 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
1577 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1578 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001579 {0x8086, 0x3a1e, NT, "Intel", "ICH10 Engineering Sample", enable_flash_ich10},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001580 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_pch5},
1581 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_pch5},
1582 {0x8086, 0x3b02, NT, "Intel", "P55", enable_flash_pch5},
1583 {0x8086, 0x3b03, NT, "Intel", "PM55", enable_flash_pch5},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001584 {0x8086, 0x3b06, OK, "Intel", "H55", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001585 {0x8086, 0x3b07, OK, "Intel", "QM57", enable_flash_pch5},
1586 {0x8086, 0x3b08, NT, "Intel", "H57", enable_flash_pch5},
1587 {0x8086, 0x3b09, NT, "Intel", "HM55", enable_flash_pch5},
1588 {0x8086, 0x3b0a, NT, "Intel", "Q57", enable_flash_pch5},
1589 {0x8086, 0x3b0b, NT, "Intel", "HM57", enable_flash_pch5},
1590 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_pch5},
1591 {0x8086, 0x3b0e, NT, "Intel", "B55", enable_flash_pch5},
1592 {0x8086, 0x3b0f, OK, "Intel", "QS57", enable_flash_pch5},
1593 {0x8086, 0x3b12, NT, "Intel", "3400", enable_flash_pch5},
Stefan Taunerd94d25d2012-07-28 03:17:15 +00001594 {0x8086, 0x3b14, OK, "Intel", "3420", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001595 {0x8086, 0x3b16, NT, "Intel", "3450", enable_flash_pch5},
1596 {0x8086, 0x3b1e, NT, "Intel", "B55", enable_flash_pch5},
Idwer Vollering326a0602011-06-18 18:45:41 +00001597 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
1598 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1599 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1600 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001601 {0x8086, 0x8119, OK, "Intel", "SCH Poulsbo", enable_flash_poulsbo},
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +00001602 {0x8086, 0x8186, OK, "Intel", "Atom E6xx(T)/Tunnel Creek", enable_flash_tunnelcreek},
Stefan Tauner2abab942012-04-27 20:41:23 +00001603 {0x8086, 0x8c40, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001604 {0x8086, 0x8c41, NT, "Intel", "Lynx Point Mobile Engineering Sample", enable_flash_pch8},
1605 {0x8086, 0x8c42, NT, "Intel", "Lynx Point Desktop Engineering Sample", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001606 {0x8086, 0x8c43, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001607 {0x8086, 0x8c44, NT, "Intel", "Z87", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001608 {0x8086, 0x8c45, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001609 {0x8086, 0x8c46, NT, "Intel", "Z85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001610 {0x8086, 0x8c47, NT, "Intel", "Lynx Point", enable_flash_pch8},
1611 {0x8086, 0x8c48, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001612 {0x8086, 0x8c49, NT, "Intel", "HM86", enable_flash_pch8},
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001613 {0x8086, 0x8c4a, OK, "Intel", "H87", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001614 {0x8086, 0x8c4b, NT, "Intel", "HM87", enable_flash_pch8},
1615 {0x8086, 0x8c4c, NT, "Intel", "Q85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001616 {0x8086, 0x8c4d, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001617 {0x8086, 0x8c4e, NT, "Intel", "Q87", enable_flash_pch8},
1618 {0x8086, 0x8c4f, NT, "Intel", "QM87", enable_flash_pch8},
1619 {0x8086, 0x8c50, NT, "Intel", "B85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001620 {0x8086, 0x8c51, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001621 {0x8086, 0x8c52, NT, "Intel", "C222", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001622 {0x8086, 0x8c53, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001623 {0x8086, 0x8c54, NT, "Intel", "C224", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001624 {0x8086, 0x8c55, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001625 {0x8086, 0x8c56, NT, "Intel", "C226", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001626 {0x8086, 0x8c57, NT, "Intel", "Lynx Point", enable_flash_pch8},
1627 {0x8086, 0x8c58, NT, "Intel", "Lynx Point", enable_flash_pch8},
1628 {0x8086, 0x8c59, NT, "Intel", "Lynx Point", enable_flash_pch8},
1629 {0x8086, 0x8c5a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1630 {0x8086, 0x8c5b, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001631 {0x8086, 0x8c5c, NT, "Intel", "H81", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001632 {0x8086, 0x8c5d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1633 {0x8086, 0x8c5e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1634 {0x8086, 0x8c5f, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001635 {0x8086, 0x9c41, NT, "Intel", "Lynx Point LP Engineering Sample", enable_flash_pch8_lp},
1636 {0x8086, 0x9c43, NT, "Intel", "Lynx Point LP Premium", enable_flash_pch8_lp},
1637 {0x8086, 0x9c45, NT, "Intel", "Lynx Point LP Mainstream", enable_flash_pch8_lp},
1638 {0x8086, 0x9c47, NT, "Intel", "Lynx Point LP Value", enable_flash_pch8_lp},
1639 {0x8086, 0x8d40, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1640 {0x8086, 0x8d41, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1641 {0x8086, 0x8d42, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1642 {0x8086, 0x8d43, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1643 {0x8086, 0x8d44, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1644 {0x8086, 0x8d45, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1645 {0x8086, 0x8d46, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1646 {0x8086, 0x8d47, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1647 {0x8086, 0x8d48, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1648 {0x8086, 0x8d49, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1649 {0x8086, 0x8d4a, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1650 {0x8086, 0x8d4b, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1651 {0x8086, 0x8d4c, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1652 {0x8086, 0x8d4d, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1653 {0x8086, 0x8d4e, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1654 {0x8086, 0x8d4f, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1655 {0x8086, 0x8d50, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1656 {0x8086, 0x8d51, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1657 {0x8086, 0x8d52, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1658 {0x8086, 0x8d53, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1659 {0x8086, 0x8d54, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1660 {0x8086, 0x8d55, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1661 {0x8086, 0x8d56, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1662 {0x8086, 0x8d57, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1663 {0x8086, 0x8d58, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1664 {0x8086, 0x8d59, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1665 {0x8086, 0x8d5a, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1666 {0x8086, 0x8d5b, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1667 {0x8086, 0x8d5c, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1668 {0x8086, 0x8d5d, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1669 {0x8086, 0x8d5e, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1670 {0x8086, 0x8d5f, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001671#endif
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +00001672 {0},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001673};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001674
Uwe Hermanna7e05482007-05-09 10:17:44 +00001675int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001676{
Peter Huewe73f8ec82011-01-24 19:15:51 +00001677 struct pci_dev *dev = NULL;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001678 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001679 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001680
Uwe Hermann372eeb52007-12-04 21:49:06 +00001681 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001682 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1683 dev = pci_dev_find(chipset_enables[i].vendor_id,
1684 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001685 if (!dev)
1686 continue;
1687 if (ret != -2) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00001688 msg_pwarn("Warning: unexpected second chipset match: "
Paul Menzelab6328f2010-10-08 11:03:02 +00001689 "\"%s %s\"\n"
1690 "ignoring, please report lspci and board URL "
1691 "to flashrom@flashrom.org\n"
Stefan Reinauerbf282b12011-03-29 21:41:41 +00001692 "with \'CHIPSET: your board name\' in the "
Paul Menzelab6328f2010-10-08 11:03:02 +00001693 "subject line.\n",
Michael Karcher89bed6d2010-06-13 10:16:12 +00001694 chipset_enables[i].vendor_name,
1695 chipset_enables[i].device_name);
1696 continue;
1697 }
Stefan Taunerec8c2482011-07-21 19:59:34 +00001698 msg_pinfo("Found chipset \"%s %s\"",
1699 chipset_enables[i].vendor_name,
1700 chipset_enables[i].device_name);
Stefan Tauner716e0982011-07-25 20:38:52 +00001701 msg_pdbg(" with PCI ID %04x:%04x",
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001702 chipset_enables[i].vendor_id,
1703 chipset_enables[i].device_id);
Stefan Taunerec8c2482011-07-21 19:59:34 +00001704 msg_pinfo(". ");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001705
Stefan Taunerec8c2482011-07-21 19:59:34 +00001706 if (chipset_enables[i].status == NT) {
1707 msg_pinfo("\nThis chipset is marked as untested. If "
1708 "you are using an up-to-date version\nof "
Stefan Tauner2abab942012-04-27 20:41:23 +00001709 "flashrom *and* were (not) able to "
1710 "successfully update your firmware with it,\n"
1711 "then please email a report to "
1712 "flashrom@flashrom.org including a verbose "
1713 "(-V) log.\nThank you!\n");
Stefan Taunerec8c2482011-07-21 19:59:34 +00001714 }
1715 msg_pinfo("Enabling flash write... ");
Uwe Hermann05fab752009-05-16 23:42:17 +00001716 ret = chipset_enables[i].doit(dev,
1717 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001718 if (ret == NOT_DONE_YET) {
1719 ret = -2;
1720 msg_pinfo("OK - searching further chips.\n");
1721 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001722 msg_pinfo("FAILED!\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001723 else if (ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001724 msg_pinfo("OK.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001725 else if (ret == ERROR_NONFATAL)
Michael Karchera4448d92010-07-22 18:04:15 +00001726 msg_pinfo("PROBLEMS, continuing anyway\n");
Tadas Slotkusad470342011-09-03 17:15:00 +00001727 if (ret == ERROR_FATAL) {
1728 msg_perr("FATAL ERROR!\n");
1729 return ret;
1730 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001731 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001732
Uwe Hermanna7e05482007-05-09 10:17:44 +00001733 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001734}