blob: 3c353d5402d5b92865b3a1c3ebbdedf7ba419cb8 [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Ollie Lho184a4042005-11-26 21:55:36 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000011 *
Uwe Hermannd1107642007-08-29 17:52:32 +000012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22/*
23 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000024 */
25
Lane Brooksd54958a2007-11-13 16:45:22 +000026#define _LARGEFILE64_SOURCE
27
Ollie Lhocbbf1252004-03-17 22:22:08 +000028#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000029#include <string.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000030#include <sys/types.h>
31#include <sys/stat.h>
32#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033#include "flash.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000034
Stefan Reinauer9a6d1762008-12-03 21:24:40 +000035unsigned long flashbase = 0;
36
Stefan Reinauer2cb94e12008-06-30 23:45:22 +000037/**
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +000038 * flashrom defaults to Parallel/LPC/FWH flash devices. If a known host
39 * controller is found, the init routine sets the buses_supported bitfield to
40 * contain the supported buses for that controller.
Stefan Reinauer2cb94e12008-06-30 23:45:22 +000041 */
42
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +000043enum chipbustype buses_supported = CHIP_BUSTYPE_NONSPI;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +000044
Carl-Daniel Hailfinger115d3902009-10-31 01:53:09 +000045/**
46 * Programmers supporting multiple buses can have differing size limits on
47 * each bus. Store the limits for each bus in a common struct.
48 */
49struct decode_sizes max_rom_decode = {
50 .parallel = 0xffffffff,
51 .lpc = 0xffffffff,
52 .fwh = 0xffffffff,
53 .spi = 0xffffffff
54};
55
FENG yu ningc05a2952008-12-08 18:16:58 +000056extern int ichspi_lock;
57
Uwe Hermann372eeb52007-12-04 21:49:06 +000058static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000059{
60 uint8_t tmp;
61
Uwe Hermann372eeb52007-12-04 21:49:06 +000062 /*
63 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
64 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
65 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000066 tmp = pci_read_byte(dev, 0x47);
67 tmp |= 0x46;
68 pci_write_byte(dev, 0x47, tmp);
69
70 return 0;
71}
72
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000073static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
74{
75 uint8_t tmp;
76
77 tmp = pci_read_byte(dev, 0xd0);
78 tmp |= 0xf8;
79 pci_write_byte(dev, 0xd0, tmp);
80
81 return 0;
82}
83
84static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
85{
86 uint8_t new, newer;
87
88 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
89 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
90 new = pci_read_byte(dev, 0x40);
91 new &= (~0x04); /* No idea why we clear bit 2. */
92 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
93 pci_write_byte(dev, 0x40, new);
94 newer = pci_read_byte(dev, 0x40);
95 if (newer != new) {
96 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
97 printf_debug("Stuck at 0x%x\n", newer);
98 return -1;
99 }
100 return 0;
101}
102
103static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
104{
105 struct pci_dev *sbdev;
106
107 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
108 if (!sbdev)
109 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
110 if (!sbdev)
111 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
112 if (!sbdev)
113 fprintf(stderr, "No southbridge found for %s!\n", name);
114 if (sbdev)
115 printf_debug("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
116 sbdev->vendor_id, sbdev->device_id,
117 sbdev->bus, sbdev->dev, sbdev->func);
118 return sbdev;
119}
120
121static int enable_flash_sis501(struct pci_dev *dev, const char *name)
122{
123 uint8_t tmp;
124 int ret = 0;
125 struct pci_dev *sbdev;
126
127 sbdev = find_southbridge(dev->vendor_id, name);
128 if (!sbdev)
129 return -1;
130
131 ret = enable_flash_sis_mapping(sbdev, name);
132
133 tmp = sio_read(0x22, 0x80);
134 tmp &= (~0x20);
135 tmp |= 0x4;
136 sio_write(0x22, 0x80, tmp);
137
138 tmp = sio_read(0x22, 0x70);
139 tmp &= (~0x20);
140 tmp |= 0x4;
141 sio_write(0x22, 0x70, tmp);
142
143 return ret;
144}
145
146static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
147{
148 uint8_t tmp;
149 int ret = 0;
150 struct pci_dev *sbdev;
151
152 sbdev = find_southbridge(dev->vendor_id, name);
153 if (!sbdev)
154 return -1;
155
156 ret = enable_flash_sis_mapping(sbdev, name);
157
158 tmp = sio_read(0x22, 0x50);
159 tmp &= (~0x20);
160 tmp |= 0x4;
161 sio_write(0x22, 0x50, tmp);
162
163 return ret;
164}
165
166static int enable_flash_sis5596(struct pci_dev *dev, const char *name)
167{
168 int ret;
169
170 ret = enable_flash_sis5511(dev, name);
171
172 /* FIXME: Needs same superio handling as enable_flash_sis630 */
173 return ret;
174}
175
176static int enable_flash_sis530(struct pci_dev *dev, const char *name)
177{
178 uint8_t new, newer;
179 int ret = 0;
180 struct pci_dev *sbdev;
181
182 sbdev = find_southbridge(dev->vendor_id, name);
183 if (!sbdev)
184 return -1;
185
186 ret = enable_flash_sis_mapping(sbdev, name);
187
188 new = pci_read_byte(sbdev, 0x45);
189 new &= (~0x20);
190 new |= 0x4;
191 pci_write_byte(sbdev, 0x45, new);
192 newer = pci_read_byte(dev, 0x45);
193 if (newer != new) {
194 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
195 printf_debug("Stuck at 0x%x\n", newer);
196 ret = -1;
197 }
198
199 return ret;
200}
201
202static int enable_flash_sis540(struct pci_dev *dev, const char *name)
203{
204 uint8_t new, newer;
205 int ret = 0;
206 struct pci_dev *sbdev;
207
208 sbdev = find_southbridge(dev->vendor_id, name);
209 if (!sbdev)
210 return -1;
211
212 ret = enable_flash_sis_mapping(sbdev, name);
213
214 new = pci_read_byte(sbdev, 0x45);
215 new &= (~0x80);
216 new |= 0x40;
217 pci_write_byte(sbdev, 0x45, new);
218 newer = pci_read_byte(dev, 0x45);
219 if (newer != new) {
220 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
221 printf_debug("Stuck at 0x%x\n", newer);
222 ret = -1;
223 }
224
225 return ret;
226}
227
Uwe Hermann372eeb52007-12-04 21:49:06 +0000228static int enable_flash_sis630(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000229{
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000230 uint8_t tmp;
231 uint16_t siobase;
232 int ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000233
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000234 ret = enable_flash_sis540(dev, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000235
Uwe Hermann372eeb52007-12-04 21:49:06 +0000236 /* The same thing on SiS 950 Super I/O side... */
237
238 /* First probe for Super I/O on config port 0x2e. */
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000239 siobase = 0x2e;
240 enter_conf_mode_ite(siobase);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000241
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000242 if (INB(siobase + 1) != 0x87) {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000243 /* If that failed, try config port 0x4e. */
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000244 siobase = 0x4e;
245 enter_conf_mode_ite(siobase);
246 if (INB(siobase + 1) != 0x87) {
247 printf("Can not find SuperI/O.\n");
Ollie Lhocbbf1252004-03-17 22:22:08 +0000248 return -1;
249 }
Ollie Lhocbbf1252004-03-17 22:22:08 +0000250 }
251
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000252 /* Enable flash mapping. Works for most old ITE style SuperI/O. */
253 tmp = sio_read(siobase, 0x24);
254 tmp |= 0xfc;
255 sio_write(siobase, 0x24, tmp);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000256
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000257 exit_conf_mode_ite(siobase);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000258
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000259 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000260}
261
Uwe Hermann987942d2006-11-07 11:16:21 +0000262/* Datasheet:
263 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
264 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
265 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
266 * - Order Number: 290562-001
267 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000268static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000269{
270 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000271 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000272
Maciej Pijankaa661e152009-12-08 17:26:24 +0000273 buses_supported = CHIP_BUSTYPE_PARALLEL;
274
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000275 old = pci_read_word(dev, xbcs);
276
277 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000278 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000279 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000280 * Set bit 7: Extended BIOS Enable (PCI master accesses to
281 * FFF80000-FFFDFFFF are forwarded to ISA).
282 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
283 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
284 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
285 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
286 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
287 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
288 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000289 if (dev->device_id == 0x122e || dev->device_id == 0x7000
290 || dev->device_id == 0x1234)
291 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000292 else
293 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000294
295 if (new == old)
296 return 0;
297
298 pci_write_word(dev, xbcs, new);
299
300 if (pci_read_word(dev, xbcs) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000301 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000302 return -1;
303 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000304
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000305 return 0;
306}
307
Uwe Hermann372eeb52007-12-04 21:49:06 +0000308/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000309 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
310 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000311 */
312static int enable_flash_ich(struct pci_dev *dev, const char *name,
313 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000314{
Ollie Lho184a4042005-11-26 21:55:36 +0000315 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000316
Uwe Hermann372eeb52007-12-04 21:49:06 +0000317 /*
318 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000319 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000320 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000321 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000322
Uwe Hermann793bdcd2008-05-22 22:47:04 +0000323 printf_debug("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000324 (old & (1 << 1)) ? "en" : "dis");
325 printf_debug("BIOS Write Enable: %sabled, ",
326 (old & (1 << 0)) ? "en" : "dis");
327 printf_debug("BIOS_CNTL is 0x%x\n", old);
328
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000329 new = old | 1;
330
331 if (new == old)
332 return 0;
333
Stefan Reinauer86de2832006-03-31 11:26:55 +0000334 pci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000335
Stefan Reinauer86de2832006-03-31 11:26:55 +0000336 if (pci_read_byte(dev, bios_cntl) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000337 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000338 return -1;
339 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000340
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000341 return 0;
342}
343
Uwe Hermann372eeb52007-12-04 21:49:06 +0000344static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000345{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000346 /*
347 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
348 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
349 * FB_DEC_EN2.
350 */
Stefan Reinauereb366472006-09-06 15:48:48 +0000351 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000352}
353
Uwe Hermann372eeb52007-12-04 21:49:06 +0000354static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000355{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000356 uint32_t fwh_conf;
357 int i;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000358 char *idsel = NULL;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000359
360 /* Ignore all legacy ranges below 1 MB. */
361 /* FWH_SEL1 */
362 fwh_conf = pci_read_long(dev, 0xd0);
363 for (i = 7; i >= 0; i--)
364 printf_debug("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
365 (0x1ff8 + i) * 0x80000,
366 (0x1ff0 + i) * 0x80000,
367 (fwh_conf >> (i * 4)) & 0xf);
368 /* FWH_SEL2 */
369 fwh_conf = pci_read_word(dev, 0xd4);
370 for (i = 3; i >= 0; i--)
371 printf_debug("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
372 (0xff4 + i) * 0x100000,
373 (0xff0 + i) * 0x100000,
374 (fwh_conf >> (i * 4)) & 0xf);
375 /* FWH_DEC_EN1 */
376 fwh_conf = pci_read_word(dev, 0xd8);
377 for (i = 7; i >= 0; i--)
378 printf_debug("\n0x%08x/0x%08x FWH decode %sabled",
379 (0x1ff8 + i) * 0x80000,
380 (0x1ff0 + i) * 0x80000,
381 (fwh_conf >> (i + 0x8)) & 0x1 ? "en" : "dis");
382 for (i = 3; i >= 0; i--)
383 printf_debug("\n0x%08x/0x%08x FWH decode %sabled",
384 (0xff4 + i) * 0x100000,
385 (0xff0 + i) * 0x100000,
386 (fwh_conf >> i) & 0x1 ? "en" : "dis");
387
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000388 if (programmer_param)
389 idsel = strstr(programmer_param, "fwh_idsel=");
390
391 if (idsel) {
392 idsel += strlen("fwh_idsel=");
393 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
394
395 /* FIXME: Need to undo this on shutdown. */
396 printf("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
397 pci_write_long(dev, 0xd0, fwh_conf);
398 pci_write_word(dev, 0xd4, fwh_conf);
399 }
400
Stefan Reinauereb366472006-09-06 15:48:48 +0000401 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000402}
403
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000404#define ICH_STRAP_RSVD 0x00
405#define ICH_STRAP_SPI 0x01
406#define ICH_STRAP_PCI 0x02
407#define ICH_STRAP_LPC 0x03
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000408
Uwe Hermann394131e2008-10-18 21:14:13 +0000409static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
410{
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000411 uint32_t mmio_base;
412
413 mmio_base = (pci_read_long(dev, 0xbc)) << 8;
414 printf_debug("MMIO base at = 0x%x\n", mmio_base);
Stefan Reinauer0593f212009-01-26 01:10:48 +0000415 spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70);
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000416
Uwe Hermann394131e2008-10-18 21:14:13 +0000417 printf_debug("0x6c: 0x%04x (CLOCK/DEBUG)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000418 mmio_readw(spibar + 0x6c));
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000419
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000420 /* Not sure if it speaks all these bus protocols. */
421 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000422 spi_controller = SPI_CONTROLLER_VIA;
Rudolf Marek0c2029f2009-02-01 18:40:50 +0000423 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000424
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000425 return 0;
426}
427
Uwe Hermann394131e2008-10-18 21:14:13 +0000428static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
429 int ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000430{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000431 int ret, i;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000432 uint8_t old, new, bbs, buc;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000433 uint16_t spibar_offset, tmp2;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000434 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000435 void *rcrb;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000436 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
437 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000438 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
Uwe Hermann394131e2008-10-18 21:14:13 +0000439
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000440 /* Enable Flash Writes */
441 ret = enable_flash_ich_dc(dev, name);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000442
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000443 /* Get physical address of Root Complex Register Block */
444 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000445 printf_debug("\nRoot Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000446
447 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000448 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000449
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000450 gcs = mmio_readl(rcrb + 0x3410);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000451 printf_debug("GCS = 0x%x: ", gcs);
452 printf_debug("BIOS Interface Lock-Down: %sabled, ",
453 (gcs & 0x1) ? "en" : "dis");
454 bbs = (gcs >> 10) & 0x3;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000455 printf_debug("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000456
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000457 buc = mmio_readb(rcrb + 0x3414);
Uwe Hermann394131e2008-10-18 21:14:13 +0000458 printf_debug("Top Swap : %s\n",
459 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000460
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000461 /* It seems the ICH7 does not support SPI and LPC chips at the same
462 * time. At least not with our current code. So we prevent searching
463 * on ICH7 when the southbridge is strapped to LPC
464 */
465
466 if (ich_generation == 7 && bbs == ICH_STRAP_LPC) {
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000467 /* Not sure if it speaks LPC as well. */
468 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000469 /* No further SPI initialization required */
470 return ret;
471 }
472
473 switch (ich_generation) {
474 case 7:
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000475 buses_supported = CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000476 spi_controller = SPI_CONTROLLER_ICH7;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000477 spibar_offset = 0x3020;
478 break;
479 case 8:
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000480 /* Not sure if it speaks LPC as well. */
481 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000482 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000483 spibar_offset = 0x3020;
484 break;
485 case 9:
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000486 case 10:
Uwe Hermann394131e2008-10-18 21:14:13 +0000487 default: /* Future version might behave the same */
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000488 /* Not sure if it speaks LPC as well. */
489 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000490 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000491 spibar_offset = 0x3800;
492 break;
493 }
494
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000495 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000496 printf_debug("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000497
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000498 /* Assign Virtual Address */
Uwe Hermann394131e2008-10-18 21:14:13 +0000499 spibar = rcrb + spibar_offset;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000500
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000501 switch (spi_controller) {
502 case SPI_CONTROLLER_ICH7:
Uwe Hermann394131e2008-10-18 21:14:13 +0000503 printf_debug("0x00: 0x%04x (SPIS)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000504 mmio_readw(spibar + 0));
Uwe Hermann394131e2008-10-18 21:14:13 +0000505 printf_debug("0x02: 0x%04x (SPIC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000506 mmio_readw(spibar + 2));
Uwe Hermann394131e2008-10-18 21:14:13 +0000507 printf_debug("0x04: 0x%08x (SPIA)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000508 mmio_readl(spibar + 4));
Uwe Hermann394131e2008-10-18 21:14:13 +0000509 for (i = 0; i < 8; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000510 int offs;
511 offs = 8 + (i * 8);
Uwe Hermann394131e2008-10-18 21:14:13 +0000512 printf_debug("0x%02x: 0x%08x (SPID%d)\n", offs,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000513 mmio_readl(spibar + offs), i);
Uwe Hermann394131e2008-10-18 21:14:13 +0000514 printf_debug("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000515 mmio_readl(spibar + offs + 4), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000516 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000517 printf_debug("0x50: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000518 mmio_readl(spibar + 0x50));
Uwe Hermann394131e2008-10-18 21:14:13 +0000519 printf_debug("0x54: 0x%04x (PREOP)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000520 mmio_readw(spibar + 0x54));
Uwe Hermann394131e2008-10-18 21:14:13 +0000521 printf_debug("0x56: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000522 mmio_readw(spibar + 0x56));
Uwe Hermann394131e2008-10-18 21:14:13 +0000523 printf_debug("0x58: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000524 mmio_readl(spibar + 0x58));
Uwe Hermann394131e2008-10-18 21:14:13 +0000525 printf_debug("0x5c: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000526 mmio_readl(spibar + 0x5c));
Uwe Hermann394131e2008-10-18 21:14:13 +0000527 for (i = 0; i < 4; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000528 int offs;
529 offs = 0x60 + (i * 4);
Uwe Hermann394131e2008-10-18 21:14:13 +0000530 printf_debug("0x%02x: 0x%08x (PBR%d)\n", offs,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000531 mmio_readl(spibar + offs), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000532 }
533 printf_debug("\n");
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000534 if (mmio_readw(spibar) & (1 << 15)) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000535 printf("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000536 ichspi_lock = 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000537 }
FENG yu ningf041e9b2008-12-15 02:32:11 +0000538 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000539 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000540 case SPI_CONTROLLER_ICH9:
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000541 tmp2 = mmio_readw(spibar + 4);
FENG yu ning37179b82009-01-18 06:39:32 +0000542 printf_debug("0x04: 0x%04x (HSFS)\n", tmp2);
543 printf_debug("FLOCKDN %i, ", (tmp2 >> 15 & 1));
544 printf_debug("FDV %i, ", (tmp2 >> 14) & 1);
545 printf_debug("FDOPSS %i, ", (tmp2 >> 13) & 1);
546 printf_debug("SCIP %i, ", (tmp2 >> 5) & 1);
547 printf_debug("BERASE %i, ", (tmp2 >> 3) & 3);
548 printf_debug("AEL %i, ", (tmp2 >> 2) & 1);
549 printf_debug("FCERR %i, ", (tmp2 >> 1) & 1);
550 printf_debug("FDONE %i\n", (tmp2 >> 0) & 1);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000551
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000552 tmp = mmio_readl(spibar + 0x50);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000553 printf_debug("0x50: 0x%08x (FRAP)\n", tmp);
554 printf_debug("BMWAG %i, ", (tmp >> 24) & 0xff);
555 printf_debug("BMRAG %i, ", (tmp >> 16) & 0xff);
556 printf_debug("BRWA %i, ", (tmp >> 8) & 0xff);
557 printf_debug("BRRA %i\n", (tmp >> 0) & 0xff);
558
559 printf_debug("0x54: 0x%08x (FREG0)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000560 mmio_readl(spibar + 0x54));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000561 printf_debug("0x58: 0x%08x (FREG1)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000562 mmio_readl(spibar + 0x58));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000563 printf_debug("0x5C: 0x%08x (FREG2)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000564 mmio_readl(spibar + 0x5C));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000565 printf_debug("0x60: 0x%08x (FREG3)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000566 mmio_readl(spibar + 0x60));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000567 printf_debug("0x64: 0x%08x (FREG4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000568 mmio_readl(spibar + 0x64));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000569 printf_debug("0x74: 0x%08x (PR0)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000570 mmio_readl(spibar + 0x74));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000571 printf_debug("0x78: 0x%08x (PR1)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000572 mmio_readl(spibar + 0x78));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000573 printf_debug("0x7C: 0x%08x (PR2)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000574 mmio_readl(spibar + 0x7C));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000575 printf_debug("0x80: 0x%08x (PR3)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000576 mmio_readl(spibar + 0x80));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000577 printf_debug("0x84: 0x%08x (PR4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000578 mmio_readl(spibar + 0x84));
FENG yu ning37179b82009-01-18 06:39:32 +0000579 printf_debug("0x90: 0x%08x (SSFS, SSFC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000580 mmio_readl(spibar + 0x90));
FENG yu ning37179b82009-01-18 06:39:32 +0000581 printf_debug("0x94: 0x%04x (PREOP)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000582 mmio_readw(spibar + 0x94));
FENG yu ning37179b82009-01-18 06:39:32 +0000583 printf_debug("0x96: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000584 mmio_readw(spibar + 0x96));
FENG yu ning37179b82009-01-18 06:39:32 +0000585 printf_debug("0x98: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000586 mmio_readl(spibar + 0x98));
FENG yu ning37179b82009-01-18 06:39:32 +0000587 printf_debug("0x9C: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000588 mmio_readl(spibar + 0x9C));
FENG yu ning37179b82009-01-18 06:39:32 +0000589 printf_debug("0xA0: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000590 mmio_readl(spibar + 0xA0));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000591 printf_debug("0xB0: 0x%08x (FDOC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000592 mmio_readl(spibar + 0xB0));
FENG yu ning37179b82009-01-18 06:39:32 +0000593 if (tmp2 & (1 << 15)) {
594 printf("WARNING: SPI Configuration Lockdown activated.\n");
595 ichspi_lock = 1;
596 }
Peter Stugee8a3e4c2008-12-22 14:12:08 +0000597 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000598 break;
599 default:
600 /* Nothing */
601 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000602 }
603
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000604 old = pci_read_byte(dev, 0xdc);
605 printf_debug("SPI Read Configuration: ");
606 new = (old >> 2) & 0x3;
607 switch (new) {
608 case 0:
609 case 1:
610 case 2:
611 printf_debug("prefetching %sabled, caching %sabled, ",
Uwe Hermann394131e2008-10-18 21:14:13 +0000612 (new & 0x2) ? "en" : "dis",
613 (new & 0x1) ? "dis" : "en");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000614 break;
615 default:
616 printf_debug("invalid prefetching/caching settings, ");
617 break;
618 }
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000619
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000620 return ret;
621}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000622
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000623static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000624{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000625 return enable_flash_ich_dc_spi(dev, name, 7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000626}
627
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000628static int enable_flash_ich8(struct pci_dev *dev, const char *name)
629{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000630 return enable_flash_ich_dc_spi(dev, name, 8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000631}
632
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000633static int enable_flash_ich9(struct pci_dev *dev, const char *name)
634{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000635 return enable_flash_ich_dc_spi(dev, name, 9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000636}
637
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000638static int enable_flash_ich10(struct pci_dev *dev, const char *name)
639{
640 return enable_flash_ich_dc_spi(dev, name, 10);
641}
642
Uwe Hermann372eeb52007-12-04 21:49:06 +0000643static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000644{
Ollie Lho184a4042005-11-26 21:55:36 +0000645 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000646
Uwe Hermann394131e2008-10-18 21:14:13 +0000647 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
Bari Ari9477c4e2008-04-29 13:46:38 +0000648 pci_write_byte(dev, 0x41, 0x7f);
649
Uwe Hermannffec5f32007-08-23 16:08:21 +0000650 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000651 val = pci_read_byte(dev, 0x40);
652 val |= 0x10;
653 pci_write_byte(dev, 0x40, val);
654
655 if (pci_read_byte(dev, 0x40) != val) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000656 printf("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000657 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000658 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000659 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000660
Uwe Hermanna7e05482007-05-09 10:17:44 +0000661 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000662}
663
Uwe Hermann372eeb52007-12-04 21:49:06 +0000664static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000665{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000666 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000667
Uwe Hermann394131e2008-10-18 21:14:13 +0000668#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
669#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000670
Uwe Hermann394131e2008-10-18 21:14:13 +0000671#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
672#define ROM_WRITE_ENABLE (1 << 1)
673#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
674#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000675
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000676 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
677 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
678 * Make the configured ROM areas writable.
679 */
680 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
681 reg8 |= LOWER_ROM_ADDRESS_RANGE;
682 reg8 |= UPPER_ROM_ADDRESS_RANGE;
683 reg8 |= ROM_WRITE_ENABLE;
684 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000685
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000686 /* Set positive decode on ROM. */
687 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
688 reg8 |= BIOS_ROM_POSITIVE_DECODE;
689 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000690
Ollie Lhocbbf1252004-03-17 22:22:08 +0000691 return 0;
692}
693
Mart Raudseppe1344da2008-02-08 10:10:57 +0000694/**
695 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000696 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000697 *
698 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
699 * To enable write to NOR Boot flash for the benefit of systems that have such
700 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000701 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000702static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000703{
Uwe Hermann394131e2008-10-18 21:14:13 +0000704#define MSR_RCONF_DEFAULT 0x1808
705#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000706
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000707 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000708
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000709 /* Geode only has a single core */
710 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000711 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000712
713 msr = rdmsr(MSR_RCONF_DEFAULT);
714 if ((msr.hi >> 24) != 0x22) {
715 msr.hi &= 0xfbffffff;
716 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000717 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000718
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000719 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000720 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000721 msr.lo |= 0x08;
722 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000723
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000724 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000725
Uwe Hermann394131e2008-10-18 21:14:13 +0000726#undef MSR_RCONF_DEFAULT
727#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000728 return 0;
729}
730
Uwe Hermann372eeb52007-12-04 21:49:06 +0000731static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000732{
Ollie Lho184a4042005-11-26 21:55:36 +0000733 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000734
Ollie Lhocbbf1252004-03-17 22:22:08 +0000735 pci_write_byte(dev, 0x52, 0xee);
736
737 new = pci_read_byte(dev, 0x52);
738
739 if (new != 0xee) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000740 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000741 return -1;
742 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000743
Ollie Lhocbbf1252004-03-17 22:22:08 +0000744 return 0;
745}
746
Uwe Hermann190f8492008-10-25 18:03:50 +0000747/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000748static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000749{
Ollie Lho184a4042005-11-26 21:55:36 +0000750 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000751
Uwe Hermann372eeb52007-12-04 21:49:06 +0000752 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000753 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000754 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000755 if (new != old) {
756 pci_write_byte(dev, 0x43, new);
757 if (pci_read_byte(dev, 0x43) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000758 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000759 }
760 }
761
Uwe Hermann190f8492008-10-25 18:03:50 +0000762 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000763 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000764 new = old | 0x01;
765 if (new == old)
766 return 0;
767 pci_write_byte(dev, 0x40, new);
768
769 if (pci_read_byte(dev, 0x40) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000770 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000771 return -1;
772 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000773
Ollie Lhocbbf1252004-03-17 22:22:08 +0000774 return 0;
775}
776
Marc Jones3af487d2008-10-15 17:50:29 +0000777static int enable_flash_sb600(struct pci_dev *dev, const char *name)
778{
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000779 uint32_t tmp, prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000780 uint8_t reg;
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000781 struct pci_dev *smbus_dev;
782 int has_spi = 1;
Marc Jones3af487d2008-10-15 17:50:29 +0000783
Jason Wanga3f04be2008-11-28 21:36:51 +0000784 /* Clear ROM protect 0-3. */
785 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000786 prot = pci_read_long(dev, reg);
787 /* No protection flags for this region?*/
788 if ((prot & 0x3) == 0)
789 continue;
790 printf_debug("SB600 %s%sprotected from %u to %u\n",
791 (prot & 0x1) ? "write " : "",
792 (prot & 0x2) ? "read " : "",
793 (prot & 0xfffffc00),
794 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
795 prot &= 0xfffffffc;
796 pci_write_byte(dev, reg, prot);
797 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000798 if (prot & 0x3)
Peter Stuge19997ae2009-05-06 15:05:39 +0000799 printf("SB600 %s%sunprotect failed from %u to %u\n",
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000800 (prot & 0x1) ? "write " : "",
801 (prot & 0x2) ? "read " : "",
802 (prot & 0xfffffc00),
803 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
Jason Wanga3f04be2008-11-28 21:36:51 +0000804 }
805
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000806 /* Read SPI_BaseAddr */
807 tmp = pci_read_long(dev, 0xa0);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000808 tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000809 printf_debug("SPI base address is at 0x%x\n", tmp);
810
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000811 /* If the BAR has address 0, it is unlikely SPI is used. */
812 if (!tmp)
813 has_spi = 0;
814
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000815 if (has_spi) {
816 /* Physical memory has to be mapped at page (4k) boundaries. */
817 sb600_spibar = physmap("SB600 SPI registers", tmp & 0xfffff000,
818 0x1000);
819 /* The low bits of the SPI base address are used as offset into
820 * the mapped page.
821 */
822 sb600_spibar += tmp & 0xfff;
823
824 tmp = pci_read_long(dev, 0xa0);
825 printf_debug("AltSpiCSEnable=%i, SpiRomEnable=%i, "
826 "AbortEnable=%i\n", tmp & 0x1, (tmp & 0x2) >> 1,
827 (tmp & 0x4) >> 2);
828 tmp = (pci_read_byte(dev, 0xba) & 0x4) >> 2;
829 printf_debug("PrefetchEnSPIFromIMC=%i, ", tmp);
830
831 tmp = pci_read_byte(dev, 0xbb);
832 printf_debug("PrefetchEnSPIFromHost=%i, SpiOpEnInLpcMode=%i\n",
833 tmp & 0x1, (tmp & 0x20) >> 5);
834 tmp = mmio_readl(sb600_spibar);
835 printf_debug("SpiArbEnable=%i, SpiAccessMacRomEn=%i, "
836 "SpiHostAccessRomEn=%i, ArbWaitCount=%i, "
837 "SpiBridgeDisable=%i, DropOneClkOnRd=%i\n",
838 (tmp >> 19) & 0x1, (tmp >> 22) & 0x1,
839 (tmp >> 23) & 0x1, (tmp >> 24) & 0x7,
840 (tmp >> 27) & 0x1, (tmp >> 28) & 0x1);
841 }
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000842
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000843 /* Look for the SMBus device. */
844 smbus_dev = pci_dev_find(0x1002, 0x4385);
845
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000846 if (has_spi && !smbus_dev) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000847 fprintf(stderr, "ERROR: SMBus device not found. Not enabling SPI.\n");
848 has_spi = 0;
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000849 }
850 if (has_spi) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000851 /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */
852 /* GPIO11/SPI_DO and GPIO12/SPI_DI status */
853 reg = pci_read_byte(smbus_dev, 0xAB);
854 reg &= 0xC0;
855 printf_debug("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO");
856 printf_debug("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI");
857 if (reg != 0x00)
858 has_spi = 0;
859 /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */
860 reg = pci_read_byte(smbus_dev, 0x83);
861 reg &= 0xC0;
862 printf_debug("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD");
863 printf_debug("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000864 /* SPI_HOLD is not used on all boards, filter it out. */
865 if ((reg & 0x80) != 0x00)
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000866 has_spi = 0;
867 /* GPIO47/SPI_CLK status */
868 reg = pci_read_byte(smbus_dev, 0xA7);
869 reg &= 0x40;
870 printf_debug("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK");
871 if (reg != 0x00)
872 has_spi = 0;
873 }
874
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000875 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
876 if (has_spi) {
877 buses_supported |= CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000878 spi_controller = SPI_CONTROLLER_SB600;
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000879 }
Jason Wanga3f04be2008-11-28 21:36:51 +0000880
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000881 /* Read ROM strap override register. */
882 OUTB(0x8f, 0xcd6);
883 reg = INB(0xcd7);
884 reg &= 0x0e;
885 printf_debug("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
886 if (reg & 0x02) {
887 switch ((reg & 0x0c) >> 2) {
888 case 0x00:
889 printf_debug(": LPC");
890 break;
891 case 0x01:
892 printf_debug(": PCI");
893 break;
894 case 0x02:
895 printf_debug(": FWH");
896 break;
897 case 0x03:
898 printf_debug(": SPI");
899 break;
900 }
901 }
902 printf_debug("\n");
903
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000904 /* Force enable SPI ROM in SB600 PM register.
905 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +0000906 * But how can we know which ROM we are going to handle? So we have
907 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000908 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
909 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +0000910 */
911 /*
Jason Wanga3f04be2008-11-28 21:36:51 +0000912 OUTB(0x8f, 0xcd6);
913 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +0000914 */
Marc Jones3af487d2008-10-15 17:50:29 +0000915
916 return 0;
917}
918
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000919static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
920{
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000921 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000922
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000923 pci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000924
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000925 tmp = pci_read_byte(dev, 0x6d);
926 tmp |= 0x01;
927 pci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000928
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000929 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000930}
931
Uwe Hermann372eeb52007-12-04 21:49:06 +0000932static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000933{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000934 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000935
Uwe Hermanna7e05482007-05-09 10:17:44 +0000936 old = pci_read_byte(dev, 0x88);
937 new = old | 0xc0;
938 if (new != old) {
939 pci_write_byte(dev, 0x88, new);
940 if (pci_read_byte(dev, 0x88) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000941 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000942 }
943 }
Yinghai Lu952dfce2005-07-06 17:13:46 +0000944
Uwe Hermanna7e05482007-05-09 10:17:44 +0000945 old = pci_read_byte(dev, 0x6d);
946 new = old | 0x01;
947 if (new == old)
948 return 0;
949 pci_write_byte(dev, 0x6d, new);
950
951 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000952 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000953 return -1;
954 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000955
Uwe Hermanna7e05482007-05-09 10:17:44 +0000956 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000957}
958
Uwe Hermann372eeb52007-12-04 21:49:06 +0000959/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
960static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000961{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000962 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000963 struct pci_dev *smbusdev;
964
Uwe Hermann372eeb52007-12-04 21:49:06 +0000965 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +0000966 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000967
Uwe Hermanna7e05482007-05-09 10:17:44 +0000968 if (!smbusdev) {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000969 fprintf(stderr, "ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +0000970 exit(1);
971 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000972
Uwe Hermann372eeb52007-12-04 21:49:06 +0000973 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000974 tmp = pci_read_byte(smbusdev, 0x79);
975 tmp |= 0x01;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000976 pci_write_byte(smbusdev, 0x79, tmp);
977
Uwe Hermann372eeb52007-12-04 21:49:06 +0000978 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000979 tmp = pci_read_byte(dev, 0x48);
980 tmp |= 0x21;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000981 pci_write_byte(dev, 0x48, tmp);
982
Uwe Hermann372eeb52007-12-04 21:49:06 +0000983 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000984 tmp = INB(0xc6f);
985 OUTB(tmp, 0xeb);
986 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000987 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000988 OUTB(tmp, 0xc6f);
989 OUTB(tmp, 0xeb);
990 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000991
992 return 0;
993}
994
Uwe Hermann372eeb52007-12-04 21:49:06 +0000995static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +0000996{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000997 uint8_t old, new, byte;
998 uint16_t word;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000999
Uwe Hermann372eeb52007-12-04 21:49:06 +00001000 /* Set the 0-16 MB enable bits. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001001 byte = pci_read_byte(dev, 0x88);
1002 byte |= 0xff; /* 256K */
1003 pci_write_byte(dev, 0x88, byte);
1004 byte = pci_read_byte(dev, 0x8c);
1005 byte |= 0xff; /* 1M */
1006 pci_write_byte(dev, 0x8c, byte);
1007 word = pci_read_word(dev, 0x90);
Carl-Daniel Hailfingerdca0ab12007-10-17 22:30:07 +00001008 word |= 0x7fff; /* 16M */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001009 pci_write_word(dev, 0x90, word);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001010
Uwe Hermanna7e05482007-05-09 10:17:44 +00001011 old = pci_read_byte(dev, 0x6d);
1012 new = old | 0x01;
1013 if (new == old)
1014 return 0;
1015 pci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001016
Uwe Hermanna7e05482007-05-09 10:17:44 +00001017 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +00001018 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001019 return -1;
1020 }
Yinghai Luca782972007-01-22 20:21:17 +00001021
1022 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001023}
1024
Uwe Hermann372eeb52007-12-04 21:49:06 +00001025static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001026{
Uwe Hermanne823ee02007-06-05 15:02:18 +00001027 uint8_t byte;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001028
Uwe Hermanne823ee02007-06-05 15:02:18 +00001029 /* Set the 4MB enable bit. */
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001030 byte = pci_read_byte(dev, 0x41);
1031 byte |= 0x0e;
1032 pci_write_byte(dev, 0x41, byte);
1033
1034 byte = pci_read_byte(dev, 0x43);
Uwe Hermannffec5f32007-08-23 16:08:21 +00001035 byte |= (1 << 4);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001036 pci_write_byte(dev, 0x43, byte);
1037
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001038 return 0;
1039}
1040
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001041/**
1042 * Usually on the x86 architectures (and on other PC-like platforms like some
1043 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1044 * Elan SC520 only a small piece of the system flash is mapped there, but the
1045 * complete flash is mapped somewhere below 1G. The position can be determined
1046 * by the BOOTCS PAR register.
1047 */
1048static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1049{
1050 int i, bootcs_found = 0;
1051 uint32_t parx = 0;
1052 void *mmcr;
1053
1054 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001055 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001056
1057 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1058 * BOOTCS region (PARx[31:29] = 100b)e
1059 */
1060 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001061 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001062 if ((parx >> 29) == 4) {
1063 bootcs_found = 1;
1064 break; /* BOOTCS found */
1065 }
1066 }
1067
1068 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1069 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1070 */
1071 if (bootcs_found) {
1072 if (parx & (1 << 25)) {
1073 parx &= (1 << 14) - 1; /* Mask [13:0] */
1074 flashbase = parx << 16;
1075 } else {
1076 parx &= (1 << 18) - 1; /* Mask [17:0] */
1077 flashbase = parx << 12;
1078 }
1079 } else {
1080 printf("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
1081 }
1082
1083 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001084 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001085 return 0;
1086}
1087
Uwe Hermann4179d292009-05-08 17:50:51 +00001088/* Please keep this list alphabetically sorted by vendor/device. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001089const struct penable chipset_enables[] = {
Uwe Hermann4179d292009-05-08 17:50:51 +00001090 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
1091 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1092 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1093 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1094 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
Nils Jacobse715c7b2009-09-23 02:09:23 +00001095 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
Uwe Hermann4179d292009-05-08 17:50:51 +00001096 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1097 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
Carl-Daniel Hailfinger174962d2009-09-01 22:13:42 +00001098 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001099 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
1100 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
1101 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Carl-Daniel Hailfinger797a8342009-11-26 16:51:39 +00001102 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1103 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1104 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001105 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Uwe Hermann4179d292009-05-08 17:50:51 +00001106 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1107 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1108 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
Uwe Hermannb0039912009-05-07 13:24:49 +00001109 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001110 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1111 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1112 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1113 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001114 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1115 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001116 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001117 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001118 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1119 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1120 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001121 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1122 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Uwe Hermannb0039912009-05-07 13:24:49 +00001123 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1124 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1125 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1126 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
Uwe Hermann4179d292009-05-08 17:50:51 +00001127 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001128 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1129 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001130 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
Uwe Hermannb0039912009-05-07 13:24:49 +00001131 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001132 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1133 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001134 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1135 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001136 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001137 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1138 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
Carl-Daniel Hailfinger95baaad2009-08-21 17:26:13 +00001139 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001140 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1141 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1142 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1143 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
Luc Verhaegenaad7e672009-10-06 11:32:21 +00001144 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001145 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1146 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001147 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001148 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001149 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1150 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1151 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1152 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1153 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1154 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
1155 {0x10de, 0x0361, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1156 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1157 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1158 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1159 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1160 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1161 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
1162 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp55},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001163 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1164 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1165 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1166 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5596},
1167 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1168 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1169 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1170 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1171 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1172 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1173 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1174 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis630},
1175 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis630},
1176 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis630},
1177 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis630},
1178 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis630},
1179 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis630},
1180 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis630},
1181 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis630},
1182 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis630},
1183 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis630},
1184 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis630},
1185 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis630},
1186 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis630},
1187 {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis630},
1188 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis630},
1189 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis630},
1190 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis630},
Uwe Hermann4179d292009-05-08 17:50:51 +00001191 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
1192 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
Mateusz Murawskie6abef02009-06-18 12:42:46 +00001193 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001194 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1195 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1196 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1197 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Arjan Koers8dfea832009-06-15 00:03:37 +00001198 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
Uwe Hermann3e0774d2009-09-25 01:05:06 +00001199 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Uwe Hermann4179d292009-05-08 17:50:51 +00001200 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1201 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
Uwe Hermann05fab752009-05-16 23:42:17 +00001202
1203 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001204};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001205
Uwe Hermanna7e05482007-05-09 10:17:44 +00001206int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001207{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001208 struct pci_dev *dev = 0;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001209 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001210 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001211
Uwe Hermann372eeb52007-12-04 21:49:06 +00001212 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001213 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1214 dev = pci_dev_find(chipset_enables[i].vendor_id,
1215 chipset_enables[i].device_id);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001216 if (dev)
1217 break;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001218 }
1219
Uwe Hermanna7e05482007-05-09 10:17:44 +00001220 if (dev) {
Uwe Hermannb0039912009-05-07 13:24:49 +00001221 printf("Found chipset \"%s %s\", enabling flash write... ",
Uwe Hermann05fab752009-05-16 23:42:17 +00001222 chipset_enables[i].vendor_name,
1223 chipset_enables[i].device_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001224
Uwe Hermann05fab752009-05-16 23:42:17 +00001225 ret = chipset_enables[i].doit(dev,
1226 chipset_enables[i].device_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001227 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +00001228 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001229 else
Uwe Hermannac309342007-10-10 17:42:20 +00001230 printf("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001231 }
Uwe Hermann1432a602009-06-28 23:26:37 +00001232 printf("This chipset supports the following protocols: %s.\n",
Uwe Hermann9899cad2009-06-28 21:47:57 +00001233 flashbuses_to_text(buses_supported));
Uwe Hermanna7e05482007-05-09 10:17:44 +00001234
1235 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001236}