blob: b5eb63f5106820c44339c5af38f9a6f26bf68a20 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Mart Raudseppfaa62fb2008-02-20 11:11:18 +000028#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000030
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000032/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000035/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000037{
Andriy Gapon65c1b862008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000040}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000041
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000042/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000044{
Andriy Gapon65c1b862008-05-22 13:22:45 +000045 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000046}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000047
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000050{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000053}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000054
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000056{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000059}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000060
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000062{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000063 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000064
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000068}
69
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
Uwe Hermannffec5f32007-08-23 16:08:21 +000099/**
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
102
103static int fdc37b787_gpio50_raise(uint16_t port, const char * name)
104{
105 uint8_t id, val;
106
107 OUTB(0x55, port); /* enter conf mode */
108 id = sio_read(port, 0x20);
109 if (id != 0x44) {
110 fprintf(stderr, "\nERROR: %s: FDC37B787: Wrong ID 0x%02X.\n",
111 name, id);
112 OUTB(0xAA, port); /* leave conf mode */
113 return -1;
114 }
115
116 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
117
118 val = sio_read(port, 0xC8); /* GP50 */
119 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
120 {
121 fprintf(stderr, "\nERROR: %s: GPIO50 mode 0x%02X unexpected.\n",
122 name, val);
123 OUTB(0xAA, port);
124 return -1;
125 }
126
127 sio_mask(port, 0xF9, 0x01, 0x01);
128
129 OUTB(0xAA, port); /* Leave conf mode */
130 return 0;
131}
132
133/**
134 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
135 */
136static int fdc37b787_gpio50_raise_3f0(const char *name)
137{
138 return fdc37b787_gpio50_raise(0x3f0, name);
139}
140
141/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000142 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000143 *
144 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000145 * - Agami Aruma
146 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000147 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000148static int w83627hf_gpio24_raise(uint16_t port, const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000149{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000150 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000151
Uwe Hermann372eeb52007-12-04 21:49:06 +0000152 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000153 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000154 msg_perr("\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000155 name, sio_read(port, 0x20));
156 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000157 return -1;
158 }
159
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000160 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000161 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000162
Uwe Hermann372eeb52007-12-04 21:49:06 +0000163 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000164 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000165
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000166 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
167 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
168 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
169 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000170
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000171 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000172
173 return 0;
174}
175
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000176static int w83627hf_gpio24_raise_2e(const char *name)
177{
Mondrian nuessle197d6cd2009-04-09 14:28:36 +0000178 return w83627hf_gpio24_raise(0x2e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000179}
180
181/**
182 * Winbond W83627THF: GPIO 4, bit 4
183 *
184 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000185 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000186 * - MSI K8N-NEO3
187 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000188static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000189{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000190 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000191
192 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000193 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000194 msg_perr("\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000195 name, sio_read(port, 0x20));
196 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000197 return -1;
198 }
199
200 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
201
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000202 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
203 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
204 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
205 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
206 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000207
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000208 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000209
210 return 0;
211}
212
Peter Stugecce26822008-07-21 17:48:40 +0000213static int w83627thf_gpio4_4_raise_2e(const char *name)
214{
215 return w83627thf_gpio4_4_raise(0x2e, name);
216}
217
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000218static int w83627thf_gpio4_4_raise_4e(const char *name)
219{
Uwe Hermann372eeb52007-12-04 21:49:06 +0000220 return w83627thf_gpio4_4_raise(0x4e, name);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000221}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000222
Uwe Hermannffec5f32007-08-23 16:08:21 +0000223/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000224 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000225 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000226static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000227{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000228 w836xx_ext_enter(port);
229 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000230 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000231 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000232 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000233 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000234}
235
236/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000237 * Suited for:
238 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
239 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
240 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
241 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
242 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000243 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000244static int w836xx_memw_enable_2e(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000245{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000246 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000247
Luc Verhaegen73d21192009-12-23 00:54:26 +0000248 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000249}
250
Luc Verhaegen21f54962010-01-20 14:45:07 +0000251/**
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000252 * Suited for:
253 * - Termtek TK-3370 (rev. 2.5b)
254 */
255static int w836xx_memw_enable_4e(const char *name)
256{
257 w836xx_memw_enable(0x4E);
258
259 return 0;
260}
261
262/**
Luc Verhaegen21f54962010-01-20 14:45:07 +0000263 *
264 */
265static int it8705f_write_enable(uint8_t port, const char *name)
266{
267 enter_conf_mode_ite(port);
268 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
269 exit_conf_mode_ite(port);
270
271 return 0;
272}
273
274/**
275 * Suited for:
276 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
277 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
278 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
279 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
280 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
281 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
282 *
Uwe Hermann43959702010-03-13 17:28:29 +0000283 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000284 */
285static int it8705f_write_enable_2e(const char *name)
286{
287 return it8705f_write_enable(0x2e, name);
288}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000289
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000290static int pc87360_gpio_set(uint8_t gpio, int raise)
291{
292 static const int bankbase[] = {0, 4, 8, 10, 12};
293 int gpio_bank = gpio / 8;
294 int gpio_pin = gpio % 8;
295 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000296 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000297
Uwe Hermann43959702010-03-13 17:28:29 +0000298 if (gpio_bank > 4) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000299 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000300 return -1;
301 }
302
303 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000304 if (id != 0xE1) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000305 msg_perr("PC87360: unexpected ID %02x\n", id);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000306 return -1;
307 }
308
Uwe Hermann43959702010-03-13 17:28:29 +0000309 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000310 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000311 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000312 msg_perr("PC87360: invalid GPIO base address %04x\n",
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000313 baseport);
314 return -1;
315 }
316 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000317 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000318 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
319
320 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000321 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000322 val |= 1 << gpio_pin;
323 else
324 val &= ~(1 << gpio_pin);
325 OUTB(val, baseport + bankbase[gpio_bank]);
326
327 return 0;
328}
329
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000330/**
331 * VT823x: Set one of the GPIO pins.
332 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000333static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000334{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000335 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000336 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000337 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000338
Luc Verhaegen73d21192009-12-23 00:54:26 +0000339 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
340 switch (dev->device_id) {
341 case 0x3177: /* VT8235 */
342 case 0x3227: /* VT8237R */
343 case 0x3337: /* VT8237A */
344 break;
345 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000346 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000347 return -1;
348 }
349
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000350 if ((gpio >= 12) && (gpio <= 15)) {
351 /* GPIO12-15 -> output */
352 val = pci_read_byte(dev, 0xE4);
353 val |= 0x10;
354 pci_write_byte(dev, 0xE4, val);
355 } else if (gpio == 9) {
356 /* GPIO9 -> Output */
357 val = pci_read_byte(dev, 0xE4);
358 val |= 0x20;
359 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000360 } else if (gpio == 5) {
361 val = pci_read_byte(dev, 0xE4);
362 val |= 0x01;
363 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000364 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000365 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000366 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000367 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000368 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000369
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000370 /* We need the I/O Base Address for this board's flash enable. */
371 base = pci_read_word(dev, 0x88) & 0xff80;
372
David Bartleyf58d3642009-12-09 07:53:01 +0000373 offset = 0x4C + gpio / 8;
374 bit = 0x01 << (gpio % 8);
375
376 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000377 if (raise)
378 val |= bit;
379 else
380 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000381 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000382
Uwe Hermanna7e05482007-05-09 10:17:44 +0000383 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000384}
385
Uwe Hermannffec5f32007-08-23 16:08:21 +0000386/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000387 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000388 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000389static int via_vt823x_gpio5_raise(const char *name)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000390{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000391 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
392 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000393}
394
395/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000396 * Suited for VIA EPIA N & NL.
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000397 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000398static int via_vt823x_gpio9_raise(const char *name)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000399{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000400 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000401}
402
403/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000404 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
Luc Verhaegen73d21192009-12-23 00:54:26 +0000405 *
406 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
407 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000408 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000409static int via_vt823x_gpio15_raise(const char *name)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000410{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000411 return via_vt823x_gpio_set(15, 1);
412}
413
414/**
415 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
416 *
417 * Suited for:
418 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
419 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
420 */
421static int board_msi_kt4v(const char *name)
422{
423 int ret;
424
425 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000426 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000427
Luc Verhaegen73d21192009-12-23 00:54:26 +0000428 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000429}
430
431/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000432 * Suited for ASUS P5A.
433 *
434 * This is rather nasty code, but there's no way to do this cleanly.
435 * We're basically talking to some unknown device on SMBus, my guess
436 * is that it is the Winbond W83781D that lives near the DIP BIOS.
437 */
Luc Verhaegen6b141752007-05-20 16:16:13 +0000438static int board_asus_p5a(const char *name)
439{
440 uint8_t tmp;
441 int i;
442
443#define ASUSP5A_LOOP 5000
444
Andriy Gapon65c1b862008-05-22 13:22:45 +0000445 OUTB(0x00, 0xE807);
446 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000447
Andriy Gapon65c1b862008-05-22 13:22:45 +0000448 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000449
450 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000451 OUTB(0xE1, 0xFF);
452 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000453 break;
454 }
455
456 if (i == ASUSP5A_LOOP) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000457 msg_perr("%s: Unable to contact device.\n", name);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000458 return -1;
459 }
460
Andriy Gapon65c1b862008-05-22 13:22:45 +0000461 OUTB(0x20, 0xE801);
462 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000463
Andriy Gapon65c1b862008-05-22 13:22:45 +0000464 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000465
466 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000467 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000468 if (tmp & 0x70)
469 break;
470 }
471
472 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000473 msg_perr("%s: failed to read device.\n", name);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000474 return -1;
475 }
476
Andriy Gapon65c1b862008-05-22 13:22:45 +0000477 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000478 tmp &= ~0x02;
479
Andriy Gapon65c1b862008-05-22 13:22:45 +0000480 OUTB(0x00, 0xE807);
481 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000482
Andriy Gapon65c1b862008-05-22 13:22:45 +0000483 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000484
Andriy Gapon65c1b862008-05-22 13:22:45 +0000485 OUTB(0xFF, 0xE800);
486 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000487
Andriy Gapon65c1b862008-05-22 13:22:45 +0000488 OUTB(0x20, 0xE801);
489 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000490
Andriy Gapon65c1b862008-05-22 13:22:45 +0000491 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000492
493 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000494 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000495 if (tmp & 0x70)
496 break;
497 }
498
499 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000500 msg_perr("%s: failed to write to device.\n", name);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000501 return -1;
502 }
503
504 return 0;
505}
506
Luc Verhaegena7e30502009-12-09 11:39:02 +0000507/*
508 * Set GPIO lines in the Broadcom HT-1000 southbridge.
509 *
510 * It's not a Super I/O but it uses the same index/data port method.
511 */
512static int board_hp_dl145_g3_enable(const char *name)
513{
514 /* GPIO 0 reg from PM regs */
515 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
516 sio_mask(0xcd6, 0x44, 0x24, 0x24);
517
518 return 0;
519}
520
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000521static int board_ibm_x3455(const char *name)
522{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000523 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000524 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000525
526 return 0;
527}
528
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000529/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000530 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000531 */
532static int board_shuttle_fn25(const char *name)
533{
534 struct pci_dev *dev;
535
536 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
537 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000538 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000539 return -1;
540 }
541
542 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
543 pci_write_byte(dev, 0x92, 0);
544
545 return 0;
546}
547
548/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000549 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000550 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000551static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000552{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000553 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000554 uint16_t base;
555 uint8_t tmp;
556
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000557 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000558 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000559 return -1;
560 }
561
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000562 /* First, check the ISA Bridge */
563 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000564 switch (dev->device_id) {
565 case 0x0030: /* CK804 */
566 case 0x0050: /* MCP04 */
567 case 0x0060: /* MCP2 */
568 break;
569 default:
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000570 /* Newer MCPs use the SMBus Controller */
571 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
572 switch (dev->device_id) {
573 case 0x0264: /* MCP51 */
574 break;
575 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000576 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000577 return -1;
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000578 }
579 break;
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000580 }
581
582 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
583 base += 0xC0;
584
585 tmp = INB(base + gpio);
586 tmp &= ~0x0F; /* null lower nibble */
587 tmp |= 0x04; /* gpio -> output. */
588 if (raise)
589 tmp |= 0x01;
590 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000591
592 return 0;
593}
594
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000595/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000596 * Suited for ASUS A8N-LA: nVidia MCP51.
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000597 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000598 */
599static int nvidia_mcp_gpio0_raise(const char *name)
600{
601 return nvidia_mcp_gpio_set(0x00, 1);
602}
603
604/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000605 * Suited for Abit KN8 Ultra: nVidia CK804.
606 */
607static int nvidia_mcp_gpio2_lower(const char *name)
608{
609 return nvidia_mcp_gpio_set(0x02, 0);
610}
611
612/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000613 * Suited for MSI K8N Neo4: NVIDIA CK804.
614 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000615 */
616static int nvidia_mcp_gpio2_raise(const char *name)
617{
618 return nvidia_mcp_gpio_set(0x02, 1);
619}
620
621/**
Michael Karcher8f10d242010-04-11 21:01:06 +0000622 * Suited for Abit NF7-S: NVIDIA CK804.
623 */
624static int nvidia_mcp_gpio8_raise(const char *name)
625{
626 return nvidia_mcp_gpio_set(0x08, 1);
627}
628
629/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000630 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
631 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000632static int nvidia_mcp_gpio10_raise(const char *name)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000633{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000634 return nvidia_mcp_gpio_set(0x10, 1);
635}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000636
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000637/**
638 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
639 */
640static int nvidia_mcp_gpio21_raise(const char *name)
641{
642 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000643}
644
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000645/**
646 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
647 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000648static int nvidia_mcp_gpio31_raise(const char *name)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000649{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000650 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000651}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000652
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000653/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000654 * Suited for Artec Group DBE61 and DBE62.
655 */
656static int board_artecgroup_dbe6x(const char *name)
657{
658#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
659#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
660#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
661#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
662#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
663#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
664#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
665#define DBE6x_BOOT_LOC_FLASH (2)
666#define DBE6x_BOOT_LOC_FWHUB (3)
667
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000668 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000669 unsigned long boot_loc;
670
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000671 /* Geode only has a single core */
672 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000673 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000674
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000675 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000676
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000677 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000678 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
679 boot_loc = DBE6x_BOOT_LOC_FWHUB;
680 else
681 boot_loc = DBE6x_BOOT_LOC_FLASH;
682
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000683 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
684 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000685 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000686
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000687 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000688
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000689 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000690
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000691 return 0;
692}
693
Uwe Hermann93f66db2008-05-22 21:19:38 +0000694/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000695 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000696 */
697static int intel_piix4_gpo_set(unsigned int gpo, int raise)
698{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000699 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000700 struct pci_dev *dev;
701 uint32_t tmp, base;
702
703 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
704 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000705 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000706 return -1;
707 }
708
709 /* sanity check */
710 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000711 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000712 return -1;
713 }
714
715 /* these are dual function pins which are most likely in use already */
716 if (((gpo >= 1) && (gpo <= 7)) ||
717 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000718 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000719 return -1;
720 }
721
722 /* dual function that need special enable. */
723 if ((gpo >= 22) && (gpo <= 26)) {
724 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
725 switch (gpo) {
726 case 22: /* XBUS: XDIR#/GPO22 */
727 case 23: /* XBUS: XOE#/GPO23 */
728 tmp |= 1 << 28;
729 break;
730 case 24: /* RTCSS#/GPO24 */
731 tmp |= 1 << 29;
732 break;
733 case 25: /* RTCALE/GPO25 */
734 tmp |= 1 << 30;
735 break;
736 case 26: /* KBCSS#/GPO26 */
737 tmp |= 1 << 31;
738 break;
739 }
740 pci_write_long(dev, 0xB0, tmp);
741 }
742
743 /* GPO {0,8,27,28,30} are always available. */
744
745 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
746 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000747 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000748 return -1;
749 }
750
751 /* PM IO base */
752 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
753
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000754 gpo_byte = gpo >> 3;
755 gpo_bit = gpo & 7;
756 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000757 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000758 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000759 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000760 tmp &= ~(0x01 << gpo_bit);
761 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000762
763 return 0;
764}
765
766/**
767 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
768 */
769static int board_epox_ep_bx3(const char *name)
770{
771 return intel_piix4_gpo_set(22, 1);
772}
773
774/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000775 * Suited for Intel SE440BX-2
776 */
777static int intel_piix4_gpo27_lower(const char *name)
778{
779 return intel_piix4_gpo_set(27, 0);
780}
781
782/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000783 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000784 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000785static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000786{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000787 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000788 static struct {
789 uint16_t id;
790 uint8_t base_reg;
791 uint32_t bank0;
792 uint32_t bank1;
793 uint32_t bank2;
794 } intel_ich_gpio_table[] = {
795 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
796 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
797 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
798 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
799 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
800 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
801 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
802 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
803 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
804 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
805 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
806 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
807 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
808 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
809 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
810 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
811 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
812 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
813 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
814 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
815 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
816 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
817 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
818 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
819 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
820 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
821 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
822 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
823 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
824 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
825 {0, 0, 0, 0, 0} /* end marker */
826 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000827
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000828 struct pci_dev *dev;
829 uint16_t base;
830 uint32_t tmp;
831 int i, allowed;
832
833 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000834 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000835 uint16_t device_class;
836 /* libpci before version 2.2.4 does not store class info. */
837 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000838 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000839 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000840 /* Is this device in our list? */
841 for (i = 0; intel_ich_gpio_table[i].id; i++)
842 if (dev->device_id == intel_ich_gpio_table[i].id)
843 break;
844
845 if (intel_ich_gpio_table[i].id)
846 break;
847 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000848 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000849
Uwe Hermann93f66db2008-05-22 21:19:38 +0000850 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000851 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000852 return -1;
853 }
854
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000855 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
856 strapped to zero. From some mobile ICH9 version on, this becomes
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000857 6:1. The mask below catches all. */
858 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000859
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000860 /* check whether the line is allowed */
861 if (gpio < 32)
862 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
863 else if (gpio < 64)
864 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
865 else
866 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
867
868 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000869 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000870 " setting GPIO%02d\n", gpio);
871 return -1;
872 }
873
Sean Nelson316a29f2010-05-07 20:09:04 +0000874 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000875 raise ? "Rais" : "Dropp", gpio);
876
877 if (gpio < 32) {
878 /* Set line to GPIO */
879 tmp = INL(base);
880 /* ICH/ICH0 multiplexes 27/28 on the line set. */
881 if ((gpio == 28) &&
882 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
883 tmp |= 1 << 27;
884 else
885 tmp |= 1 << gpio;
886 OUTL(tmp, base);
887
888 /* As soon as we are talking to ICH8 and above, this register
889 decides whether we can set the gpio or not. */
890 if (dev->device_id > 0x2800) {
891 tmp = INL(base);
892 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000893 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000894 " does not allow setting GPIO%02d\n",
895 gpio);
896 return -1;
897 }
898 }
899
900 /* Set GPIO to OUTPUT */
901 tmp = INL(base + 0x04);
902 tmp &= ~(1 << gpio);
903 OUTL(tmp, base + 0x04);
904
905 /* Raise GPIO line */
906 tmp = INL(base + 0x0C);
907 if (raise)
908 tmp |= 1 << gpio;
909 else
910 tmp &= ~(1 << gpio);
911 OUTL(tmp, base + 0x0C);
912 } else if (gpio < 64) {
913 gpio -= 32;
914
915 /* Set line to GPIO */
916 tmp = INL(base + 0x30);
917 tmp |= 1 << gpio;
918 OUTL(tmp, base + 0x30);
919
920 /* As soon as we are talking to ICH8 and above, this register
921 decides whether we can set the gpio or not. */
922 if (dev->device_id > 0x2800) {
923 tmp = INL(base + 30);
924 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000925 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000926 " does not allow setting GPIO%02d\n",
927 gpio + 32);
928 return -1;
929 }
930 }
931
932 /* Set GPIO to OUTPUT */
933 tmp = INL(base + 0x34);
934 tmp &= ~(1 << gpio);
935 OUTL(tmp, base + 0x34);
936
937 /* Raise GPIO line */
938 tmp = INL(base + 0x38);
939 if (raise)
940 tmp |= 1 << gpio;
941 else
942 tmp &= ~(1 << gpio);
943 OUTL(tmp, base + 0x38);
944 } else {
945 gpio -= 64;
946
947 /* Set line to GPIO */
948 tmp = INL(base + 0x40);
949 tmp |= 1 << gpio;
950 OUTL(tmp, base + 0x40);
951
952 tmp = INL(base + 40);
953 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000954 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000955 "not allow setting GPIO%02d\n", gpio + 64);
956 return -1;
957 }
958
959 /* Set GPIO to OUTPUT */
960 tmp = INL(base + 0x44);
961 tmp &= ~(1 << gpio);
962 OUTL(tmp, base + 0x44);
963
964 /* Raise GPIO line */
965 tmp = INL(base + 0x48);
966 if (raise)
967 tmp |= 1 << gpio;
968 else
969 tmp &= ~(1 << gpio);
970 OUTL(tmp, base + 0x48);
971 }
Uwe Hermann93f66db2008-05-22 21:19:38 +0000972
973 return 0;
974}
975
976/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000977 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +0000978 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000979 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000980static int intel_ich_gpio16_raise(const char *name)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000981{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000982 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +0000983}
984
Peter Stuge09c13332009-02-02 22:55:26 +0000985/**
James Lancaster998c9dc2010-03-19 22:39:24 +0000986 * Suited for ASUS A8JM: Intel 945 + ICH7
987 */
988static int intel_ich_gpio34_raise(const char *name)
989{
990 return intel_ich_gpio_set(34, 1);
991}
992
993/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000994 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000995 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000996static int intel_ich_gpio19_raise(const char *name)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000997{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000998 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +0000999}
1000
1001/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001002 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001003 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1004 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1005 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +00001006 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001007static int intel_ich_gpio21_raise(const char *name)
Peter Stuge09c13332009-02-02 22:55:26 +00001008{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001009 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001010}
1011
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001012/**
Michael Karcher03b80e92010-03-07 16:32:32 +00001013 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001014 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1015 * - ASUS P4B533-E: socket478 + 845E + ICH4
1016 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001017 */
1018static int intel_ich_gpio22_raise(const char *name)
1019{
1020 return intel_ich_gpio_set(22, 1);
1021}
1022
1023/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001024 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1025 */
1026
1027static int board_hp_vl400(const char *name)
1028{
1029 int ret;
1030 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1031 if (!ret)
1032 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1033 if (!ret)
1034 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1035 return ret;
1036}
1037
1038/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001039 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001040 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001041 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001042 */
1043static int intel_ich_gpio23_raise(const char *name)
1044{
1045 return intel_ich_gpio_set(23, 1);
1046}
1047
1048/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001049 * Suited for IBase MB899: i945GM + ICH7.
1050 */
1051static int intel_ich_gpio26_raise(const char *name)
1052{
1053 return intel_ich_gpio_set(26, 1);
1054}
1055
1056/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001057 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1058 */
1059static int board_acorp_6a815epd(const char *name)
1060{
1061 int ret;
1062
1063 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1064 ret = intel_ich_gpio_set(22, 1);
1065 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1066 ret = intel_ich_gpio_set(23, 1);
1067
1068 return ret;
1069}
1070
1071/**
1072 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1073 */
Stefan Reinauerac378972008-03-17 22:59:40 +00001074static int board_kontron_986lcd_m(const char *name)
1075{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001076 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001077
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001078 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1079 if (!ret)
1080 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001081
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001082 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001083}
1084
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001085/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001086 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1087 */
Michael Karcher06477332010-03-19 22:49:09 +00001088static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001089{
Michael Karcher06477332010-03-19 22:49:09 +00001090 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001091 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001092 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001093
1094 /* VT82C686 Power management */
1095 dev = pci_dev_find(0x1106, 0x3057);
1096 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001097 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001098 return -1;
1099 }
1100
Sean Nelson316a29f2010-05-07 20:09:04 +00001101 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001102 raise ? "Rais" : "Dropp", gpio);
1103
1104 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001105 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001106 switch(gpio)
1107 {
1108 case 0:
1109 tmp &= ~0x03;
1110 break;
1111 case 1:
1112 tmp |= 0x04;
1113 break;
1114 case 2:
1115 tmp |= 0x08;
1116 break;
1117 case 3:
1118 tmp |= 0x10;
1119 break;
1120 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001121 pci_write_byte(dev, 0x54, tmp);
1122
1123 /* PM IO base */
1124 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1125
1126 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001127 tmp = INL(base + 0x4C);
1128 if (raise)
1129 tmp |= 1U << gpio;
1130 else
1131 tmp &= ~(1U << gpio);
1132 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001133
1134 return 0;
1135}
1136
Michael Karcher9f9e6132010-01-09 17:36:06 +00001137/**
Michael Karcher98eff462010-03-24 22:55:56 +00001138 * Suited for Abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001139 */
1140static int via_apollo_gpo4_lower(const char *name)
1141{
1142 return via_apollo_gpo_set(4, 0);
1143}
1144
1145/**
Michael Karcher06477332010-03-19 22:49:09 +00001146 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1147 */
1148static int via_apollo_gpo0_lower(const char *name)
1149{
1150 return via_apollo_gpo_set(0, 0);
1151}
1152
1153/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001154 * Enable some GPIO pin on SiS southbridge.
1155 * Suited for MSI 651M-L: SiS651 / SiS962
1156 */
1157static int board_msi_651ml(const char *name)
1158{
1159 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001160 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001161
1162 dev = pci_dev_find(0x1039, 0x0962);
1163 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001164 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001165 return 1;
1166 }
1167
1168 /* Registers 68 and 64 seem like bitmaps */
1169 base = pci_read_word(dev, 0x74);
1170 temp = INW(base + 0x68);
1171 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001172 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001173
1174 temp = INW(base + 0x64);
1175 temp |= (1 << 0); /* Raise output? */
1176 OUTW(temp, base + 0x64);
1177
1178 w836xx_memw_enable(0x2E);
1179
1180 return 0;
1181}
1182
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001183/**
Michael Gold6d52e472009-06-19 13:00:24 +00001184 * Find the runtime registers of an SMSC Super I/O, after verifying its
1185 * chip ID.
1186 *
1187 * Returns the base port of the runtime register block, or 0 on error.
1188 */
1189static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1190 uint8_t logical_device)
1191{
1192 uint16_t rt_port = 0;
1193
1194 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001195 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001196 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001197 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001198 goto out;
1199 }
1200
1201 /* If the runtime block is active, get its address. */
1202 sio_write(sio_port, 0x07, logical_device);
1203 if (sio_read(sio_port, 0x30) & 1) {
1204 rt_port = (sio_read(sio_port, 0x60) << 8)
1205 | sio_read(sio_port, 0x61);
1206 }
1207
1208 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001209 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001210 "Super I/O runtime interface not available.\n");
1211 }
1212out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001213 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001214 return rt_port;
1215}
1216
1217/**
1218 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1219 * connected to GP30 on the Super I/O, and TBL# is always high.
1220 */
1221static int board_mitac_6513wu(const char *name)
1222{
1223 struct pci_dev *dev;
1224 uint16_t rt_port;
1225 uint8_t val;
1226
1227 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1228 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001229 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001230 return -1;
1231 }
1232
Uwe Hermann1432a602009-06-28 23:26:37 +00001233 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001234 if (rt_port == 0)
1235 return -1;
1236
1237 /* Configure the GPIO pin. */
1238 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001239 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001240 OUTB(val, rt_port + 0x33);
1241
1242 /* Disable write protection. */
1243 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001244 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001245 OUTB(val, rt_port + 0x4d);
1246
1247 return 0;
1248}
1249
1250/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001251 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001252 */
1253static int board_asus_a7v8x(const char *name)
1254{
1255 uint16_t id, base;
1256 uint8_t tmp;
1257
1258 /* find the IT8703F */
1259 w836xx_ext_enter(0x2E);
1260 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1261 w836xx_ext_leave(0x2E);
1262
1263 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001264 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001265 return -1;
1266 }
1267
1268 /* Get the GP567 IO base */
1269 w836xx_ext_enter(0x2E);
1270 sio_write(0x2E, 0x07, 0x0C);
1271 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1272 w836xx_ext_leave(0x2E);
1273
1274 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001275 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001276 " Base.\n");
1277 return -1;
1278 }
1279
1280 /* Raise GP51. */
1281 tmp = INB(base);
1282 tmp |= 0x02;
1283 OUTB(tmp, base);
1284
1285 return 0;
1286}
1287
Luc Verhaegen72272912009-09-01 21:22:23 +00001288/*
1289 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1290 * There is only some limited checking on the port numbers.
1291 */
Uwe Hermann43959702010-03-13 17:28:29 +00001292static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001293{
1294 unsigned int port;
1295 uint16_t id, base;
1296 uint8_t tmp;
1297
1298 port = line / 10;
1299 port--;
1300 line %= 10;
1301
1302 /* Check line */
1303 if ((port > 4) || /* also catches unsigned -1 */
1304 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001305 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001306 return -1;
1307 }
1308
1309 /* find the IT8712F */
1310 enter_conf_mode_ite(0x2E);
1311 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1312 exit_conf_mode_ite(0x2E);
1313
1314 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001315 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001316 return -1;
1317 }
1318
1319 /* Get the GPIO base */
1320 enter_conf_mode_ite(0x2E);
1321 sio_write(0x2E, 0x07, 0x07);
1322 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1323 exit_conf_mode_ite(0x2E);
1324
1325 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001326 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001327 " Base.\n");
1328 return -1;
1329 }
1330
1331 /* set GPIO. */
1332 tmp = INB(base + port);
1333 if (raise)
1334 tmp |= 1 << line;
1335 else
1336 tmp &= ~(1 << line);
1337 OUTB(tmp, base + port);
1338
1339 return 0;
1340}
1341
1342/**
Russ Dillbd622d12010-03-09 16:57:06 +00001343 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001344 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1345 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001346 */
Russ Dillbd622d12010-03-09 16:57:06 +00001347static int it8712f_gpio3_1_raise(const char *name)
Luc Verhaegen72272912009-09-01 21:22:23 +00001348{
1349 return it8712f_gpio_set(32, 1);
1350}
1351
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001352#endif
1353
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001354/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001355 * Below is the list of boards which need a special "board enable" code in
1356 * flashrom before their ROM chip can be accessed/written to.
1357 *
1358 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1359 * to the respective tables in print.c. Thanks!
1360 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001361 * We use 2 sets of IDs here, you're free to choose which is which. This
1362 * is to provide a very high degree of certainty when matching a board on
1363 * the basis of subsystem/card IDs. As not every vendor handles
1364 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001365 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001366 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001367 * NULLed if they don't identify the board fully and if you can't use DMI.
1368 * But please take care to provide an as complete set of pci ids as possible;
1369 * autodetection is the preferred behaviour and we would like to make sure that
1370 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001371 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001372 * If PCI IDs are not sufficient for board matching, the match can be further
1373 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001374 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001375 * substring match, unless it is anchored to the beginning (with a ^ in front)
1376 * or the end (with a $ at the end). Both anchors may be specified at the
1377 * same time to match the full field.
1378 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001379 * When a board is matched through DMI, the first and second main PCI IDs
1380 * and the first subsystem PCI ID have to match as well. If you specify the
1381 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1382 * subsystem ID of that device is indeed zero.
1383 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001384 * The coreboot ids are used two fold. When running with a coreboot firmware,
1385 * the ids uniquely matches the coreboot board identification string. When a
1386 * legacy bios is installed and when autodetection is not possible, these ids
1387 * can be used to identify the board through the -m command line argument.
1388 *
1389 * When a board is identified through its coreboot ids (in both cases), the
1390 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001391 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001392
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001393/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001394struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001395
Michael Karcher0bdc0922010-02-28 01:33:48 +00001396 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001397#if defined(__i386__) || defined(__x86_64__)
Sean Nelsonc94746d2010-03-19 23:00:07 +00001398 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001399 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001400 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001401 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher8f10d242010-04-11 21:01:06 +00001402 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Michael Karcher98eff462010-03-24 22:55:56 +00001403 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001404 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001405 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001406 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001407 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1408 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1409 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001410 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001411 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001412 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001413 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001414 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001415 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001416 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001417 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcherb2184c12010-03-07 16:42:55 +00001418 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001419 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001420 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001421 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001422 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001423 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001424 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1425 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1426 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1427 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1428 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1429 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1430 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1431 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1432 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1433 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001434 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001435 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001436 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001437 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1438 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001439 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001440 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001441 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1442 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001443 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001444 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001445 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001446 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001447 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001448 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1449 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1450 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1451 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1452 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1453 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001454 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001455 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001456 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1457 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1458 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001459 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001460 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001461 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001462 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001463 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1464 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001465#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001466 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001467};
1468
Uwe Hermannffec5f32007-08-23 16:08:21 +00001469/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001470 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001471 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001472 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001473static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1474 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001475{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001476 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001477 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001478
Uwe Hermanna93045c2009-05-09 00:47:04 +00001479 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001480 if (vendor && (!board->lb_vendor
1481 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001482 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001483
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001484 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001485 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001486
Uwe Hermanna7e05482007-05-09 10:17:44 +00001487 if (!pci_dev_find(board->first_vendor, board->first_device))
1488 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001489
Uwe Hermanna7e05482007-05-09 10:17:44 +00001490 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001491 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001492 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001493
1494 if (vendor)
1495 return board;
1496
1497 if (partmatch) {
1498 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001499 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1500 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001501 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001502 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001503 return NULL;
1504 }
1505 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001506 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001507
Peter Stuge6b53fed2008-01-27 16:21:21 +00001508 if (partmatch)
1509 return partmatch;
1510
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001511 if (!partvendor_from_cbtable) {
1512 /* Only warn if the mainboard type was not gathered from the
1513 * coreboot table. If it was, the coreboot implementor is
1514 * expected to fix flashrom, too.
1515 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001516 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001517 vendor, part);
1518 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001519 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001520}
1521
Uwe Hermannffec5f32007-08-23 16:08:21 +00001522/**
1523 * Match boards on PCI IDs and subsystem IDs.
1524 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001525 */
1526static struct board_pciid_enable *board_match_pci_card_ids(void)
1527{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001528 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001529
Uwe Hermanna93045c2009-05-09 00:47:04 +00001530 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001531 if ((!board->first_card_vendor || !board->first_card_device) &&
1532 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001533 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001534
Uwe Hermanna7e05482007-05-09 10:17:44 +00001535 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001536 board->first_card_vendor,
1537 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001538 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001539
Uwe Hermanna7e05482007-05-09 10:17:44 +00001540 if (board->second_vendor) {
1541 if (board->second_card_vendor) {
1542 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001543 board->second_device,
1544 board->second_card_vendor,
1545 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001546 continue;
1547 } else {
1548 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001549 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001550 continue;
1551 }
1552 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001553
Michael Karcher6701ee82010-01-20 14:14:11 +00001554 if (board->dmi_pattern) {
1555 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001556 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001557 " DMI info unavailable.\n",
1558 board->vendor_name, board->board_name);
1559 continue;
1560 } else {
1561 if (!dmi_match(board->dmi_pattern))
1562 continue;
1563 }
1564 }
1565
Uwe Hermanna7e05482007-05-09 10:17:44 +00001566 return board;
1567 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001568
Uwe Hermanna7e05482007-05-09 10:17:44 +00001569 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001570}
1571
Uwe Hermann372eeb52007-12-04 21:49:06 +00001572int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001573{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001574 struct board_pciid_enable *board = NULL;
1575 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001576
Peter Stuge6b53fed2008-01-27 16:21:21 +00001577 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001578 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001579
Uwe Hermanna7e05482007-05-09 10:17:44 +00001580 if (!board)
1581 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001582
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001583 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001584 if (!force_boardenable) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001585 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001586 "code has not been tested, and thus will not not be executed by default.\n"
1587 "Depending on your hardware environment, erasing, writing or even probing\n"
1588 "can fail without running the board specific code.\n\n"
1589 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001590 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001591 board->vendor_name, board->board_name);
1592 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001593 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001594 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001595 "Please report success/failure to flashrom@flashrom.org.\n");
1596 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001597 }
1598
Uwe Hermanna7e05482007-05-09 10:17:44 +00001599 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001600 if (board->max_rom_decode_parallel)
1601 max_rom_decode.parallel =
1602 board->max_rom_decode_parallel * 1024;
1603
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001604 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001605 msg_pinfo("Disabling flash write protection for "
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001606 "board \"%s %s\"... ", board->vendor_name,
1607 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001608
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001609 ret = board->enable(board->vendor_name);
1610 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001611 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001612 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001613 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001614 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001615 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001616
Uwe Hermanna7e05482007-05-09 10:17:44 +00001617 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001618}