blob: 0b004663ca60234c0cace04830abfda5e8e8b6f1 [file] [log] [blame]
Dominik Geyerb46acba2008-05-16 12:55:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2008 Stefan Wildemann <stefan.wildemann@kontron.com>
5 * Copyright (C) 2008 Claus Gindhart <claus.gindhart@kontron.com>
6 * Copyright (C) 2008 Dominik Geyer <dominik.geyer@kontron.com>
Stefan Reinauera9424d52008-06-27 16:28:34 +00007 * Copyright (C) 2008 coresystems GmbH <info@coresystems.de>
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00008 * Copyright (C) 2009, 2010 Carl-Daniel Hailfinger
Stefan Tauner8b391b82011-08-09 01:49:34 +00009 * Copyright (C) 2011 Stefan Tauner
Dominik Geyerb46acba2008-05-16 12:55:55 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
Dominik Geyerb46acba2008-05-16 12:55:55 +000020 */
21
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000022#if defined(__i386__) || defined(__x86_64__)
23
Dominik Geyerb46acba2008-05-16 12:55:55 +000024#include <string.h>
Stefan Taunerd0c5dc22011-10-20 12:57:14 +000025#include <stdlib.h>
Dominik Geyerb46acba2008-05-16 12:55:55 +000026#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000028#include "hwaccess.h"
Dominik Geyerb46acba2008-05-16 12:55:55 +000029#include "spi.h"
Stefan Tauner1e146392011-09-15 23:52:55 +000030#include "ich_descriptors.h"
Dominik Geyerb46acba2008-05-16 12:55:55 +000031
Nico Huberd2d39932019-01-18 16:49:37 +010032/* Apollo Lake */
33#define APL_REG_FREG12 0xe0 /* 32 Bytes Flash Region 12 */
34
Nico Huberd54e4f42017-03-23 23:45:47 +010035/* Sunrise Point */
36
37/* Added HSFS Status bits */
38#define HSFS_WRSDIS_OFF 11 /* 11: Flash Configuration Lock-Down */
39#define HSFS_WRSDIS (0x1 << HSFS_WRSDIS_OFF)
40#define HSFS_PRR34_LOCKDN_OFF 12 /* 12: PRR3 PRR4 Lock-Down */
41#define HSFS_PRR34_LOCKDN (0x1 << HSFS_PRR34_LOCKDN_OFF)
42/* HSFS_BERASE vanished */
43
44/*
45 * HSFC and HSFS 16-bit registers are combined into the 32-bit
46 * BIOS_HSFSTS_CTL register in the Sunrise Point datasheet,
47 * however we still treat them separately in order to reuse code.
48 */
49
50/* Changed HSFC Control bits */
51#define PCH100_HSFC_FCYCLE_OFF (17 - 16) /* 1-4: FLASH Cycle */
52#define PCH100_HSFC_FCYCLE (0xf << PCH100_HSFC_FCYCLE_OFF)
53/* New HSFC Control bit */
54#define HSFC_WET_OFF (21 - 16) /* 5: Write Enable Type */
55#define HSFC_WET (0x1 << HSFC_WET_OFF)
56
57#define PCH100_FADDR_FLA 0x07ffffff
58
59#define PCH100_REG_DLOCK 0x0c /* 32 Bits Discrete Lock Bits */
60#define DLOCK_BMWAG_LOCKDN_OFF 0
61#define DLOCK_BMWAG_LOCKDN (0x1 << DLOCK_BMWAG_LOCKDN_OFF)
62#define DLOCK_BMRAG_LOCKDN_OFF 1
63#define DLOCK_BMRAG_LOCKDN (0x1 << DLOCK_BMRAG_LOCKDN_OFF)
64#define DLOCK_SBMWAG_LOCKDN_OFF 2
65#define DLOCK_SBMWAG_LOCKDN (0x1 << DLOCK_SBMWAG_LOCKDN_OFF)
66#define DLOCK_SBMRAG_LOCKDN_OFF 3
67#define DLOCK_SBMRAG_LOCKDN (0x1 << DLOCK_SBMRAG_LOCKDN_OFF)
68#define DLOCK_PR0_LOCKDN_OFF 8
69#define DLOCK_PR0_LOCKDN (0x1 << DLOCK_PR0_LOCKDN_OFF)
70#define DLOCK_PR1_LOCKDN_OFF 9
71#define DLOCK_PR1_LOCKDN (0x1 << DLOCK_PR1_LOCKDN_OFF)
72#define DLOCK_PR2_LOCKDN_OFF 10
73#define DLOCK_PR2_LOCKDN (0x1 << DLOCK_PR2_LOCKDN_OFF)
74#define DLOCK_PR3_LOCKDN_OFF 11
75#define DLOCK_PR3_LOCKDN (0x1 << DLOCK_PR3_LOCKDN_OFF)
76#define DLOCK_PR4_LOCKDN_OFF 12
77#define DLOCK_PR4_LOCKDN (0x1 << DLOCK_PR4_LOCKDN_OFF)
78#define DLOCK_SSEQ_LOCKDN_OFF 16
79#define DLOCK_SSEQ_LOCKDN (0x1 << DLOCK_SSEQ_LOCKDN_OFF)
80
81#define PCH100_REG_FPR0 0x84 /* 32 Bits Protected Range 0 */
82#define PCH100_REG_GPR0 0x98 /* 32 Bits Global Protected Range 0 */
83
84#define PCH100_REG_SSFSC 0xA0 /* 32 Bits Status (8) + Control (24) */
85#define PCH100_REG_PREOP 0xA4 /* 16 Bits */
86#define PCH100_REG_OPTYPE 0xA6 /* 16 Bits */
87#define PCH100_REG_OPMENU 0xA8 /* 64 Bits */
88
Stefan Reinauera9424d52008-06-27 16:28:34 +000089/* ICH9 controller register definition */
Stefan Tauner55206942011-06-11 09:53:22 +000090#define ICH9_REG_HSFS 0x04 /* 16 Bits Hardware Sequencing Flash Status */
91#define HSFS_FDONE_OFF 0 /* 0: Flash Cycle Done */
92#define HSFS_FDONE (0x1 << HSFS_FDONE_OFF)
93#define HSFS_FCERR_OFF 1 /* 1: Flash Cycle Error */
94#define HSFS_FCERR (0x1 << HSFS_FCERR_OFF)
95#define HSFS_AEL_OFF 2 /* 2: Access Error Log */
96#define HSFS_AEL (0x1 << HSFS_AEL_OFF)
97#define HSFS_BERASE_OFF 3 /* 3-4: Block/Sector Erase Size */
98#define HSFS_BERASE (0x3 << HSFS_BERASE_OFF)
99#define HSFS_SCIP_OFF 5 /* 5: SPI Cycle In Progress */
100#define HSFS_SCIP (0x1 << HSFS_SCIP_OFF)
101 /* 6-12: reserved */
102#define HSFS_FDOPSS_OFF 13 /* 13: Flash Descriptor Override Pin-Strap Status */
103#define HSFS_FDOPSS (0x1 << HSFS_FDOPSS_OFF)
104#define HSFS_FDV_OFF 14 /* 14: Flash Descriptor Valid */
105#define HSFS_FDV (0x1 << HSFS_FDV_OFF)
106#define HSFS_FLOCKDN_OFF 15 /* 15: Flash Configuration Lock-Down */
107#define HSFS_FLOCKDN (0x1 << HSFS_FLOCKDN_OFF)
108
109#define ICH9_REG_HSFC 0x06 /* 16 Bits Hardware Sequencing Flash Control */
110#define HSFC_FGO_OFF 0 /* 0: Flash Cycle Go */
111#define HSFC_FGO (0x1 << HSFC_FGO_OFF)
112#define HSFC_FCYCLE_OFF 1 /* 1-2: FLASH Cycle */
113#define HSFC_FCYCLE (0x3 << HSFC_FCYCLE_OFF)
114 /* 3-7: reserved */
115#define HSFC_FDBC_OFF 8 /* 8-13: Flash Data Byte Count */
116#define HSFC_FDBC (0x3f << HSFC_FDBC_OFF)
117 /* 14: reserved */
118#define HSFC_SME_OFF 15 /* 15: SPI SMI# Enable */
119#define HSFC_SME (0x1 << HSFC_SME_OFF)
120
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000121#define ICH9_REG_FADDR 0x08 /* 32 Bits */
Nico Huberd54e4f42017-03-23 23:45:47 +0100122#define ICH9_FADDR_FLA 0x01ffffff
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000123#define ICH9_REG_FDATA0 0x10 /* 64 Bytes */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000124
Stefan Tauner29c80832011-06-12 08:14:10 +0000125#define ICH9_REG_FRAP 0x50 /* 32 Bytes Flash Region Access Permissions */
126#define ICH9_REG_FREG0 0x54 /* 32 Bytes Flash Region 0 */
127
128#define ICH9_REG_PR0 0x74 /* 32 Bytes Protected Range 0 */
Stefan Taunerbf69aaa2011-09-17 21:21:48 +0000129#define PR_WP_OFF 31 /* 31: write protection enable */
130#define PR_RP_OFF 15 /* 15: read protection enable */
Stefan Tauner29c80832011-06-12 08:14:10 +0000131
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000132#define ICH9_REG_SSFS 0x90 /* 08 Bits */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000133#define SSFS_SCIP_OFF 0 /* SPI Cycle In Progress */
134#define SSFS_SCIP (0x1 << SSFS_SCIP_OFF)
135#define SSFS_FDONE_OFF 2 /* Cycle Done Status */
136#define SSFS_FDONE (0x1 << SSFS_FDONE_OFF)
137#define SSFS_FCERR_OFF 3 /* Flash Cycle Error */
138#define SSFS_FCERR (0x1 << SSFS_FCERR_OFF)
139#define SSFS_AEL_OFF 4 /* Access Error Log */
140#define SSFS_AEL (0x1 << SSFS_AEL_OFF)
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000141/* The following bits are reserved in SSFS: 1,5-7. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000142#define SSFS_RESERVED_MASK 0x000000e2
Stefan Reinauera9424d52008-06-27 16:28:34 +0000143
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000144#define ICH9_REG_SSFC 0x91 /* 24 Bits */
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000145/* We combine SSFS and SSFC to one 32-bit word,
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000146 * therefore SSFC bits are off by 8. */
147 /* 0: reserved */
148#define SSFC_SCGO_OFF (1 + 8) /* 1: SPI Cycle Go */
149#define SSFC_SCGO (0x1 << SSFC_SCGO_OFF)
150#define SSFC_ACS_OFF (2 + 8) /* 2: Atomic Cycle Sequence */
151#define SSFC_ACS (0x1 << SSFC_ACS_OFF)
152#define SSFC_SPOP_OFF (3 + 8) /* 3: Sequence Prefix Opcode Pointer */
153#define SSFC_SPOP (0x1 << SSFC_SPOP_OFF)
154#define SSFC_COP_OFF (4 + 8) /* 4-6: Cycle Opcode Pointer */
155#define SSFC_COP (0x7 << SSFC_COP_OFF)
156 /* 7: reserved */
157#define SSFC_DBC_OFF (8 + 8) /* 8-13: Data Byte Count */
158#define SSFC_DBC (0x3f << SSFC_DBC_OFF)
159#define SSFC_DS_OFF (14 + 8) /* 14: Data Cycle */
160#define SSFC_DS (0x1 << SSFC_DS_OFF)
161#define SSFC_SME_OFF (15 + 8) /* 15: SPI SMI# Enable */
162#define SSFC_SME (0x1 << SSFC_SME_OFF)
163#define SSFC_SCF_OFF (16 + 8) /* 16-18: SPI Cycle Frequency */
164#define SSFC_SCF (0x7 << SSFC_SCF_OFF)
165#define SSFC_SCF_20MHZ 0x00000000
166#define SSFC_SCF_33MHZ 0x01000000
167 /* 19-23: reserved */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000168#define SSFC_RESERVED_MASK 0xf8008100
Stefan Reinauera9424d52008-06-27 16:28:34 +0000169
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000170#define ICH9_REG_PREOP 0x94 /* 16 Bits */
171#define ICH9_REG_OPTYPE 0x96 /* 16 Bits */
172#define ICH9_REG_OPMENU 0x98 /* 64 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000173
Stefan Tauner29c80832011-06-12 08:14:10 +0000174#define ICH9_REG_BBAR 0xA0 /* 32 Bits BIOS Base Address Configuration */
175#define BBAR_MASK 0x00ffff00 /* 8-23: Bottom of System Flash */
176
Stefan Tauner1e146392011-09-15 23:52:55 +0000177#define ICH8_REG_VSCC 0xC1 /* 32 Bits Vendor Specific Component Capabilities */
178#define ICH9_REG_LVSCC 0xC4 /* 32 Bits Host Lower Vendor Specific Component Capabilities */
179#define ICH9_REG_UVSCC 0xC8 /* 32 Bits Host Upper Vendor Specific Component Capabilities */
180/* The individual fields of the VSCC registers are defined in the file
181 * ich_descriptors.h. The reason is that the same layout is also used in the
182 * flash descriptor to define the properties of the different flash chips
183 * supported. The BIOS (or the ME?) is responsible to populate the ICH registers
184 * with the information from the descriptor on startup depending on the actual
185 * chip(s) detected. */
186
Stefan Taunerbd649e42011-07-01 00:39:16 +0000187#define ICH9_REG_FPB 0xD0 /* 32 Bits Flash Partition Boundary */
188#define FPB_FPBA_OFF 0 /* 0-12: Block/Sector Erase Size */
189#define FPB_FPBA (0x1FFF << FPB_FPBA_OFF)
190
Dominik Geyerb46acba2008-05-16 12:55:55 +0000191// ICH9R SPI commands
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000192#define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0
193#define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1
194#define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2
195#define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3
Dominik Geyerb46acba2008-05-16 12:55:55 +0000196
Stefan Reinauera9424d52008-06-27 16:28:34 +0000197// ICH7 registers
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000198#define ICH7_REG_SPIS 0x00 /* 16 Bits */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000199#define SPIS_SCIP 0x0001
200#define SPIS_GRANT 0x0002
201#define SPIS_CDS 0x0004
202#define SPIS_FCERR 0x0008
203#define SPIS_RESERVED_MASK 0x7ff0
Stefan Reinauera9424d52008-06-27 16:28:34 +0000204
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000205/* VIA SPI is compatible with ICH7, but maxdata
206 to transfer is 16 bytes.
207
208 DATA byte count on ICH7 is 8:13, on VIA 8:11
209
210 bit 12 is port select CS0 CS1
211 bit 13 is FAST READ enable
212 bit 7 is used with fast read and one shot controls CS de-assert?
213*/
214
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000215#define ICH7_REG_SPIC 0x02 /* 16 Bits */
216#define SPIC_SCGO 0x0002
217#define SPIC_ACS 0x0004
218#define SPIC_SPOP 0x0008
219#define SPIC_DS 0x4000
Stefan Reinauera9424d52008-06-27 16:28:34 +0000220
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000221#define ICH7_REG_SPIA 0x04 /* 32 Bits */
222#define ICH7_REG_SPID0 0x08 /* 64 Bytes */
223#define ICH7_REG_PREOP 0x54 /* 16 Bits */
224#define ICH7_REG_OPTYPE 0x56 /* 16 Bits */
225#define ICH7_REG_OPMENU 0x58 /* 64 Bits */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000226
Nico Huber7590d1a2016-05-03 13:38:28 +0200227enum ich_access_protection {
228 NO_PROT = 0,
229 READ_PROT = 1,
230 WRITE_PROT = 2,
231 LOCKED = 3,
232};
233
FENG yu ningc05a2952008-12-08 18:16:58 +0000234/* ICH SPI configuration lock-down. May be set during chipset enabling. */
Michael Karchera4448d92010-07-22 18:04:15 +0000235static int ichspi_lock = 0;
FENG yu ningc05a2952008-12-08 18:16:58 +0000236
Stefan Taunera8d838d2011-11-06 23:51:09 +0000237static enum ich_chipset ich_generation = CHIPSET_ICH_UNKNOWN;
Nico Hubered098d62017-04-21 23:47:08 +0200238static uint32_t ichspi_bbar;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000239
Michael Karchera4448d92010-07-22 18:04:15 +0000240static void *ich_spibar = NULL;
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000241
Dominik Geyerb46acba2008-05-16 12:55:55 +0000242typedef struct _OPCODE {
243 uint8_t opcode; //This commands spi opcode
244 uint8_t spi_type; //This commands spi type
245 uint8_t atomic; //Use preop: (0: none, 1: preop0, 2: preop1
246} OPCODE;
247
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000248/* Suggested opcode definition:
Dominik Geyerb46acba2008-05-16 12:55:55 +0000249 * Preop 1: Write Enable
250 * Preop 2: Write Status register enable
251 *
252 * OP 0: Write address
253 * OP 1: Read Address
254 * OP 2: ERASE block
255 * OP 3: Read Status register
256 * OP 4: Read ID
257 * OP 5: Write Status register
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000258 * OP 6: chip private (read JEDEC id)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000259 * OP 7: Chip erase
260 */
261typedef struct _OPCODES {
262 uint8_t preop[2];
263 OPCODE opcode[8];
264} OPCODES;
265
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000266static OPCODES *curopcodes = NULL;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000267
268/* HW access functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000269static uint32_t REGREAD32(int X)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000270{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000271 return mmio_readl(ich_spibar + X);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000272}
273
Uwe Hermann09e04f72009-05-16 22:36:00 +0000274static uint16_t REGREAD16(int X)
Stefan Reinauera9424d52008-06-27 16:28:34 +0000275{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000276 return mmio_readw(ich_spibar + X);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000277}
278
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000279static uint16_t REGREAD8(int X)
280{
281 return mmio_readb(ich_spibar + X);
282}
283
Stefan Taunerccd92a12011-07-01 00:39:01 +0000284#define REGWRITE32(off, val) mmio_writel(val, ich_spibar+(off))
285#define REGWRITE16(off, val) mmio_writew(val, ich_spibar+(off))
286#define REGWRITE8(off, val) mmio_writeb(val, ich_spibar+(off))
Dominik Geyerb46acba2008-05-16 12:55:55 +0000287
Dominik Geyerb46acba2008-05-16 12:55:55 +0000288/* Common SPI functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000289static int find_opcode(OPCODES *op, uint8_t opcode);
290static int find_preop(OPCODES *op, uint8_t preop);
FENG yu ningf041e9b2008-12-15 02:32:11 +0000291static int generate_opcodes(OPCODES * op);
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000292static int program_opcodes(OPCODES *op, int enable_undo);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000293static int run_opcode(const struct flashctx *flash, OPCODE op, uint32_t offset,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000294 uint8_t datalength, uint8_t * data);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000295
FENG yu ningf041e9b2008-12-15 02:32:11 +0000296/* for pairing opcodes with their required preop */
297struct preop_opcode_pair {
298 uint8_t preop;
299 uint8_t opcode;
300};
301
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000302/* List of opcodes which need preopcodes and matching preopcodes. Unused. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000303const struct preop_opcode_pair pops[] = {
FENG yu ningf041e9b2008-12-15 02:32:11 +0000304 {JEDEC_WREN, JEDEC_BYTE_PROGRAM},
305 {JEDEC_WREN, JEDEC_SE}, /* sector erase */
306 {JEDEC_WREN, JEDEC_BE_52}, /* block erase */
307 {JEDEC_WREN, JEDEC_BE_D8}, /* block erase */
308 {JEDEC_WREN, JEDEC_CE_60}, /* chip erase */
309 {JEDEC_WREN, JEDEC_CE_C7}, /* chip erase */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000310 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
311 {JEDEC_WREN, JEDEC_WRSR},
FENG yu ningf041e9b2008-12-15 02:32:11 +0000312 {JEDEC_EWSR, JEDEC_WRSR},
313 {0,}
314};
315
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000316/* Reasonable default configuration. Needs ad-hoc modifications if we
317 * encounter unlisted opcodes. Fun.
318 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000319static OPCODES O_ST_M25P = {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000320 {
321 JEDEC_WREN,
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000322 JEDEC_EWSR,
323 },
Dominik Geyerb46acba2008-05-16 12:55:55 +0000324 {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000325 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000326 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
David Hendricks15f539c2010-08-26 21:27:17 -0700327 {JEDEC_SE, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000328 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
Carl-Daniel Hailfinger15aa7c62009-05-26 21:25:08 +0000329 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000330 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000331 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000332 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
333 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000334};
335
Helge Wagner738e2522010-10-05 22:06:05 +0000336/* List of opcodes with their corresponding spi_type
337 * It is used to reprogram the chipset OPCODE table on-the-fly if an opcode
338 * is needed which is currently not in the chipset OPCODE table
339 */
340static OPCODE POSSIBLE_OPCODES[] = {
341 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
342 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
343 {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
344 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
345 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
346 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
347 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
348 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
349 {JEDEC_SE, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Sector erase
350 {JEDEC_BE_52, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Block erase
351 {JEDEC_AAI_WORD_PROGRAM, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Auto Address Increment
352};
353
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000354static OPCODES O_EXISTING = {};
FENG yu ningc05a2952008-12-08 18:16:58 +0000355
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000356/* pretty printing functions */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000357static void prettyprint_opcodes(OPCODES *ops)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000358{
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000359 OPCODE oc;
360 const char *t;
361 const char *a;
362 uint8_t i;
363 static const char *const spi_type[4] = {
364 "read w/o addr",
365 "write w/o addr",
366 "read w/ addr",
367 "write w/ addr"
368 };
369 static const char *const atomic_type[3] = {
370 "none",
371 " 0 ",
372 " 1 "
373 };
374
375 if (ops == NULL)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000376 return;
377
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000378 msg_pdbg2(" OP Type Pre-OP\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000379 for (i = 0; i < 8; i++) {
380 oc = ops->opcode[i];
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000381 t = (oc.spi_type > 3) ? "invalid" : spi_type[oc.spi_type];
382 a = (oc.atomic > 2) ? "invalid" : atomic_type[oc.atomic];
383 msg_pdbg2("op[%d]: 0x%02x, %s, %s\n", i, oc.opcode, t, a);
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000384 }
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000385 msg_pdbg2("Pre-OP 0: 0x%02x, Pre-OP 1: 0x%02x\n", ops->preop[0],
386 ops->preop[1]);
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000387}
388
Nico Huberd54e4f42017-03-23 23:45:47 +0100389#define _pprint_reg(bit, mask, off, val, sep) msg_pdbg("%s=%d" sep, #bit, (val & mask) >> off)
390#define pprint_reg(reg, bit, val, sep) _pprint_reg(bit, reg##_##bit, reg##_##bit##_OFF, val, sep)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000391
Stefan Tauner55206942011-06-11 09:53:22 +0000392static void prettyprint_ich9_reg_hsfs(uint16_t reg_val)
393{
394 msg_pdbg("HSFS: ");
395 pprint_reg(HSFS, FDONE, reg_val, ", ");
396 pprint_reg(HSFS, FCERR, reg_val, ", ");
397 pprint_reg(HSFS, AEL, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200398 switch (ich_generation) {
399 case CHIPSET_100_SERIES_SUNRISE_POINT:
400 case CHIPSET_C620_SERIES_LEWISBURG:
401 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200402 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200403 break;
404 default:
Nico Huberd54e4f42017-03-23 23:45:47 +0100405 pprint_reg(HSFS, BERASE, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200406 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100407 }
Stefan Tauner55206942011-06-11 09:53:22 +0000408 pprint_reg(HSFS, SCIP, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200409 switch (ich_generation) {
410 case CHIPSET_100_SERIES_SUNRISE_POINT:
411 case CHIPSET_C620_SERIES_LEWISBURG:
412 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200413 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd54e4f42017-03-23 23:45:47 +0100414 pprint_reg(HSFS, PRR34_LOCKDN, reg_val, ", ");
415 pprint_reg(HSFS, WRSDIS, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200416 break;
417 default:
418 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100419 }
Stefan Tauner55206942011-06-11 09:53:22 +0000420 pprint_reg(HSFS, FDOPSS, reg_val, ", ");
421 pprint_reg(HSFS, FDV, reg_val, ", ");
422 pprint_reg(HSFS, FLOCKDN, reg_val, "\n");
423}
424
425static void prettyprint_ich9_reg_hsfc(uint16_t reg_val)
426{
427 msg_pdbg("HSFC: ");
428 pprint_reg(HSFC, FGO, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200429 switch (ich_generation) {
430 case CHIPSET_100_SERIES_SUNRISE_POINT:
431 case CHIPSET_C620_SERIES_LEWISBURG:
432 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200433 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd54e4f42017-03-23 23:45:47 +0100434 _pprint_reg(HSFC, PCH100_HSFC_FCYCLE, PCH100_HSFC_FCYCLE_OFF, reg_val, ", ");
435 pprint_reg(HSFC, WET, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200436 break;
437 default:
438 pprint_reg(HSFC, FCYCLE, reg_val, ", ");
439 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100440 }
Stefan Tauner55206942011-06-11 09:53:22 +0000441 pprint_reg(HSFC, FDBC, reg_val, ", ");
442 pprint_reg(HSFC, SME, reg_val, "\n");
443}
444
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000445static void prettyprint_ich9_reg_ssfs(uint32_t reg_val)
446{
447 msg_pdbg("SSFS: ");
448 pprint_reg(SSFS, SCIP, reg_val, ", ");
449 pprint_reg(SSFS, FDONE, reg_val, ", ");
450 pprint_reg(SSFS, FCERR, reg_val, ", ");
451 pprint_reg(SSFS, AEL, reg_val, "\n");
452}
453
454static void prettyprint_ich9_reg_ssfc(uint32_t reg_val)
455{
456 msg_pdbg("SSFC: ");
457 pprint_reg(SSFC, SCGO, reg_val, ", ");
458 pprint_reg(SSFC, ACS, reg_val, ", ");
459 pprint_reg(SSFC, SPOP, reg_val, ", ");
460 pprint_reg(SSFC, COP, reg_val, ", ");
461 pprint_reg(SSFC, DBC, reg_val, ", ");
462 pprint_reg(SSFC, SME, reg_val, ", ");
463 pprint_reg(SSFC, SCF, reg_val, "\n");
464}
465
Nico Huberd54e4f42017-03-23 23:45:47 +0100466static void prettyprint_pch100_reg_dlock(const uint32_t reg_val)
467{
468 msg_pdbg("DLOCK: ");
469 pprint_reg(DLOCK, BMWAG_LOCKDN, reg_val, ", ");
470 pprint_reg(DLOCK, BMRAG_LOCKDN, reg_val, ", ");
471 pprint_reg(DLOCK, SBMWAG_LOCKDN, reg_val, ", ");
472 pprint_reg(DLOCK, SBMRAG_LOCKDN, reg_val, ",\n ");
473 pprint_reg(DLOCK, PR0_LOCKDN, reg_val, ", ");
474 pprint_reg(DLOCK, PR1_LOCKDN, reg_val, ", ");
475 pprint_reg(DLOCK, PR2_LOCKDN, reg_val, ", ");
476 pprint_reg(DLOCK, PR3_LOCKDN, reg_val, ", ");
477 pprint_reg(DLOCK, PR4_LOCKDN, reg_val, ",\n ");
478 pprint_reg(DLOCK, SSEQ_LOCKDN, reg_val, "\n");
479}
480
481static struct {
482 size_t reg_ssfsc;
483 size_t reg_preop;
484 size_t reg_optype;
485 size_t reg_opmenu;
486} swseq_data;
487
Helge Wagner738e2522010-10-05 22:06:05 +0000488static uint8_t lookup_spi_type(uint8_t opcode)
489{
Nico Huber519be662018-12-23 20:03:35 +0100490 unsigned int a;
Helge Wagner738e2522010-10-05 22:06:05 +0000491
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000492 for (a = 0; a < ARRAY_SIZE(POSSIBLE_OPCODES); a++) {
Helge Wagner738e2522010-10-05 22:06:05 +0000493 if (POSSIBLE_OPCODES[a].opcode == opcode)
494 return POSSIBLE_OPCODES[a].spi_type;
495 }
496
497 return 0xFF;
498}
499
500static int reprogram_opcode_on_the_fly(uint8_t opcode, unsigned int writecnt, unsigned int readcnt)
501{
502 uint8_t spi_type;
503
504 spi_type = lookup_spi_type(opcode);
505 if (spi_type > 3) {
506 /* Try to guess spi type from read/write sizes.
507 * The following valid writecnt/readcnt combinations exist:
508 * writecnt = 4, readcnt >= 0
509 * writecnt = 1, readcnt >= 0
510 * writecnt >= 4, readcnt = 0
511 * writecnt >= 1, readcnt = 0
512 * writecnt >= 1 is guaranteed for all commands.
513 */
514 if (readcnt == 0)
515 /* if readcnt=0 and writecount >= 4, we don't know if it is WRITE_NO_ADDRESS
516 * or WRITE_WITH_ADDRESS. But if we use WRITE_NO_ADDRESS and the first 3 data
517 * bytes are actual the address, they go to the bus anyhow
518 */
519 spi_type = SPI_OPCODE_TYPE_WRITE_NO_ADDRESS;
520 else if (writecnt == 1) // and readcnt is > 0
521 spi_type = SPI_OPCODE_TYPE_READ_NO_ADDRESS;
522 else if (writecnt == 4) // and readcnt is > 0
523 spi_type = SPI_OPCODE_TYPE_READ_WITH_ADDRESS;
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000524 else // we have an invalid case
525 return SPI_INVALID_LENGTH;
Helge Wagner738e2522010-10-05 22:06:05 +0000526 }
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000527 int oppos = 2; // use original JEDEC_BE_D8 offset
528 curopcodes->opcode[oppos].opcode = opcode;
529 curopcodes->opcode[oppos].spi_type = spi_type;
530 program_opcodes(curopcodes, 0);
531 oppos = find_opcode(curopcodes, opcode);
Stefan Taunerd94d25d2012-07-28 03:17:15 +0000532 msg_pdbg2("on-the-fly OPCODE (0x%02X) re-programmed, op-pos=%d\n", opcode, oppos);
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000533 return oppos;
Helge Wagner738e2522010-10-05 22:06:05 +0000534}
535
Uwe Hermann09e04f72009-05-16 22:36:00 +0000536static int find_opcode(OPCODES *op, uint8_t opcode)
FENG yu ningc05a2952008-12-08 18:16:58 +0000537{
538 int a;
539
Stefan Tauner50e7c602011-11-08 10:55:54 +0000540 if (op == NULL) {
541 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
542 return -1;
543 }
544
FENG yu ningc05a2952008-12-08 18:16:58 +0000545 for (a = 0; a < 8; a++) {
546 if (op->opcode[a].opcode == opcode)
547 return a;
548 }
549
550 return -1;
551}
552
Uwe Hermann09e04f72009-05-16 22:36:00 +0000553static int find_preop(OPCODES *op, uint8_t preop)
FENG yu ningc05a2952008-12-08 18:16:58 +0000554{
555 int a;
556
Stefan Tauner50e7c602011-11-08 10:55:54 +0000557 if (op == NULL) {
558 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
559 return -1;
560 }
561
FENG yu ningc05a2952008-12-08 18:16:58 +0000562 for (a = 0; a < 2; a++) {
563 if (op->preop[a] == preop)
564 return a;
565 }
566
567 return -1;
568}
569
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000570/* Create a struct OPCODES based on what we find in the locked down chipset. */
FENG yu ningf041e9b2008-12-15 02:32:11 +0000571static int generate_opcodes(OPCODES * op)
FENG yu ningc05a2952008-12-08 18:16:58 +0000572{
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000573 int a;
FENG yu ningc05a2952008-12-08 18:16:58 +0000574 uint16_t preop, optype;
575 uint32_t opmenu[2];
FENG yu ningc05a2952008-12-08 18:16:58 +0000576
577 if (op == NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000578 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
FENG yu ningc05a2952008-12-08 18:16:58 +0000579 return -1;
580 }
581
Stefan Taunera8d838d2011-11-06 23:51:09 +0000582 switch (ich_generation) {
583 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000584 case CHIPSET_TUNNEL_CREEK:
585 case CHIPSET_CENTERTON:
FENG yu ningc05a2952008-12-08 18:16:58 +0000586 preop = REGREAD16(ICH7_REG_PREOP);
587 optype = REGREAD16(ICH7_REG_OPTYPE);
588 opmenu[0] = REGREAD32(ICH7_REG_OPMENU);
589 opmenu[1] = REGREAD32(ICH7_REG_OPMENU + 4);
590 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000591 case CHIPSET_ICH8:
592 default: /* Future version might behave the same */
Nico Huberd54e4f42017-03-23 23:45:47 +0100593 preop = REGREAD16(swseq_data.reg_preop);
594 optype = REGREAD16(swseq_data.reg_optype);
595 opmenu[0] = REGREAD32(swseq_data.reg_opmenu);
596 opmenu[1] = REGREAD32(swseq_data.reg_opmenu + 4);
FENG yu ningc05a2952008-12-08 18:16:58 +0000597 break;
FENG yu ningc05a2952008-12-08 18:16:58 +0000598 }
599
600 op->preop[0] = (uint8_t) preop;
601 op->preop[1] = (uint8_t) (preop >> 8);
602
603 for (a = 0; a < 8; a++) {
604 op->opcode[a].spi_type = (uint8_t) (optype & 0x3);
605 optype >>= 2;
606 }
607
608 for (a = 0; a < 4; a++) {
609 op->opcode[a].opcode = (uint8_t) (opmenu[0] & 0xff);
610 opmenu[0] >>= 8;
611 }
612
613 for (a = 4; a < 8; a++) {
614 op->opcode[a].opcode = (uint8_t) (opmenu[1] & 0xff);
615 opmenu[1] >>= 8;
616 }
617
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000618 /* No preopcodes used by default. */
619 for (a = 0; a < 8; a++)
FENG yu ningc05a2952008-12-08 18:16:58 +0000620 op->opcode[a].atomic = 0;
621
FENG yu ningc05a2952008-12-08 18:16:58 +0000622 return 0;
623}
624
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000625static int program_opcodes(OPCODES *op, int enable_undo)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000626{
627 uint8_t a;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000628 uint16_t preop, optype;
629 uint32_t opmenu[2];
Dominik Geyerb46acba2008-05-16 12:55:55 +0000630
631 /* Program Prefix Opcodes */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000632 /* 0:7 Prefix Opcode 1 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000633 preop = (op->preop[0]);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000634 /* 8:16 Prefix Opcode 2 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000635 preop |= ((uint16_t) op->preop[1]) << 8;
Uwe Hermann394131e2008-10-18 21:14:13 +0000636
Stefan Reinauera9424d52008-06-27 16:28:34 +0000637 /* Program Opcode Types 0 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000638 optype = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000639 for (a = 0; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000640 optype |= ((uint16_t) op->opcode[a].spi_type) << (a * 2);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000641 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000642
Stefan Reinauera9424d52008-06-27 16:28:34 +0000643 /* Program Allowable Opcodes 0 - 3 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000644 opmenu[0] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000645 for (a = 0; a < 4; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000646 opmenu[0] |= ((uint32_t) op->opcode[a].opcode) << (a * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000647 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000648
Stefan Tauner92d6a862013-10-25 00:33:37 +0000649 /* Program Allowable Opcodes 4 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000650 opmenu[1] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000651 for (a = 4; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000652 opmenu[1] |= ((uint32_t) op->opcode[a].opcode) << ((a - 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000653 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000654
Stefan Taunerd94d25d2012-07-28 03:17:15 +0000655 msg_pdbg2("\n%s: preop=%04x optype=%04x opmenu=%08x%08x\n", __func__, preop, optype, opmenu[0], opmenu[1]);
Stefan Taunera8d838d2011-11-06 23:51:09 +0000656 switch (ich_generation) {
657 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000658 case CHIPSET_TUNNEL_CREEK:
659 case CHIPSET_CENTERTON:
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000660 /* Register undo only for enable_undo=1, i.e. first call. */
661 if (enable_undo) {
662 rmmio_valw(ich_spibar + ICH7_REG_PREOP);
663 rmmio_valw(ich_spibar + ICH7_REG_OPTYPE);
664 rmmio_vall(ich_spibar + ICH7_REG_OPMENU);
665 rmmio_vall(ich_spibar + ICH7_REG_OPMENU + 4);
666 }
667 mmio_writew(preop, ich_spibar + ICH7_REG_PREOP);
668 mmio_writew(optype, ich_spibar + ICH7_REG_OPTYPE);
669 mmio_writel(opmenu[0], ich_spibar + ICH7_REG_OPMENU);
670 mmio_writel(opmenu[1], ich_spibar + ICH7_REG_OPMENU + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000671 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000672 case CHIPSET_ICH8:
673 default: /* Future version might behave the same */
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000674 /* Register undo only for enable_undo=1, i.e. first call. */
675 if (enable_undo) {
Nico Huberd54e4f42017-03-23 23:45:47 +0100676 rmmio_valw(ich_spibar + swseq_data.reg_preop);
677 rmmio_valw(ich_spibar + swseq_data.reg_optype);
678 rmmio_vall(ich_spibar + swseq_data.reg_opmenu);
679 rmmio_vall(ich_spibar + swseq_data.reg_opmenu + 4);
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000680 }
Nico Huberd54e4f42017-03-23 23:45:47 +0100681 mmio_writew(preop, ich_spibar + swseq_data.reg_preop);
682 mmio_writew(optype, ich_spibar + swseq_data.reg_optype);
683 mmio_writel(opmenu[0], ich_spibar + swseq_data.reg_opmenu);
684 mmio_writel(opmenu[1], ich_spibar + swseq_data.reg_opmenu + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000685 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000686 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000687
688 return 0;
689}
690
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000691/*
Stefan Tauner50e7c602011-11-08 10:55:54 +0000692 * Returns -1 if at least one mandatory opcode is inaccessible, 0 otherwise.
693 * FIXME: this should also check for
694 * - at least one probing opcode (RDID (incl. AT25F variants?), REMS, RES?)
695 * - at least one erasing opcode (lots.)
696 * - at least one program opcode (BYTE_PROGRAM, AAI_WORD_PROGRAM, ...?)
697 * - necessary preops? (EWSR, WREN, ...?)
698 */
Richard Hughes93e16252018-12-19 11:54:47 +0000699static int ich_missing_opcodes(void)
Stefan Tauner50e7c602011-11-08 10:55:54 +0000700{
701 uint8_t ops[] = {
702 JEDEC_READ,
703 JEDEC_RDSR,
704 0
705 };
706 int i = 0;
707 while (ops[i] != 0) {
708 msg_pspew("checking for opcode 0x%02x\n", ops[i]);
709 if (find_opcode(curopcodes, ops[i]) == -1)
710 return -1;
711 i++;
712 }
713 return 0;
714}
715
716/*
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000717 * Try to set BBAR (BIOS Base Address Register), but read back the value in case
718 * it didn't stick.
719 */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000720static void ich_set_bbar(uint32_t min_addr)
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000721{
Stefan Taunere27b2d42011-07-01 00:39:09 +0000722 int bbar_off;
Stefan Tauner7783f312011-09-17 21:21:42 +0000723 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000724 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000725 case CHIPSET_TUNNEL_CREEK:
726 case CHIPSET_CENTERTON:
Stefan Taunere27b2d42011-07-01 00:39:09 +0000727 bbar_off = 0x50;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000728 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000729 case CHIPSET_ICH8:
Duncan Laurie4095ed72014-08-20 15:39:32 +0000730 case CHIPSET_BAYTRAIL:
731 msg_pdbg("BBAR offset is unknown!\n");
Stefan Tauner7783f312011-09-17 21:21:42 +0000732 return;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000733 case CHIPSET_ICH9:
Stefan Tauner7783f312011-09-17 21:21:42 +0000734 default: /* Future version might behave the same */
Stefan Taunere27b2d42011-07-01 00:39:09 +0000735 bbar_off = ICH9_REG_BBAR;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000736 break;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000737 }
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200738
Stefan Taunere27b2d42011-07-01 00:39:09 +0000739 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & ~BBAR_MASK;
740 if (ichspi_bbar) {
741 msg_pdbg("Reserved bits in BBAR not zero: 0x%08x\n",
742 ichspi_bbar);
743 }
744 min_addr &= BBAR_MASK;
745 ichspi_bbar |= min_addr;
746 rmmio_writel(ichspi_bbar, ich_spibar + bbar_off);
747 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & BBAR_MASK;
748
749 /* We don't have any option except complaining. And if the write
750 * failed, the restore will fail as well, so no problem there.
751 */
752 if (ichspi_bbar != min_addr)
Stefan Tauner7783f312011-09-17 21:21:42 +0000753 msg_perr("Setting BBAR to 0x%08x failed! New value: 0x%08x.\n",
754 min_addr, ichspi_bbar);
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000755}
756
Stefan Tauner8b391b82011-08-09 01:49:34 +0000757/* Read len bytes from the fdata/spid register into the data array.
758 *
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000759 * Note that using len > flash->mst->spi.max_data_read will return garbage or
Stefan Tauner8b391b82011-08-09 01:49:34 +0000760 * may even crash.
761 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000762static void ich_read_data(uint8_t *data, int len, int reg0_off)
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200763{
Stefan Tauner8b391b82011-08-09 01:49:34 +0000764 int i;
765 uint32_t temp32 = 0;
766
767 for (i = 0; i < len; i++) {
768 if ((i % 4) == 0)
769 temp32 = REGREAD32(reg0_off + i);
770
771 data[i] = (temp32 >> ((i % 4) * 8)) & 0xff;
772 }
773}
774
775/* Fill len bytes from the data array into the fdata/spid registers.
776 *
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000777 * Note that using len > flash->mst->spi.max_data_write will trash the registers
Stefan Tauner8b391b82011-08-09 01:49:34 +0000778 * following the data registers.
779 */
780static void ich_fill_data(const uint8_t *data, int len, int reg0_off)
781{
782 uint32_t temp32 = 0;
783 int i;
784
785 if (len <= 0)
786 return;
787
788 for (i = 0; i < len; i++) {
789 if ((i % 4) == 0)
790 temp32 = 0;
791
792 temp32 |= ((uint32_t) data[i]) << ((i % 4) * 8);
793
794 if ((i % 4) == 3) /* 32 bits are full, write them to regs. */
795 REGWRITE32(reg0_off + (i - (i % 4)), temp32);
796 }
797 i--;
798 if ((i % 4) != 3) /* Write remaining data to regs. */
799 REGWRITE32(reg0_off + (i - (i % 4)), temp32);
800}
801
FENG yu ningf041e9b2008-12-15 02:32:11 +0000802/* This function generates OPCODES from or programs OPCODES to ICH according to
803 * the chipset's SPI configuration lock.
FENG yu ningc05a2952008-12-08 18:16:58 +0000804 *
FENG yu ningf041e9b2008-12-15 02:32:11 +0000805 * It should be called before ICH sends any spi command.
FENG yu ningc05a2952008-12-08 18:16:58 +0000806 */
Michael Karchera4448d92010-07-22 18:04:15 +0000807static int ich_init_opcodes(void)
FENG yu ningc05a2952008-12-08 18:16:58 +0000808{
809 int rc = 0;
810 OPCODES *curopcodes_done;
811
812 if (curopcodes)
813 return 0;
814
815 if (ichspi_lock) {
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000816 msg_pdbg("Reading OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000817 curopcodes_done = &O_EXISTING;
FENG yu ningf041e9b2008-12-15 02:32:11 +0000818 rc = generate_opcodes(curopcodes_done);
FENG yu ningc05a2952008-12-08 18:16:58 +0000819 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000820 msg_pdbg("Programming OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000821 curopcodes_done = &O_ST_M25P;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000822 rc = program_opcodes(curopcodes_done, 1);
FENG yu ningc05a2952008-12-08 18:16:58 +0000823 }
824
825 if (rc) {
826 curopcodes = NULL;
Sean Nelson316a29f2010-05-07 20:09:04 +0000827 msg_perr("failed\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000828 return 1;
829 } else {
830 curopcodes = curopcodes_done;
Sean Nelson316a29f2010-05-07 20:09:04 +0000831 msg_pdbg("done\n");
Stefan Tauner8b391b82011-08-09 01:49:34 +0000832 prettyprint_opcodes(curopcodes);
FENG yu ningc05a2952008-12-08 18:16:58 +0000833 return 0;
834 }
835}
836
Stefan Reinauer43119562008-11-02 19:51:50 +0000837static int ich7_run_opcode(OPCODE op, uint32_t offset,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000838 uint8_t datalength, uint8_t * data, int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000839{
840 int write_cmd = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000841 int timeout;
Stefan Tauner8b391b82011-08-09 01:49:34 +0000842 uint32_t temp32;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000843 uint16_t temp16;
Stefan Reinauer43119562008-11-02 19:51:50 +0000844 uint64_t opmenu;
845 int opcode_index;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000846
847 /* Is it a write command? */
848 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
849 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
850 write_cmd = 1;
851 }
852
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000853 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
854 while ((REGREAD16(ICH7_REG_SPIS) & SPIS_SCIP) && --timeout) {
855 programmer_delay(10);
856 }
857 if (!timeout) {
858 msg_perr("Error: SCIP never cleared!\n");
859 return 1;
860 }
861
Stefan Tauner10b3e222011-07-01 00:39:23 +0000862 /* Program offset in flash into SPIA while preserving reserved bits. */
863 temp32 = REGREAD32(ICH7_REG_SPIA) & ~0x00FFFFFF;
864 REGWRITE32(ICH7_REG_SPIA, (offset & 0x00FFFFFF) | temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000865
Stefan Tauner10b3e222011-07-01 00:39:23 +0000866 /* Program data into SPID0 to N */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000867 if (write_cmd && (datalength != 0))
868 ich_fill_data(data, datalength, ICH7_REG_SPID0);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000869
870 /* Assemble SPIS */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000871 temp16 = REGREAD16(ICH7_REG_SPIS);
872 /* keep reserved bits */
873 temp16 &= SPIS_RESERVED_MASK;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000874 /* clear error status registers */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000875 temp16 |= (SPIS_CDS | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000876 REGWRITE16(ICH7_REG_SPIS, temp16);
877
878 /* Assemble SPIC */
879 temp16 = 0;
880
881 if (datalength != 0) {
882 temp16 |= SPIC_DS;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000883 temp16 |= ((uint32_t) ((datalength - 1) & (maxdata - 1))) << 8;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000884 }
885
886 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000887 opmenu = REGREAD32(ICH7_REG_OPMENU);
888 opmenu |= ((uint64_t)REGREAD32(ICH7_REG_OPMENU + 4)) << 32;
889
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000890 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
891 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +0000892 break;
893 }
894 opmenu >>= 8;
895 }
896 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000897 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +0000898 return 1;
899 }
900 temp16 |= ((uint16_t) (opcode_index & 0x07)) << 4;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000901
Michael Karcher136125a2011-04-29 22:11:36 +0000902 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
903 /* Handle Atomic. Atomic commands include three steps:
904 - sending the preop (mainly EWSR or WREN)
905 - sending the main command
906 - waiting for the busy bit (WIP) to be cleared
907 This means the timeout must be sufficient for chip erase
908 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000909 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000910 switch (op.atomic) {
911 case 2:
912 /* Select second preop. */
913 temp16 |= SPIC_SPOP;
Richard Hughesdb7482b2018-12-19 12:04:30 +0000914 /* Fall through. */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000915 case 1:
916 /* Atomic command (preop+op) */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000917 temp16 |= SPIC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +0000918 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000919 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000920 }
921
922 /* Start */
923 temp16 |= SPIC_SCGO;
924
925 /* write it */
926 REGWRITE16(ICH7_REG_SPIC, temp16);
927
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000928 /* Wait for Cycle Done Status or Flash Cycle Error. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000929 while (((REGREAD16(ICH7_REG_SPIS) & (SPIS_CDS | SPIS_FCERR)) == 0) &&
930 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000931 programmer_delay(10);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000932 }
933 if (!timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000934 msg_perr("timeout, ICH7_REG_SPIS=0x%04x\n",
935 REGREAD16(ICH7_REG_SPIS));
936 return 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000937 }
938
Sean Nelson316a29f2010-05-07 20:09:04 +0000939 /* FIXME: make sure we do not needlessly cause transaction errors. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000940 temp16 = REGREAD16(ICH7_REG_SPIS);
941 if (temp16 & SPIS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +0000942 msg_perr("Transaction error!\n");
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000943 /* keep reserved bits */
944 temp16 &= SPIS_RESERVED_MASK;
945 REGWRITE16(ICH7_REG_SPIS, temp16 | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000946 return 1;
947 }
948
Stefan Tauner8b391b82011-08-09 01:49:34 +0000949 if ((!write_cmd) && (datalength != 0))
950 ich_read_data(data, datalength, ICH7_REG_SPID0);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000951
952 return 0;
953}
954
Stefan Reinauer43119562008-11-02 19:51:50 +0000955static int ich9_run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000956 uint8_t datalength, uint8_t * data)
957{
958 int write_cmd = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000959 int timeout;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000960 uint32_t temp32;
Stefan Reinauer43119562008-11-02 19:51:50 +0000961 uint64_t opmenu;
962 int opcode_index;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000963
964 /* Is it a write command? */
965 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
966 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
967 write_cmd = 1;
968 }
969
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000970 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
Nico Huberd54e4f42017-03-23 23:45:47 +0100971 while ((REGREAD8(swseq_data.reg_ssfsc) & SSFS_SCIP) && --timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000972 programmer_delay(10);
973 }
974 if (!timeout) {
975 msg_perr("Error: SCIP never cleared!\n");
976 return 1;
977 }
978
Stefan Tauner10b3e222011-07-01 00:39:23 +0000979 /* Program offset in flash into FADDR while preserve the reserved bits
980 * and clearing the 25. address bit which is only useable in hwseq. */
981 temp32 = REGREAD32(ICH9_REG_FADDR) & ~0x01FFFFFF;
982 REGWRITE32(ICH9_REG_FADDR, (offset & 0x00FFFFFF) | temp32);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000983
984 /* Program data into FDATA0 to N */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000985 if (write_cmd && (datalength != 0))
986 ich_fill_data(data, datalength, ICH9_REG_FDATA0);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000987
988 /* Assemble SSFS + SSFC */
Nico Huberd54e4f42017-03-23 23:45:47 +0100989 temp32 = REGREAD32(swseq_data.reg_ssfsc);
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000990 /* Keep reserved bits only */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000991 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000992 /* Clear cycle done and cycle error status registers */
993 temp32 |= (SSFS_FDONE | SSFS_FCERR);
Nico Huberd54e4f42017-03-23 23:45:47 +0100994 REGWRITE32(swseq_data.reg_ssfsc, temp32);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000995
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000996 /* Use 20 MHz */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000997 temp32 |= SSFC_SCF_20MHZ;
998
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000999 /* Set data byte count (DBC) and data cycle bit (DS) */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001000 if (datalength != 0) {
1001 uint32_t datatemp;
1002 temp32 |= SSFC_DS;
Stefan Tauner0c1ec452011-06-11 09:53:09 +00001003 datatemp = ((((uint32_t)datalength - 1) << SSFC_DBC_OFF) &
1004 SSFC_DBC);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001005 temp32 |= datatemp;
1006 }
1007
1008 /* Select opcode */
Nico Huber8b2152d2017-08-31 13:18:49 +02001009 opmenu = REGREAD32(swseq_data.reg_opmenu);
1010 opmenu |= ((uint64_t)REGREAD32(swseq_data.reg_opmenu + 4)) << 32;
Stefan Reinauer43119562008-11-02 19:51:50 +00001011
Uwe Hermann7b2969b2009-04-15 10:52:49 +00001012 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
1013 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +00001014 break;
1015 }
1016 opmenu >>= 8;
1017 }
1018 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001019 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +00001020 return 1;
1021 }
1022 temp32 |= ((uint32_t) (opcode_index & 0x07)) << (8 + 4);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001023
Michael Karcher136125a2011-04-29 22:11:36 +00001024 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
1025 /* Handle Atomic. Atomic commands include three steps:
1026 - sending the preop (mainly EWSR or WREN)
1027 - sending the main command
1028 - waiting for the busy bit (WIP) to be cleared
1029 This means the timeout must be sufficient for chip erase
1030 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001031 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001032 switch (op.atomic) {
1033 case 2:
1034 /* Select second preop. */
1035 temp32 |= SSFC_SPOP;
Richard Hughesdb7482b2018-12-19 12:04:30 +00001036 /* Fall through. */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001037 case 1:
1038 /* Atomic command (preop+op) */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001039 temp32 |= SSFC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +00001040 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001041 break;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001042 }
1043
1044 /* Start */
1045 temp32 |= SSFC_SCGO;
1046
1047 /* write it */
Nico Huberd54e4f42017-03-23 23:45:47 +01001048 REGWRITE32(swseq_data.reg_ssfsc, temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001049
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001050 /* Wait for Cycle Done Status or Flash Cycle Error. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001051 while (((REGREAD32(swseq_data.reg_ssfsc) & (SSFS_FDONE | SSFS_FCERR)) == 0) &&
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001052 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +00001053 programmer_delay(10);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00001054 }
1055 if (!timeout) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001056 msg_perr("timeout, REG_SSFS=0x%08x\n",
1057 REGREAD32(swseq_data.reg_ssfsc));
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001058 return 1;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001059 }
1060
Sean Nelson316a29f2010-05-07 20:09:04 +00001061 /* FIXME make sure we do not needlessly cause transaction errors. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001062 temp32 = REGREAD32(swseq_data.reg_ssfsc);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001063 if (temp32 & SSFS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +00001064 msg_perr("Transaction error!\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001065 prettyprint_ich9_reg_ssfs(temp32);
1066 prettyprint_ich9_reg_ssfc(temp32);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001067 /* keep reserved bits */
1068 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
1069 /* Clear the transaction error. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001070 REGWRITE32(swseq_data.reg_ssfsc, temp32 | SSFS_FCERR);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001071 return 1;
1072 }
1073
Stefan Tauner8b391b82011-08-09 01:49:34 +00001074 if ((!write_cmd) && (datalength != 0))
1075 ich_read_data(data, datalength, ICH9_REG_FDATA0);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001076
1077 return 0;
1078}
1079
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001080static int run_opcode(const struct flashctx *flash, OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +00001081 uint8_t datalength, uint8_t * data)
1082{
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001083 /* max_data_read == max_data_write for all Intel/VIA SPI masters */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001084 uint8_t maxlength = flash->mst->spi.max_data_read;
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001085
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +00001086 if (ich_generation == CHIPSET_ICH_UNKNOWN) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001087 msg_perr("%s: unsupported chipset\n", __func__);
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001088 return -1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00001089 }
Stefan Reinauera9424d52008-06-27 16:28:34 +00001090
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001091 if (datalength > maxlength) {
1092 msg_perr("%s: Internal command size error for "
1093 "opcode 0x%02x, got datalength=%i, want <=%i\n",
1094 __func__, op.opcode, datalength, maxlength);
1095 return SPI_INVALID_LENGTH;
1096 }
1097
Stefan Taunera8d838d2011-11-06 23:51:09 +00001098 switch (ich_generation) {
1099 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +00001100 case CHIPSET_TUNNEL_CREEK:
1101 case CHIPSET_CENTERTON:
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001102 return ich7_run_opcode(op, offset, datalength, data, maxlength);
Stefan Taunera8d838d2011-11-06 23:51:09 +00001103 case CHIPSET_ICH8:
1104 default: /* Future version might behave the same */
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001105 return ich9_run_opcode(op, offset, datalength, data);
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001106 }
Stefan Reinauera9424d52008-06-27 16:28:34 +00001107}
1108
Edward O'Callaghan5eca4272020-04-12 17:27:53 +10001109static int ich_spi_send_command(const struct flashctx *flash, unsigned int writecnt,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001110 unsigned int readcnt,
1111 const unsigned char *writearr,
1112 unsigned char *readarr)
Dominik Geyerb46acba2008-05-16 12:55:55 +00001113{
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001114 int result;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001115 int opcode_index = -1;
1116 const unsigned char cmd = *writearr;
1117 OPCODE *opcode;
1118 uint32_t addr = 0;
1119 uint8_t *data;
1120 int count;
1121
Dominik Geyerb46acba2008-05-16 12:55:55 +00001122 /* find cmd in opcodes-table */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001123 opcode_index = find_opcode(curopcodes, cmd);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001124 if (opcode_index == -1) {
Helge Wagner738e2522010-10-05 22:06:05 +00001125 if (!ichspi_lock)
1126 opcode_index = reprogram_opcode_on_the_fly(cmd, writecnt, readcnt);
Stefan Taunerdc704ed2012-05-06 15:11:26 +00001127 if (opcode_index == SPI_INVALID_LENGTH) {
1128 msg_pdbg("OPCODE 0x%02x has unsupported length, will not execute.\n", cmd);
1129 return SPI_INVALID_LENGTH;
1130 } else if (opcode_index == -1) {
Stefan Tauner355cbfd2011-05-28 02:37:14 +00001131 msg_pdbg("Invalid OPCODE 0x%02x, will not execute.\n",
1132 cmd);
Helge Wagner738e2522010-10-05 22:06:05 +00001133 return SPI_INVALID_OPCODE;
1134 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001135 }
1136
1137 opcode = &(curopcodes->opcode[opcode_index]);
1138
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001139 /* The following valid writecnt/readcnt combinations exist:
1140 * writecnt = 4, readcnt >= 0
1141 * writecnt = 1, readcnt >= 0
1142 * writecnt >= 4, readcnt = 0
1143 * writecnt >= 1, readcnt = 0
1144 * writecnt >= 1 is guaranteed for all commands.
1145 */
1146 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS) &&
1147 (writecnt != 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001148 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001149 "0x%02x, got writecnt=%i, want =4\n", __func__, cmd,
1150 writecnt);
1151 return SPI_INVALID_LENGTH;
1152 }
1153 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_NO_ADDRESS) &&
1154 (writecnt != 1)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001155 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001156 "0x%02x, got writecnt=%i, want =1\n", __func__, cmd,
1157 writecnt);
1158 return SPI_INVALID_LENGTH;
1159 }
1160 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) &&
1161 (writecnt < 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001162 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001163 "0x%02x, got writecnt=%i, want >=4\n", __func__, cmd,
1164 writecnt);
1165 return SPI_INVALID_LENGTH;
1166 }
1167 if (((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1168 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) &&
1169 (readcnt)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001170 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001171 "0x%02x, got readcnt=%i, want =0\n", __func__, cmd,
1172 readcnt);
1173 return SPI_INVALID_LENGTH;
1174 }
1175
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001176 /* Translate read/write array/count.
1177 * The maximum data length is identical for the maximum read length and
1178 * for the maximum write length excluding opcode and address. Opcode and
1179 * address are stored in separate registers, not in the data registers
1180 * and are thus not counted towards data length. The only exception
1181 * applies if the opcode definition (un)intentionally classifies said
1182 * opcode incorrectly as non-address opcode or vice versa. */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001183 if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001184 data = (uint8_t *) (writearr + 1);
1185 count = writecnt - 1;
1186 } else if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
1187 data = (uint8_t *) (writearr + 4);
1188 count = writecnt - 4;
1189 } else {
1190 data = (uint8_t *) readarr;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001191 count = readcnt;
1192 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001193
Nico Hubered098d62017-04-21 23:47:08 +02001194 /* if opcode-type requires an address */
1195 if (cmd == JEDEC_REMS || cmd == JEDEC_RES) {
1196 addr = ichspi_bbar;
1197 } else if (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS ||
1198 opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
1199 /* BBAR may cut part of the chip off at the lower end. */
1200 const uint32_t valid_base = ichspi_bbar & ((flash->chip->total_size * 1024) - 1);
1201 const uint32_t addr_offset = ichspi_bbar - valid_base;
1202 /* Highest address we can program is (2^24 - 1). */
1203 const uint32_t valid_end = (1 << 24) - addr_offset;
1204
1205 addr = writearr[1] << 16 | writearr[2] << 8 | writearr[3];
1206 const uint32_t addr_end = addr + count;
1207
1208 if (addr < valid_base ||
1209 addr_end < addr || /* integer overflow check */
1210 addr_end > valid_end) {
1211 msg_perr("%s: Addressed region 0x%06x-0x%06x not in allowed range 0x%06x-0x%06x\n",
1212 __func__, addr, addr_end - 1, valid_base, valid_end - 1);
1213 return SPI_INVALID_ADDRESS;
1214 }
1215 addr += addr_offset;
1216 }
1217
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001218 result = run_opcode(flash, *opcode, addr, count, data);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001219 if (result) {
Stefan Tauner8ed29342011-04-29 23:53:09 +00001220 msg_pdbg("Running OPCODE 0x%02x failed ", opcode->opcode);
1221 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1222 (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS)) {
1223 msg_pdbg("at address 0x%06x ", addr);
1224 }
1225 msg_pdbg("(payload length was %d).\n", count);
1226
1227 /* Print out the data array if it contains data to write.
1228 * Errors are detected before the received data is read back into
1229 * the array so it won't make sense to print it then. */
1230 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1231 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) {
1232 int i;
1233 msg_pspew("The data was:\n");
Stefan Taunerf382e352011-11-08 11:55:24 +00001234 for (i = 0; i < count; i++){
Stefan Tauner8ed29342011-04-29 23:53:09 +00001235 msg_pspew("%3d: 0x%02x\n", i, data[i]);
1236 }
1237 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001238 }
1239
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001240 return result;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001241}
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001242
Stefan Tauner50e7c602011-11-08 10:55:54 +00001243static struct hwseq_data {
1244 uint32_t size_comp0;
1245 uint32_t size_comp1;
Nico Huberd54e4f42017-03-23 23:45:47 +01001246 uint32_t addr_mask;
1247 bool only_4k;
1248 uint32_t hsfc_fcycle;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001249} hwseq_data;
1250
Nico Huberd54e4f42017-03-23 23:45:47 +01001251/* Sets FLA in FADDR to (addr & hwseq_data.addr_mask) without touching other bits. */
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001252static void ich_hwseq_set_addr(uint32_t addr)
1253{
Nico Huberd54e4f42017-03-23 23:45:47 +01001254 uint32_t addr_old = REGREAD32(ICH9_REG_FADDR) & ~hwseq_data.addr_mask;
1255 REGWRITE32(ICH9_REG_FADDR, (addr & hwseq_data.addr_mask) | addr_old);
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001256}
1257
1258/* Sets FADDR.FLA to 'addr' and returns the erase block size in bytes
1259 * of the block containing this address. May return nonsense if the address is
1260 * not valid. The erase block size for a specific address depends on the flash
1261 * partition layout as specified by FPB and the partition properties as defined
1262 * by UVSCC and LVSCC respectively. An alternative to implement this method
1263 * would be by querying FPB and the respective VSCC register directly.
1264 */
1265static uint32_t ich_hwseq_get_erase_block_size(unsigned int addr)
1266{
Elyes HAOUAS29e46d02019-06-09 17:38:25 +02001267 uint8_t enc_berase;
1268 static const uint32_t dec_berase[4] = {
1269 256,
1270 4 * 1024,
1271 8 * 1024,
1272 64 * 1024
1273 };
1274
Nico Huberd54e4f42017-03-23 23:45:47 +01001275 if (hwseq_data.only_4k) {
1276 return 4 * 1024;
Nico Huberd54e4f42017-03-23 23:45:47 +01001277 }
Elyes HAOUAS29e46d02019-06-09 17:38:25 +02001278
1279 ich_hwseq_set_addr(addr);
1280 enc_berase = (REGREAD16(ICH9_REG_HSFS) & HSFS_BERASE) >> HSFS_BERASE_OFF;
1281 return dec_berase[enc_berase];
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001282}
1283
1284/* Polls for Cycle Done Status, Flash Cycle Error or timeout in 8 us intervals.
1285 Resets all error flags in HSFS.
1286 Returns 0 if the cycle completes successfully without errors within
1287 timeout us, 1 on errors. */
Subrata Banik7cb43952022-03-16 20:40:42 +05301288static int ich_hwseq_wait_for_cycle_complete(unsigned int len)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001289{
Subrata Banik7cb43952022-03-16 20:40:42 +05301290 /*
1291 * The SPI bus may be busy due to performing operations from other masters, hence
1292 * introduce the long timeout of 30s to cover the worst case scenarios as well.
1293 */
1294 unsigned int timeout_us = 30 * 1000 * 1000;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001295 uint16_t hsfs;
1296 uint32_t addr;
1297
Subrata Banik7cb43952022-03-16 20:40:42 +05301298 timeout_us /= 8; /* scale timeout duration to counter */
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001299 while ((((hsfs = REGREAD16(ICH9_REG_HSFS)) &
1300 (HSFS_FDONE | HSFS_FCERR)) == 0) &&
Subrata Banik7cb43952022-03-16 20:40:42 +05301301 --timeout_us) {
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001302 programmer_delay(8);
1303 }
1304 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
Subrata Banik7cb43952022-03-16 20:40:42 +05301305 if (!timeout_us) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001306 addr = REGREAD32(ICH9_REG_FADDR) & hwseq_data.addr_mask;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001307 msg_perr("Timeout error between offset 0x%08x and "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001308 "0x%08x (= 0x%08x + %d)!\n",
1309 addr, addr + len - 1, addr, len - 1);
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001310 prettyprint_ich9_reg_hsfs(hsfs);
1311 prettyprint_ich9_reg_hsfc(REGREAD16(ICH9_REG_HSFC));
1312 return 1;
1313 }
1314
1315 if (hsfs & HSFS_FCERR) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001316 addr = REGREAD32(ICH9_REG_FADDR) & hwseq_data.addr_mask;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001317 msg_perr("Transaction error between offset 0x%08x and "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001318 "0x%08x (= 0x%08x + %d)!\n",
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001319 addr, addr + len - 1, addr, len - 1);
1320 prettyprint_ich9_reg_hsfs(hsfs);
1321 prettyprint_ich9_reg_hsfc(REGREAD16(ICH9_REG_HSFC));
1322 return 1;
1323 }
1324 return 0;
1325}
Stefan Tauner50e7c602011-11-08 10:55:54 +00001326
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001327static int ich_hwseq_probe(struct flashctx *flash)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001328{
1329 uint32_t total_size, boundary;
1330 uint32_t erase_size_low, size_low, erase_size_high, size_high;
1331 struct block_eraser *eraser;
1332
1333 total_size = hwseq_data.size_comp0 + hwseq_data.size_comp1;
Stefan Tauner5c316f92015-02-08 21:57:52 +00001334 msg_cdbg("Hardware sequencing reports %d attached SPI flash chip",
Stefan Tauner50e7c602011-11-08 10:55:54 +00001335 (hwseq_data.size_comp1 != 0) ? 2 : 1);
1336 if (hwseq_data.size_comp1 != 0)
1337 msg_cdbg("s with a combined");
1338 else
1339 msg_cdbg(" with a");
1340 msg_cdbg(" density of %d kB.\n", total_size / 1024);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001341 flash->chip->total_size = total_size / 1024;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001342
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001343 eraser = &(flash->chip->block_erasers[0]);
Nico Huberd54e4f42017-03-23 23:45:47 +01001344 if (!hwseq_data.only_4k)
1345 boundary = (REGREAD32(ICH9_REG_FPB) & FPB_FPBA) << 12;
1346 else
1347 boundary = 0;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001348 size_high = total_size - boundary;
1349 erase_size_high = ich_hwseq_get_erase_block_size(boundary);
1350
1351 if (boundary == 0) {
Stefan Tauner5c316f92015-02-08 21:57:52 +00001352 msg_cdbg2("There is only one partition containing the whole "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001353 "address space (0x%06x - 0x%06x).\n", 0, size_high-1);
1354 eraser->eraseblocks[0].size = erase_size_high;
1355 eraser->eraseblocks[0].count = size_high / erase_size_high;
Stefan Tauner5c316f92015-02-08 21:57:52 +00001356 msg_cdbg2("There are %d erase blocks with %d B each.\n",
Stefan Tauner50e7c602011-11-08 10:55:54 +00001357 size_high / erase_size_high, erase_size_high);
1358 } else {
Stefan Tauner5c316f92015-02-08 21:57:52 +00001359 msg_cdbg2("The flash address space (0x%06x - 0x%06x) is divided "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001360 "at address 0x%06x in two partitions.\n",
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001361 0, total_size-1, boundary);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001362 size_low = total_size - size_high;
1363 erase_size_low = ich_hwseq_get_erase_block_size(0);
1364
1365 eraser->eraseblocks[0].size = erase_size_low;
1366 eraser->eraseblocks[0].count = size_low / erase_size_low;
1367 msg_cdbg("The first partition ranges from 0x%06x to 0x%06x.\n",
1368 0, size_low-1);
1369 msg_cdbg("In that range are %d erase blocks with %d B each.\n",
1370 size_low / erase_size_low, erase_size_low);
1371
1372 eraser->eraseblocks[1].size = erase_size_high;
1373 eraser->eraseblocks[1].count = size_high / erase_size_high;
1374 msg_cdbg("The second partition ranges from 0x%06x to 0x%06x.\n",
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001375 boundary, total_size-1);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001376 msg_cdbg("In that range are %d erase blocks with %d B each.\n",
1377 size_high / erase_size_high, erase_size_high);
1378 }
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001379 flash->chip->tested = TEST_OK_PREW;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001380 return 1;
1381}
1382
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001383static int ich_hwseq_block_erase(struct flashctx *flash, unsigned int addr,
1384 unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001385{
1386 uint32_t erase_block;
1387 uint16_t hsfc;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001388
1389 erase_block = ich_hwseq_get_erase_block_size(addr);
1390 if (len != erase_block) {
1391 msg_cerr("Erase block size for address 0x%06x is %d B, "
1392 "but requested erase block size is %d B. "
1393 "Not erasing anything.\n", addr, erase_block, len);
1394 return -1;
1395 }
1396
1397 /* Although the hardware supports this (it would erase the whole block
1398 * containing the address) we play safe here. */
1399 if (addr % erase_block != 0) {
1400 msg_cerr("Erase address 0x%06x is not aligned to the erase "
1401 "block boundary (any multiple of %d). "
1402 "Not erasing anything.\n", addr, erase_block);
1403 return -1;
1404 }
1405
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001406 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001407 msg_perr("Request to erase some inaccessible memory address(es)"
1408 " (addr=0x%x, len=%d). "
1409 "Not erasing anything.\n", addr, len);
1410 return -1;
1411 }
1412
1413 msg_pdbg("Erasing %d bytes starting at 0x%06x.\n", len, addr);
Stefan Tauner7608d362014-08-05 23:28:47 +00001414 ich_hwseq_set_addr(addr);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001415
1416 /* make sure FDONE, FCERR, AEL are cleared by writing 1 to them */
1417 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1418
1419 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001420 hsfc &= ~hwseq_data.hsfc_fcycle; /* clear operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001421 hsfc |= (0x3 << HSFC_FCYCLE_OFF); /* set erase operation */
1422 hsfc |= HSFC_FGO; /* start */
1423 msg_pdbg("HSFC used for block erasing: ");
1424 prettyprint_ich9_reg_hsfc(hsfc);
1425 REGWRITE16(ICH9_REG_HSFC, hsfc);
1426
Subrata Banik7cb43952022-03-16 20:40:42 +05301427 if (ich_hwseq_wait_for_cycle_complete(len))
Stefan Tauner50e7c602011-11-08 10:55:54 +00001428 return -1;
1429 return 0;
1430}
1431
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001432static int ich_hwseq_read(struct flashctx *flash, uint8_t *buf,
1433 unsigned int addr, unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001434{
1435 uint16_t hsfc;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001436 uint8_t block_len;
1437
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001438 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001439 msg_perr("Request to read from an inaccessible memory address "
1440 "(addr=0x%x, len=%d).\n", addr, len);
1441 return -1;
1442 }
1443
1444 msg_pdbg("Reading %d bytes starting at 0x%06x.\n", len, addr);
1445 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
1446 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1447
1448 while (len > 0) {
Stefan Tauner7608d362014-08-05 23:28:47 +00001449 /* Obey programmer limit... */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001450 block_len = min(len, flash->mst->opaque.max_data_read);
Stefan Tauner7608d362014-08-05 23:28:47 +00001451 /* as well as flash chip page borders as demanded in the Intel datasheets. */
1452 block_len = min(block_len, 256 - (addr & 0xFF));
1453
Stefan Tauner50e7c602011-11-08 10:55:54 +00001454 ich_hwseq_set_addr(addr);
1455 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001456 hsfc &= ~hwseq_data.hsfc_fcycle; /* set read operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001457 hsfc &= ~HSFC_FDBC; /* clear byte count */
1458 /* set byte count */
1459 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
1460 hsfc |= HSFC_FGO; /* start */
1461 REGWRITE16(ICH9_REG_HSFC, hsfc);
1462
Subrata Banik7cb43952022-03-16 20:40:42 +05301463 if (ich_hwseq_wait_for_cycle_complete(block_len))
Stefan Tauner50e7c602011-11-08 10:55:54 +00001464 return 1;
1465 ich_read_data(buf, block_len, ICH9_REG_FDATA0);
1466 addr += block_len;
1467 buf += block_len;
1468 len -= block_len;
1469 }
1470 return 0;
1471}
1472
Mark Marshallf20b7be2014-05-09 21:16:21 +00001473static int ich_hwseq_write(struct flashctx *flash, const uint8_t *buf, unsigned int addr, unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001474{
1475 uint16_t hsfc;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001476 uint8_t block_len;
1477
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001478 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001479 msg_perr("Request to write to an inaccessible memory address "
1480 "(addr=0x%x, len=%d).\n", addr, len);
1481 return -1;
1482 }
1483
1484 msg_pdbg("Writing %d bytes starting at 0x%06x.\n", len, addr);
1485 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
1486 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1487
1488 while (len > 0) {
1489 ich_hwseq_set_addr(addr);
Stefan Tauner7608d362014-08-05 23:28:47 +00001490 /* Obey programmer limit... */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001491 block_len = min(len, flash->mst->opaque.max_data_write);
Stefan Tauner7608d362014-08-05 23:28:47 +00001492 /* as well as flash chip page borders as demanded in the Intel datasheets. */
1493 block_len = min(block_len, 256 - (addr & 0xFF));
Stefan Tauner50e7c602011-11-08 10:55:54 +00001494 ich_fill_data(buf, block_len, ICH9_REG_FDATA0);
1495 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001496 hsfc &= ~hwseq_data.hsfc_fcycle; /* clear operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001497 hsfc |= (0x2 << HSFC_FCYCLE_OFF); /* set write operation */
1498 hsfc &= ~HSFC_FDBC; /* clear byte count */
1499 /* set byte count */
1500 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
1501 hsfc |= HSFC_FGO; /* start */
1502 REGWRITE16(ICH9_REG_HSFC, hsfc);
1503
Subrata Banik7cb43952022-03-16 20:40:42 +05301504 if (ich_hwseq_wait_for_cycle_complete(block_len))
Stefan Tauner50e7c602011-11-08 10:55:54 +00001505 return -1;
1506 addr += block_len;
1507 buf += block_len;
1508 len -= block_len;
1509 }
1510 return 0;
1511}
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001512
Edward O'Callaghan5eca4272020-04-12 17:27:53 +10001513static int ich_spi_send_multicommand(const struct flashctx *flash,
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001514 struct spi_command *cmds)
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001515{
1516 int ret = 0;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001517 int i;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001518 int oppos, preoppos;
1519 for (; (cmds->writecnt || cmds->readcnt) && !ret; cmds++) {
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001520 if ((cmds + 1)->writecnt || (cmds + 1)->readcnt) {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001521 /* Next command is valid. */
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001522 preoppos = find_preop(curopcodes, cmds->writearr[0]);
1523 oppos = find_opcode(curopcodes, (cmds + 1)->writearr[0]);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001524 if ((oppos == -1) && (preoppos != -1)) {
1525 /* Current command is listed as preopcode in
1526 * ICH struct OPCODES, but next command is not
1527 * listed as opcode in that struct.
1528 * Check for command sanity, then
1529 * try to reprogram the ICH opcode list.
1530 */
1531 if (find_preop(curopcodes,
1532 (cmds + 1)->writearr[0]) != -1) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001533 msg_perr("%s: Two subsequent "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001534 "preopcodes 0x%02x and 0x%02x, "
1535 "ignoring the first.\n",
1536 __func__, cmds->writearr[0],
1537 (cmds + 1)->writearr[0]);
1538 continue;
1539 }
1540 /* If the chipset is locked down, we'll fail
1541 * during execution of the next command anyway.
1542 * No need to bother with fixups.
1543 */
1544 if (!ichspi_lock) {
Helge Wagner738e2522010-10-05 22:06:05 +00001545 oppos = reprogram_opcode_on_the_fly((cmds + 1)->writearr[0], (cmds + 1)->writecnt, (cmds + 1)->readcnt);
1546 if (oppos == -1)
1547 continue;
1548 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001549 continue;
1550 }
1551 }
1552 if ((oppos != -1) && (preoppos != -1)) {
1553 /* Current command is listed as preopcode in
1554 * ICH struct OPCODES and next command is listed
1555 * as opcode in that struct. Match them up.
1556 */
1557 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001558 continue;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001559 }
1560 /* If none of the above if-statements about oppos or
1561 * preoppos matched, this is a normal opcode.
1562 */
1563 }
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001564 ret = ich_spi_send_command(flash, cmds->writecnt, cmds->readcnt,
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001565 cmds->writearr, cmds->readarr);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001566 /* Reset the type of all opcodes to non-atomic. */
1567 for (i = 0; i < 8; i++)
1568 curopcodes->opcode[i].atomic = 0;
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001569 }
1570 return ret;
1571}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001572
Michael Karchera4448d92010-07-22 18:04:15 +00001573#define ICH_BMWAG(x) ((x >> 24) & 0xff)
1574#define ICH_BMRAG(x) ((x >> 16) & 0xff)
1575#define ICH_BRWA(x) ((x >> 8) & 0xff)
1576#define ICH_BRRA(x) ((x >> 0) & 0xff)
1577
Nico Huber7590d1a2016-05-03 13:38:28 +02001578static const enum ich_access_protection access_perms_to_protection[] = {
1579 LOCKED, WRITE_PROT, READ_PROT, NO_PROT
1580};
1581static const char *const access_names[] = {
1582 "locked", "read-only", "write-only", "read-write"
1583};
1584
Nico Huber519be662018-12-23 20:03:35 +01001585static enum ich_access_protection ich9_handle_frap(uint32_t frap, unsigned int i)
Michael Karchera4448d92010-07-22 18:04:15 +00001586{
Nico Huberaa91d5c2017-08-19 17:04:21 +02001587 const int rwperms_unknown = ARRAY_SIZE(access_names);
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001588 static const char *const region_names[] = {
Michael Karchera4448d92010-07-22 18:04:15 +00001589 "Flash Descriptor", "BIOS", "Management Engine",
Nico Huberd2d39932019-01-18 16:49:37 +01001590 "Gigabit Ethernet", "Platform Data", "Device Expansion",
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001591 "BIOS2", "unknown", "EC/BMC",
Michael Karchera4448d92010-07-22 18:04:15 +00001592 };
Nico Huberd54e4f42017-03-23 23:45:47 +01001593 const char *const region_name = i < ARRAY_SIZE(region_names) ? region_names[i] : "unknown";
1594
Michael Karchera4448d92010-07-22 18:04:15 +00001595 uint32_t base, limit;
Nico Huberaa91d5c2017-08-19 17:04:21 +02001596 int rwperms;
Nico Huberd2d39932019-01-18 16:49:37 +01001597 const int offset = i < 12
1598 ? ICH9_REG_FREG0 + i * 4
1599 : APL_REG_FREG12 + (i - 12) * 4;
Michael Karchera4448d92010-07-22 18:04:15 +00001600 uint32_t freg = mmio_readl(ich_spibar + offset);
1601
Nico Huberaa91d5c2017-08-19 17:04:21 +02001602 if (i < 8) {
1603 rwperms = (((ICH_BRWA(frap) >> i) & 1) << 1) |
1604 (((ICH_BRRA(frap) >> i) & 1) << 0);
1605 } else {
1606 /* Datasheets don't define any access bits for regions > 7. We
1607 can't rely on the actual descriptor settings either as there
1608 are several overrides for them (those by other masters are
1609 not even readable by us, *shrug*). */
1610 rwperms = rwperms_unknown;
1611 }
1612
Michael Karchera4448d92010-07-22 18:04:15 +00001613 base = ICH_FREG_BASE(freg);
1614 limit = ICH_FREG_LIMIT(freg);
Stefan Taunere3adea02012-08-27 15:12:36 +00001615 if (base > limit || (freg == 0 && i > 0)) {
Michael Karchera4448d92010-07-22 18:04:15 +00001616 /* this FREG is disabled */
Nico Huber519be662018-12-23 20:03:35 +01001617 msg_pdbg2("0x%02X: 0x%08x FREG%u: %s region is unused.\n",
Nico Huberd54e4f42017-03-23 23:45:47 +01001618 offset, freg, i, region_name);
Nico Huber7590d1a2016-05-03 13:38:28 +02001619 return NO_PROT;
Stefan Tauner5210e722012-02-16 01:13:00 +00001620 }
1621 msg_pdbg("0x%02X: 0x%08x ", offset, freg);
1622 if (rwperms == 0x3) {
Nico Huber519be662018-12-23 20:03:35 +01001623 msg_pdbg("FREG%u: %s region (0x%08x-0x%08x) is %s.\n", i,
Nico Huber0bb3f712017-03-29 16:44:33 +02001624 region_name, base, limit, access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001625 return NO_PROT;
Michael Karchera4448d92010-07-22 18:04:15 +00001626 }
Nico Huberaa91d5c2017-08-19 17:04:21 +02001627 if (rwperms == rwperms_unknown) {
Nico Huber519be662018-12-23 20:03:35 +01001628 msg_pdbg("FREG%u: %s region (0x%08x-0x%08x) has unknown permissions.\n",
Nico Huberaa91d5c2017-08-19 17:04:21 +02001629 i, region_name, base, limit);
Nico Huber7590d1a2016-05-03 13:38:28 +02001630 return NO_PROT;
Nico Huberaa91d5c2017-08-19 17:04:21 +02001631 }
Michael Karchera4448d92010-07-22 18:04:15 +00001632
Nico Huber519be662018-12-23 20:03:35 +01001633 msg_pinfo("FREG%u: %s region (0x%08x-0x%08x) is %s.\n", i,
Nico Huber0bb3f712017-03-29 16:44:33 +02001634 region_name, base, limit, access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001635 return access_perms_to_protection[rwperms];
Michael Karchera4448d92010-07-22 18:04:15 +00001636}
1637
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001638 /* In contrast to FRAP and the master section of the descriptor the bits
1639 * in the PR registers have an inverted meaning. The bits in FRAP
1640 * indicate read and write access _grant_. Here they indicate read
1641 * and write _protection_ respectively. If both bits are 0 the address
1642 * bits are ignored.
1643 */
1644#define ICH_PR_PERMS(pr) (((~((pr) >> PR_RP_OFF) & 1) << 0) | \
1645 ((~((pr) >> PR_WP_OFF) & 1) << 1))
1646
Nico Huber519be662018-12-23 20:03:35 +01001647static enum ich_access_protection ich9_handle_pr(const size_t reg_pr0, unsigned int i)
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001648{
Nico Huberd54e4f42017-03-23 23:45:47 +01001649 uint8_t off = reg_pr0 + (i * 4);
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001650 uint32_t pr = mmio_readl(ich_spibar + off);
Stefan Tauner5210e722012-02-16 01:13:00 +00001651 unsigned int rwperms = ICH_PR_PERMS(pr);
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001652
Nico Huberd54e4f42017-03-23 23:45:47 +01001653 /* From 5 on we have GPR registers and start from 0 again. */
1654 const char *const prefix = i >= 5 ? "G" : "";
1655 if (i >= 5)
1656 i -= 5;
1657
Stefan Tauner5210e722012-02-16 01:13:00 +00001658 if (rwperms == 0x3) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001659 msg_pdbg2("0x%02X: 0x%08x (%sPR%u is unused)\n", off, pr, prefix, i);
Nico Huber7590d1a2016-05-03 13:38:28 +02001660 return NO_PROT;
Stefan Tauner5210e722012-02-16 01:13:00 +00001661 }
1662
1663 msg_pdbg("0x%02X: 0x%08x ", off, pr);
Nico Huberd54e4f42017-03-23 23:45:47 +01001664 msg_pwarn("%sPR%u: Warning: 0x%08x-0x%08x is %s.\n", prefix, i, ICH_FREG_BASE(pr),
Nico Huber0bb3f712017-03-29 16:44:33 +02001665 ICH_FREG_LIMIT(pr), access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001666 return access_perms_to_protection[rwperms];
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001667}
1668
Stefan Tauner75da80c2011-09-17 22:21:55 +00001669/* Set/Clear the read and write protection enable bits of PR register @i
1670 * according to @read_prot and @write_prot. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001671static void ich9_set_pr(const size_t reg_pr0, int i, int read_prot, int write_prot)
Stefan Tauner75da80c2011-09-17 22:21:55 +00001672{
Nico Huberd54e4f42017-03-23 23:45:47 +01001673 void *addr = ich_spibar + reg_pr0 + (i * 4);
Stefan Tauner75da80c2011-09-17 22:21:55 +00001674 uint32_t old = mmio_readl(addr);
1675 uint32_t new;
1676
1677 msg_gspew("PR%u is 0x%08x", i, old);
1678 new = old & ~((1 << PR_RP_OFF) | (1 << PR_WP_OFF));
1679 if (read_prot)
1680 new |= (1 << PR_RP_OFF);
1681 if (write_prot)
1682 new |= (1 << PR_WP_OFF);
1683 if (old == new) {
1684 msg_gspew(" already.\n");
1685 return;
1686 }
1687 msg_gspew(", trying to set it to 0x%08x ", new);
1688 rmmio_writel(new, addr);
1689 msg_gspew("resulted in 0x%08x.\n", mmio_readl(addr));
1690}
1691
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001692static const struct spi_master spi_master_ich7 = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00001693 .max_data_read = 64,
1694 .max_data_write = 64,
1695 .command = ich_spi_send_command,
1696 .multicommand = ich_spi_send_multicommand,
1697 .read = default_spi_read,
1698 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00001699 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00001700};
1701
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001702static const struct spi_master spi_master_ich9 = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00001703 .max_data_read = 64,
1704 .max_data_write = 64,
1705 .command = ich_spi_send_command,
1706 .multicommand = ich_spi_send_multicommand,
1707 .read = default_spi_read,
1708 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00001709 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00001710};
1711
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001712static const struct opaque_master opaque_master_ich_hwseq = {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001713 .max_data_read = 64,
1714 .max_data_write = 64,
1715 .probe = ich_hwseq_probe,
1716 .read = ich_hwseq_read,
1717 .write = ich_hwseq_write,
1718 .erase = ich_hwseq_block_erase,
1719};
1720
Nico Huber560111e2017-04-26 12:27:17 +02001721int ich_init_spi(void *spibar, enum ich_chipset ich_gen)
Michael Karchera4448d92010-07-22 18:04:15 +00001722{
Nico Huber519be662018-12-23 20:03:35 +01001723 unsigned int i;
Stefan Tauner92d6a862013-10-25 00:33:37 +00001724 uint16_t tmp2;
Michael Karchera4448d92010-07-22 18:04:15 +00001725 uint32_t tmp;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001726 char *arg;
Stefan Tauner5210e722012-02-16 01:13:00 +00001727 int ich_spi_rw_restricted = 0;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001728 int desc_valid = 0;
Angel Pons7e134562021-06-07 13:29:13 +02001729 struct ich_descriptors desc = { 0 };
Stefan Tauner50e7c602011-11-08 10:55:54 +00001730 enum ich_spi_mode {
1731 ich_auto,
1732 ich_hwseq,
1733 ich_swseq
1734 } ich_spi_mode = ich_auto;
Nico Huberd54e4f42017-03-23 23:45:47 +01001735 size_t num_freg, num_pr, reg_pr0;
Michael Karchera4448d92010-07-22 18:04:15 +00001736
Stefan Taunera8d838d2011-11-06 23:51:09 +00001737 ich_generation = ich_gen;
Stefan Tauner92d6a862013-10-25 00:33:37 +00001738 ich_spibar = spibar;
Michael Karchera4448d92010-07-22 18:04:15 +00001739
Nico Huberd54e4f42017-03-23 23:45:47 +01001740 /* Moving registers / bits */
Nico Huberd2d39932019-01-18 16:49:37 +01001741 switch (ich_generation) {
1742 case CHIPSET_100_SERIES_SUNRISE_POINT:
1743 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001744 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +02001745 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001746 case CHIPSET_APOLLO_LAKE:
Angel Pons4db0fdf2020-07-10 17:04:10 +02001747 case CHIPSET_GEMINI_LAKE:
David Hendricksa5216362017-08-08 20:02:22 -07001748 num_pr = 6; /* Includes GPR0 */
1749 reg_pr0 = PCH100_REG_FPR0;
1750 swseq_data.reg_ssfsc = PCH100_REG_SSFSC;
1751 swseq_data.reg_preop = PCH100_REG_PREOP;
1752 swseq_data.reg_optype = PCH100_REG_OPTYPE;
1753 swseq_data.reg_opmenu = PCH100_REG_OPMENU;
1754 hwseq_data.addr_mask = PCH100_FADDR_FLA;
1755 hwseq_data.only_4k = true;
1756 hwseq_data.hsfc_fcycle = PCH100_HSFC_FCYCLE;
Nico Huberd2d39932019-01-18 16:49:37 +01001757 break;
1758 default:
Nico Huberd54e4f42017-03-23 23:45:47 +01001759 num_pr = 5;
1760 reg_pr0 = ICH9_REG_PR0;
1761 swseq_data.reg_ssfsc = ICH9_REG_SSFS;
1762 swseq_data.reg_preop = ICH9_REG_PREOP;
1763 swseq_data.reg_optype = ICH9_REG_OPTYPE;
1764 swseq_data.reg_opmenu = ICH9_REG_OPMENU;
1765 hwseq_data.addr_mask = ICH9_FADDR_FLA;
1766 hwseq_data.only_4k = false;
1767 hwseq_data.hsfc_fcycle = HSFC_FCYCLE;
Nico Huberd2d39932019-01-18 16:49:37 +01001768 break;
1769 }
1770 switch (ich_generation) {
1771 case CHIPSET_100_SERIES_SUNRISE_POINT:
1772 num_freg = 10;
1773 break;
1774 case CHIPSET_C620_SERIES_LEWISBURG:
1775 num_freg = 12; /* 12 MMIO regs, but 16 regions in FD spec */
1776 break;
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001777 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +02001778 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001779 case CHIPSET_APOLLO_LAKE:
Angel Pons4db0fdf2020-07-10 17:04:10 +02001780 case CHIPSET_GEMINI_LAKE:
Nico Huberd2d39932019-01-18 16:49:37 +01001781 num_freg = 16;
1782 break;
1783 default:
1784 num_freg = 5;
1785 break;
Nico Huberd54e4f42017-03-23 23:45:47 +01001786 }
1787
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001788 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +00001789 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +00001790 case CHIPSET_TUNNEL_CREEK:
1791 case CHIPSET_CENTERTON:
Michael Karchera4448d92010-07-22 18:04:15 +00001792 msg_pdbg("0x00: 0x%04x (SPIS)\n",
1793 mmio_readw(ich_spibar + 0));
1794 msg_pdbg("0x02: 0x%04x (SPIC)\n",
1795 mmio_readw(ich_spibar + 2));
1796 msg_pdbg("0x04: 0x%08x (SPIA)\n",
1797 mmio_readl(ich_spibar + 4));
Michael Karchera4448d92010-07-22 18:04:15 +00001798 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
1799 msg_pdbg("0x50: 0x%08x (BBAR)\n",
1800 ichspi_bbar);
1801 msg_pdbg("0x54: 0x%04x (PREOP)\n",
1802 mmio_readw(ich_spibar + 0x54));
1803 msg_pdbg("0x56: 0x%04x (OPTYPE)\n",
1804 mmio_readw(ich_spibar + 0x56));
1805 msg_pdbg("0x58: 0x%08x (OPMENU)\n",
1806 mmio_readl(ich_spibar + 0x58));
1807 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n",
1808 mmio_readl(ich_spibar + 0x5c));
Stefan Tauner122dd122011-07-24 15:34:56 +00001809 for (i = 0; i < 3; i++) {
Michael Karchera4448d92010-07-22 18:04:15 +00001810 int offs;
1811 offs = 0x60 + (i * 4);
Nico Huber519be662018-12-23 20:03:35 +01001812 msg_pdbg("0x%02x: 0x%08x (PBR%u)\n", offs,
Michael Karchera4448d92010-07-22 18:04:15 +00001813 mmio_readl(ich_spibar + offs), i);
1814 }
Michael Karchera4448d92010-07-22 18:04:15 +00001815 if (mmio_readw(ich_spibar) & (1 << 15)) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00001816 msg_pwarn("WARNING: SPI Configuration Lockdown activated.\n");
Michael Karchera4448d92010-07-22 18:04:15 +00001817 ichspi_lock = 1;
1818 }
Stefan Tauner745f6bb2011-11-13 15:17:10 +00001819 ich_init_opcodes();
Stefan Taunera8d838d2011-11-06 23:51:09 +00001820 ich_set_bbar(0);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001821 register_spi_master(&spi_master_ich7);
Michael Karchera4448d92010-07-22 18:04:15 +00001822 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +00001823 case CHIPSET_ICH8:
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001824 default: /* Future version might behave the same */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001825 arg = extract_programmer_param("ich_spi_mode");
1826 if (arg && !strcmp(arg, "hwseq")) {
1827 ich_spi_mode = ich_hwseq;
1828 msg_pspew("user selected hwseq\n");
1829 } else if (arg && !strcmp(arg, "swseq")) {
1830 ich_spi_mode = ich_swseq;
1831 msg_pspew("user selected swseq\n");
1832 } else if (arg && !strcmp(arg, "auto")) {
1833 msg_pspew("user selected auto\n");
1834 ich_spi_mode = ich_auto;
1835 } else if (arg && !strlen(arg)) {
1836 msg_perr("Missing argument for ich_spi_mode.\n");
1837 free(arg);
1838 return ERROR_FATAL;
1839 } else if (arg) {
1840 msg_perr("Unknown argument for ich_spi_mode: %s\n",
1841 arg);
1842 free(arg);
1843 return ERROR_FATAL;
1844 }
1845 free(arg);
1846
Stefan Tauner29c80832011-06-12 08:14:10 +00001847 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFS);
Michael Karchera4448d92010-07-22 18:04:15 +00001848 msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2);
Stefan Tauner55206942011-06-11 09:53:22 +00001849 prettyprint_ich9_reg_hsfs(tmp2);
Stefan Tauner29c80832011-06-12 08:14:10 +00001850 if (tmp2 & HSFS_FLOCKDN) {
Nico Huber7590d1a2016-05-03 13:38:28 +02001851 msg_pinfo("SPI Configuration is locked down.\n");
Stefan Tauner55206942011-06-11 09:53:22 +00001852 ichspi_lock = 1;
1853 }
Stefan Tauner1e146392011-09-15 23:52:55 +00001854 if (tmp2 & HSFS_FDV)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001855 desc_valid = 1;
1856 if (!(tmp2 & HSFS_FDOPSS) && desc_valid)
Stefan Taunerd7d423b2012-10-20 09:13:16 +00001857 msg_pinfo("The Flash Descriptor Override Strap-Pin is set. Restrictions implied by\n"
1858 "the Master Section of the flash descriptor are NOT in effect. Please note\n"
1859 "that Protected Range (PR) restrictions still apply.\n");
Stefan Tauner745f6bb2011-11-13 15:17:10 +00001860 ich_init_opcodes();
Stefan Tauner55206942011-06-11 09:53:22 +00001861
Stefan Taunerf382e352011-11-08 11:55:24 +00001862 if (desc_valid) {
1863 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFC);
1864 msg_pdbg("0x06: 0x%04x (HSFC)\n", tmp2);
1865 prettyprint_ich9_reg_hsfc(tmp2);
1866 }
Michael Karchera4448d92010-07-22 18:04:15 +00001867
Stefan Tauner5ffe65b2011-07-07 04:10:57 +00001868 tmp = mmio_readl(ich_spibar + ICH9_REG_FADDR);
Stefan Taunereb582572012-09-21 12:52:50 +00001869 msg_pdbg2("0x08: 0x%08x (FADDR)\n", tmp);
Michael Karchera4448d92010-07-22 18:04:15 +00001870
Nico Huberd2d39932019-01-18 16:49:37 +01001871 switch (ich_gen) {
1872 case CHIPSET_100_SERIES_SUNRISE_POINT:
1873 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001874 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +02001875 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001876 case CHIPSET_APOLLO_LAKE:
Angel Pons4db0fdf2020-07-10 17:04:10 +02001877 case CHIPSET_GEMINI_LAKE:
Nico Huberd2d39932019-01-18 16:49:37 +01001878 tmp = mmio_readl(ich_spibar + PCH100_REG_DLOCK);
1879 msg_pdbg("0x0c: 0x%08x (DLOCK)\n", tmp);
1880 prettyprint_pch100_reg_dlock(tmp);
1881 break;
1882 default:
1883 break;
Nico Huberd54e4f42017-03-23 23:45:47 +01001884 }
1885
Stefan Taunerf382e352011-11-08 11:55:24 +00001886 if (desc_valid) {
1887 tmp = mmio_readl(ich_spibar + ICH9_REG_FRAP);
1888 msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp);
1889 msg_pdbg("BMWAG 0x%02x, ", ICH_BMWAG(tmp));
1890 msg_pdbg("BMRAG 0x%02x, ", ICH_BMRAG(tmp));
1891 msg_pdbg("BRWA 0x%02x, ", ICH_BRWA(tmp));
1892 msg_pdbg("BRRA 0x%02x\n", ICH_BRRA(tmp));
1893
Stefan Tauner5210e722012-02-16 01:13:00 +00001894 /* Handle FREGx and FRAP registers */
Nico Huberd54e4f42017-03-23 23:45:47 +01001895 for (i = 0; i < num_freg; i++)
Stefan Tauner5210e722012-02-16 01:13:00 +00001896 ich_spi_rw_restricted |= ich9_handle_frap(tmp, i);
Stefan Tauner27cb34b2013-06-01 00:06:12 +00001897 if (ich_spi_rw_restricted)
Nico Huber7590d1a2016-05-03 13:38:28 +02001898 msg_pinfo("Not all flash regions are freely accessible by flashrom. This is "
Stefan Tauner4c723152016-01-14 22:47:55 +00001899 "most likely\ndue to an active ME. Please see "
1900 "https://flashrom.org/ME for details.\n");
Stefan Taunerf382e352011-11-08 11:55:24 +00001901 }
Michael Karchera4448d92010-07-22 18:04:15 +00001902
Stefan Taunereb582572012-09-21 12:52:50 +00001903 /* Handle PR registers */
Nico Huberd54e4f42017-03-23 23:45:47 +01001904 for (i = 0; i < num_pr; i++) {
Stefan Tauner5210e722012-02-16 01:13:00 +00001905 /* if not locked down try to disable PR locks first */
1906 if (!ichspi_lock)
Nico Huberd54e4f42017-03-23 23:45:47 +01001907 ich9_set_pr(reg_pr0, i, 0, 0);
1908 ich_spi_rw_restricted |= ich9_handle_pr(reg_pr0, i);
Stefan Tauner5210e722012-02-16 01:13:00 +00001909 }
1910
Nico Huber7590d1a2016-05-03 13:38:28 +02001911 switch (ich_spi_rw_restricted) {
1912 case WRITE_PROT:
1913 msg_pwarn("At least some flash regions are write protected. For write operations,\n"
1914 "you should use a flash layout and include only writable regions. See\n"
1915 "manpage for more details.\n");
1916 break;
1917 case READ_PROT:
1918 case LOCKED:
1919 msg_pwarn("At least some flash regions are read protected. You have to use a flash\n"
1920 "layout and include only accessible regions. For write operations, you'll\n"
1921 "additionally need the --noverify-all switch. See manpage for more details.\n"
1922 );
1923 break;
Stefan Tauner5210e722012-02-16 01:13:00 +00001924 }
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001925
Nico Huberd54e4f42017-03-23 23:45:47 +01001926 tmp = mmio_readl(ich_spibar + swseq_data.reg_ssfsc);
1927 msg_pdbg("0x%zx: 0x%02x (SSFS)\n", swseq_data.reg_ssfsc, tmp & 0xff);
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001928 prettyprint_ich9_reg_ssfs(tmp);
Stefan Tauner29c80832011-06-12 08:14:10 +00001929 if (tmp & SSFS_FCERR) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001930 msg_pdbg("Clearing SSFS.FCERR\n");
Nico Huberd54e4f42017-03-23 23:45:47 +01001931 mmio_writeb(SSFS_FCERR, ich_spibar + swseq_data.reg_ssfsc);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001932 }
Nico Huberd54e4f42017-03-23 23:45:47 +01001933 msg_pdbg("0x%zx: 0x%06x (SSFC)\n", swseq_data.reg_ssfsc + 1, tmp >> 8);
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001934 prettyprint_ich9_reg_ssfc(tmp);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001935
Nico Huberd54e4f42017-03-23 23:45:47 +01001936 msg_pdbg("0x%zx: 0x%04x (PREOP)\n",
1937 swseq_data.reg_preop, mmio_readw(ich_spibar + swseq_data.reg_preop));
1938 msg_pdbg("0x%zx: 0x%04x (OPTYPE)\n",
1939 swseq_data.reg_optype, mmio_readw(ich_spibar + swseq_data.reg_optype));
1940 msg_pdbg("0x%zx: 0x%08x (OPMENU)\n",
1941 swseq_data.reg_opmenu, mmio_readl(ich_spibar + swseq_data.reg_opmenu));
1942 msg_pdbg("0x%zx: 0x%08x (OPMENU+4)\n",
1943 swseq_data.reg_opmenu + 4, mmio_readl(ich_spibar + swseq_data.reg_opmenu + 4));
Nico Huberd2d39932019-01-18 16:49:37 +01001944
1945 if (desc_valid) {
1946 switch (ich_gen) {
1947 case CHIPSET_ICH8:
1948 case CHIPSET_100_SERIES_SUNRISE_POINT:
1949 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001950 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +02001951 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001952 case CHIPSET_APOLLO_LAKE:
Angel Pons4db0fdf2020-07-10 17:04:10 +02001953 case CHIPSET_GEMINI_LAKE:
Nico Huberd2d39932019-01-18 16:49:37 +01001954 case CHIPSET_BAYTRAIL:
1955 break;
1956 default:
Duncan Laurie4095ed72014-08-20 15:39:32 +00001957 ichspi_bbar = mmio_readl(ich_spibar + ICH9_REG_BBAR);
Nico Huberd2d39932019-01-18 16:49:37 +01001958 msg_pdbg("0x%x: 0x%08x (BBAR)\n", ICH9_REG_BBAR, ichspi_bbar);
Duncan Laurie4095ed72014-08-20 15:39:32 +00001959 ich_set_bbar(0);
Nico Huberd2d39932019-01-18 16:49:37 +01001960 break;
Duncan Laurie4095ed72014-08-20 15:39:32 +00001961 }
Stefan Taunerbd649e42011-07-01 00:39:16 +00001962
Nico Huberd2d39932019-01-18 16:49:37 +01001963 if (ich_gen == CHIPSET_ICH8) {
1964 tmp = mmio_readl(ich_spibar + ICH8_REG_VSCC);
1965 msg_pdbg("0x%x: 0x%08x (VSCC)\n", ICH8_REG_VSCC, tmp);
1966 msg_pdbg("VSCC: ");
1967 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, true);
1968 } else {
Stefan Taunerf382e352011-11-08 11:55:24 +00001969 tmp = mmio_readl(ich_spibar + ICH9_REG_LVSCC);
Nico Huberd2d39932019-01-18 16:49:37 +01001970 msg_pdbg("0x%x: 0x%08x (LVSCC)\n", ICH9_REG_LVSCC, tmp);
Stefan Taunerf382e352011-11-08 11:55:24 +00001971 msg_pdbg("LVSCC: ");
Nico Huberd152fb92017-06-19 12:57:10 +02001972 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, true);
Stefan Tauner1e146392011-09-15 23:52:55 +00001973
Stefan Taunerf382e352011-11-08 11:55:24 +00001974 tmp = mmio_readl(ich_spibar + ICH9_REG_UVSCC);
Nico Huberd2d39932019-01-18 16:49:37 +01001975 msg_pdbg("0x%x: 0x%08x (UVSCC)\n", ICH9_REG_UVSCC, tmp);
Stefan Taunerf382e352011-11-08 11:55:24 +00001976 msg_pdbg("UVSCC: ");
Nico Huberd152fb92017-06-19 12:57:10 +02001977 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, false);
Stefan Taunerf382e352011-11-08 11:55:24 +00001978 }
Stefan Tauner1e146392011-09-15 23:52:55 +00001979
Nico Huberd2d39932019-01-18 16:49:37 +01001980 switch (ich_gen) {
1981 case CHIPSET_ICH8:
1982 case CHIPSET_100_SERIES_SUNRISE_POINT:
1983 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001984 case CHIPSET_300_SERIES_CANNON_POINT:
Michał Żygowski5c9f5422021-06-16 15:13:54 +02001985 case CHIPSET_500_SERIES_TIGER_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001986 case CHIPSET_APOLLO_LAKE:
Angel Pons4db0fdf2020-07-10 17:04:10 +02001987 case CHIPSET_GEMINI_LAKE:
Nico Huberd2d39932019-01-18 16:49:37 +01001988 break;
1989 default:
1990 tmp = mmio_readl(ich_spibar + ICH9_REG_FPB);
1991 msg_pdbg("0x%x: 0x%08x (FPB)\n", ICH9_REG_FPB, tmp);
1992 break;
1993 }
1994
Nico Huberd54e4f42017-03-23 23:45:47 +01001995 if (read_ich_descriptors_via_fdo(ich_gen, ich_spibar, &desc) == ICH_RET_OK)
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +00001996 prettyprint_ich_descriptors(ich_gen, &desc);
1997
Stefan Tauner50e7c602011-11-08 10:55:54 +00001998 /* If the descriptor is valid and indicates multiple
1999 * flash devices we need to use hwseq to be able to
2000 * access the second flash device.
2001 */
2002 if (ich_spi_mode == ich_auto && desc.content.NC != 0) {
2003 msg_pinfo("Enabling hardware sequencing due to "
2004 "multiple flash chips detected.\n");
2005 ich_spi_mode = ich_hwseq;
2006 }
Stefan Tauner1e146392011-09-15 23:52:55 +00002007 }
Stefan Tauner50e7c602011-11-08 10:55:54 +00002008
2009 if (ich_spi_mode == ich_auto && ichspi_lock &&
2010 ich_missing_opcodes()) {
2011 msg_pinfo("Enabling hardware sequencing because "
2012 "some important opcode is locked.\n");
2013 ich_spi_mode = ich_hwseq;
2014 }
2015
Nico Huber2a5dfaf2019-07-04 16:01:51 +02002016 if (ich_spi_mode == ich_auto &&
2017 (ich_gen == CHIPSET_100_SERIES_SUNRISE_POINT ||
Michał Żygowski5c9f5422021-06-16 15:13:54 +02002018 ich_gen == CHIPSET_300_SERIES_CANNON_POINT ||
2019 ich_gen == CHIPSET_500_SERIES_TIGER_POINT)) {
Nico Huber2a5dfaf2019-07-04 16:01:51 +02002020 msg_pdbg("Enabling hardware sequencing by default for 100+ series PCH.\n");
Nico Huber22f2dc52017-08-31 16:14:22 +02002021 ich_spi_mode = ich_hwseq;
2022 }
2023
Angel Pons4db0fdf2020-07-10 17:04:10 +02002024 if (ich_spi_mode == ich_auto &&
2025 (ich_gen == CHIPSET_APOLLO_LAKE ||
2026 ich_gen == CHIPSET_GEMINI_LAKE)) {
2027 msg_pdbg("Enabling hardware sequencing by default for Apollo/Gemini Lake.\n");
Nico Huberd2d39932019-01-18 16:49:37 +01002028 ich_spi_mode = ich_hwseq;
2029 }
2030
Stefan Tauner50e7c602011-11-08 10:55:54 +00002031 if (ich_spi_mode == ich_hwseq) {
2032 if (!desc_valid) {
2033 msg_perr("Hardware sequencing was requested "
2034 "but the flash descriptor is not "
2035 "valid. Aborting.\n");
2036 return ERROR_FATAL;
2037 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +00002038
2039 int tmpi = getFCBA_component_density(ich_generation, &desc, 0);
2040 if (tmpi < 0) {
2041 msg_perr("Could not determine density of flash component %d.\n", 0);
2042 return ERROR_FATAL;
2043 }
2044 hwseq_data.size_comp0 = tmpi;
2045
2046 tmpi = getFCBA_component_density(ich_generation, &desc, 1);
2047 if (tmpi < 0) {
2048 msg_perr("Could not determine density of flash component %d.\n", 1);
2049 return ERROR_FATAL;
2050 }
2051 hwseq_data.size_comp1 = tmpi;
2052
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002053 register_opaque_master(&opaque_master_ich_hwseq);
Stefan Tauner50e7c602011-11-08 10:55:54 +00002054 } else {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002055 register_spi_master(&spi_master_ich9);
Stefan Tauner50e7c602011-11-08 10:55:54 +00002056 }
Michael Karchera4448d92010-07-22 18:04:15 +00002057 break;
Michael Karchera4448d92010-07-22 18:04:15 +00002058 }
2059
Michael Karchera4448d92010-07-22 18:04:15 +00002060 return 0;
2061}
2062
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002063static const struct spi_master spi_master_via = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00002064 .max_data_read = 16,
2065 .max_data_write = 16,
2066 .command = ich_spi_send_command,
2067 .multicommand = ich_spi_send_multicommand,
2068 .read = default_spi_read,
2069 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00002070 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00002071};
2072
Nico Huber560111e2017-04-26 12:27:17 +02002073int via_init_spi(uint32_t mmio_base)
Michael Karchera4448d92010-07-22 18:04:15 +00002074{
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002075 int i;
Michael Karchera4448d92010-07-22 18:04:15 +00002076
Stefan Tauner7fb5aa02013-08-14 15:48:44 +00002077 ich_spibar = rphysmap("VIA SPI MMIO registers", mmio_base, 0x70);
2078 if (ich_spibar == ERROR_PTR)
2079 return ERROR_FATAL;
Helge Wagnerdd73d832012-08-24 23:03:46 +00002080 /* Do we really need no write enable? Like the LPC one at D17F0 0x40 */
Michael Karchera4448d92010-07-22 18:04:15 +00002081
Michael Karchera4448d92010-07-22 18:04:15 +00002082 /* Not sure if it speaks all these bus protocols. */
Nico Huber2e50cdc2018-09-23 20:20:26 +02002083 internal_buses_supported &= BUS_LPC | BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +00002084 ich_generation = CHIPSET_ICH7;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002085 register_spi_master(&spi_master_via);
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002086
2087 msg_pdbg("0x00: 0x%04x (SPIS)\n", mmio_readw(ich_spibar + 0));
2088 msg_pdbg("0x02: 0x%04x (SPIC)\n", mmio_readw(ich_spibar + 2));
2089 msg_pdbg("0x04: 0x%08x (SPIA)\n", mmio_readl(ich_spibar + 4));
2090 for (i = 0; i < 2; i++) {
2091 int offs;
2092 offs = 8 + (i * 8);
2093 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
2094 mmio_readl(ich_spibar + offs), i);
2095 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
2096 mmio_readl(ich_spibar + offs + 4), i);
2097 }
2098 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
2099 msg_pdbg("0x50: 0x%08x (BBAR)\n", ichspi_bbar);
2100 msg_pdbg("0x54: 0x%04x (PREOP)\n", mmio_readw(ich_spibar + 0x54));
2101 msg_pdbg("0x56: 0x%04x (OPTYPE)\n", mmio_readw(ich_spibar + 0x56));
2102 msg_pdbg("0x58: 0x%08x (OPMENU)\n", mmio_readl(ich_spibar + 0x58));
2103 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n", mmio_readl(ich_spibar + 0x5c));
2104 for (i = 0; i < 3; i++) {
2105 int offs;
2106 offs = 0x60 + (i * 4);
2107 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
2108 mmio_readl(ich_spibar + offs), i);
2109 }
2110 msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n",
2111 mmio_readw(ich_spibar + 0x6c));
2112 if (mmio_readw(ich_spibar) & (1 << 15)) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002113 msg_pwarn("Warning: SPI Configuration Lockdown activated.\n");
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002114 ichspi_lock = 1;
2115 }
2116
Stefan Taunera8d838d2011-11-06 23:51:09 +00002117 ich_set_bbar(0);
Michael Karchera4448d92010-07-22 18:04:15 +00002118 ich_init_opcodes();
2119
2120 return 0;
2121}
2122
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002123#endif