blob: 12ee126fba1ad1229361445a3ef4158bc16abd8a [file] [log] [blame]
Dominik Geyerb46acba2008-05-16 12:55:55 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2008 Stefan Wildemann <stefan.wildemann@kontron.com>
5 * Copyright (C) 2008 Claus Gindhart <claus.gindhart@kontron.com>
6 * Copyright (C) 2008 Dominik Geyer <dominik.geyer@kontron.com>
Stefan Reinauera9424d52008-06-27 16:28:34 +00007 * Copyright (C) 2008 coresystems GmbH <info@coresystems.de>
Carl-Daniel Hailfinger5824fbf2010-05-21 23:09:42 +00008 * Copyright (C) 2009, 2010 Carl-Daniel Hailfinger
Stefan Tauner8b391b82011-08-09 01:49:34 +00009 * Copyright (C) 2011 Stefan Tauner
Dominik Geyerb46acba2008-05-16 12:55:55 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
Dominik Geyerb46acba2008-05-16 12:55:55 +000020 */
21
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000022#if defined(__i386__) || defined(__x86_64__)
23
Dominik Geyerb46acba2008-05-16 12:55:55 +000024#include <string.h>
Stefan Taunerd0c5dc22011-10-20 12:57:14 +000025#include <stdlib.h>
Dominik Geyerb46acba2008-05-16 12:55:55 +000026#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000028#include "hwaccess.h"
Dominik Geyerb46acba2008-05-16 12:55:55 +000029#include "spi.h"
Stefan Tauner1e146392011-09-15 23:52:55 +000030#include "ich_descriptors.h"
Dominik Geyerb46acba2008-05-16 12:55:55 +000031
Nico Huberd2d39932019-01-18 16:49:37 +010032/* Apollo Lake */
33#define APL_REG_FREG12 0xe0 /* 32 Bytes Flash Region 12 */
34
Nico Huberd54e4f42017-03-23 23:45:47 +010035/* Sunrise Point */
36
37/* Added HSFS Status bits */
38#define HSFS_WRSDIS_OFF 11 /* 11: Flash Configuration Lock-Down */
39#define HSFS_WRSDIS (0x1 << HSFS_WRSDIS_OFF)
40#define HSFS_PRR34_LOCKDN_OFF 12 /* 12: PRR3 PRR4 Lock-Down */
41#define HSFS_PRR34_LOCKDN (0x1 << HSFS_PRR34_LOCKDN_OFF)
42/* HSFS_BERASE vanished */
43
44/*
45 * HSFC and HSFS 16-bit registers are combined into the 32-bit
46 * BIOS_HSFSTS_CTL register in the Sunrise Point datasheet,
47 * however we still treat them separately in order to reuse code.
48 */
49
50/* Changed HSFC Control bits */
51#define PCH100_HSFC_FCYCLE_OFF (17 - 16) /* 1-4: FLASH Cycle */
52#define PCH100_HSFC_FCYCLE (0xf << PCH100_HSFC_FCYCLE_OFF)
53/* New HSFC Control bit */
54#define HSFC_WET_OFF (21 - 16) /* 5: Write Enable Type */
55#define HSFC_WET (0x1 << HSFC_WET_OFF)
56
57#define PCH100_FADDR_FLA 0x07ffffff
58
59#define PCH100_REG_DLOCK 0x0c /* 32 Bits Discrete Lock Bits */
60#define DLOCK_BMWAG_LOCKDN_OFF 0
61#define DLOCK_BMWAG_LOCKDN (0x1 << DLOCK_BMWAG_LOCKDN_OFF)
62#define DLOCK_BMRAG_LOCKDN_OFF 1
63#define DLOCK_BMRAG_LOCKDN (0x1 << DLOCK_BMRAG_LOCKDN_OFF)
64#define DLOCK_SBMWAG_LOCKDN_OFF 2
65#define DLOCK_SBMWAG_LOCKDN (0x1 << DLOCK_SBMWAG_LOCKDN_OFF)
66#define DLOCK_SBMRAG_LOCKDN_OFF 3
67#define DLOCK_SBMRAG_LOCKDN (0x1 << DLOCK_SBMRAG_LOCKDN_OFF)
68#define DLOCK_PR0_LOCKDN_OFF 8
69#define DLOCK_PR0_LOCKDN (0x1 << DLOCK_PR0_LOCKDN_OFF)
70#define DLOCK_PR1_LOCKDN_OFF 9
71#define DLOCK_PR1_LOCKDN (0x1 << DLOCK_PR1_LOCKDN_OFF)
72#define DLOCK_PR2_LOCKDN_OFF 10
73#define DLOCK_PR2_LOCKDN (0x1 << DLOCK_PR2_LOCKDN_OFF)
74#define DLOCK_PR3_LOCKDN_OFF 11
75#define DLOCK_PR3_LOCKDN (0x1 << DLOCK_PR3_LOCKDN_OFF)
76#define DLOCK_PR4_LOCKDN_OFF 12
77#define DLOCK_PR4_LOCKDN (0x1 << DLOCK_PR4_LOCKDN_OFF)
78#define DLOCK_SSEQ_LOCKDN_OFF 16
79#define DLOCK_SSEQ_LOCKDN (0x1 << DLOCK_SSEQ_LOCKDN_OFF)
80
81#define PCH100_REG_FPR0 0x84 /* 32 Bits Protected Range 0 */
82#define PCH100_REG_GPR0 0x98 /* 32 Bits Global Protected Range 0 */
83
84#define PCH100_REG_SSFSC 0xA0 /* 32 Bits Status (8) + Control (24) */
85#define PCH100_REG_PREOP 0xA4 /* 16 Bits */
86#define PCH100_REG_OPTYPE 0xA6 /* 16 Bits */
87#define PCH100_REG_OPMENU 0xA8 /* 64 Bits */
88
Stefan Reinauera9424d52008-06-27 16:28:34 +000089/* ICH9 controller register definition */
Stefan Tauner55206942011-06-11 09:53:22 +000090#define ICH9_REG_HSFS 0x04 /* 16 Bits Hardware Sequencing Flash Status */
91#define HSFS_FDONE_OFF 0 /* 0: Flash Cycle Done */
92#define HSFS_FDONE (0x1 << HSFS_FDONE_OFF)
93#define HSFS_FCERR_OFF 1 /* 1: Flash Cycle Error */
94#define HSFS_FCERR (0x1 << HSFS_FCERR_OFF)
95#define HSFS_AEL_OFF 2 /* 2: Access Error Log */
96#define HSFS_AEL (0x1 << HSFS_AEL_OFF)
97#define HSFS_BERASE_OFF 3 /* 3-4: Block/Sector Erase Size */
98#define HSFS_BERASE (0x3 << HSFS_BERASE_OFF)
99#define HSFS_SCIP_OFF 5 /* 5: SPI Cycle In Progress */
100#define HSFS_SCIP (0x1 << HSFS_SCIP_OFF)
101 /* 6-12: reserved */
102#define HSFS_FDOPSS_OFF 13 /* 13: Flash Descriptor Override Pin-Strap Status */
103#define HSFS_FDOPSS (0x1 << HSFS_FDOPSS_OFF)
104#define HSFS_FDV_OFF 14 /* 14: Flash Descriptor Valid */
105#define HSFS_FDV (0x1 << HSFS_FDV_OFF)
106#define HSFS_FLOCKDN_OFF 15 /* 15: Flash Configuration Lock-Down */
107#define HSFS_FLOCKDN (0x1 << HSFS_FLOCKDN_OFF)
108
109#define ICH9_REG_HSFC 0x06 /* 16 Bits Hardware Sequencing Flash Control */
110#define HSFC_FGO_OFF 0 /* 0: Flash Cycle Go */
111#define HSFC_FGO (0x1 << HSFC_FGO_OFF)
112#define HSFC_FCYCLE_OFF 1 /* 1-2: FLASH Cycle */
113#define HSFC_FCYCLE (0x3 << HSFC_FCYCLE_OFF)
114 /* 3-7: reserved */
115#define HSFC_FDBC_OFF 8 /* 8-13: Flash Data Byte Count */
116#define HSFC_FDBC (0x3f << HSFC_FDBC_OFF)
117 /* 14: reserved */
118#define HSFC_SME_OFF 15 /* 15: SPI SMI# Enable */
119#define HSFC_SME (0x1 << HSFC_SME_OFF)
120
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000121#define ICH9_REG_FADDR 0x08 /* 32 Bits */
Nico Huberd54e4f42017-03-23 23:45:47 +0100122#define ICH9_FADDR_FLA 0x01ffffff
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000123#define ICH9_REG_FDATA0 0x10 /* 64 Bytes */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000124
Stefan Tauner29c80832011-06-12 08:14:10 +0000125#define ICH9_REG_FRAP 0x50 /* 32 Bytes Flash Region Access Permissions */
126#define ICH9_REG_FREG0 0x54 /* 32 Bytes Flash Region 0 */
127
128#define ICH9_REG_PR0 0x74 /* 32 Bytes Protected Range 0 */
Stefan Taunerbf69aaa2011-09-17 21:21:48 +0000129#define PR_WP_OFF 31 /* 31: write protection enable */
130#define PR_RP_OFF 15 /* 15: read protection enable */
Stefan Tauner29c80832011-06-12 08:14:10 +0000131
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000132#define ICH9_REG_SSFS 0x90 /* 08 Bits */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000133#define SSFS_SCIP_OFF 0 /* SPI Cycle In Progress */
134#define SSFS_SCIP (0x1 << SSFS_SCIP_OFF)
135#define SSFS_FDONE_OFF 2 /* Cycle Done Status */
136#define SSFS_FDONE (0x1 << SSFS_FDONE_OFF)
137#define SSFS_FCERR_OFF 3 /* Flash Cycle Error */
138#define SSFS_FCERR (0x1 << SSFS_FCERR_OFF)
139#define SSFS_AEL_OFF 4 /* Access Error Log */
140#define SSFS_AEL (0x1 << SSFS_AEL_OFF)
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000141/* The following bits are reserved in SSFS: 1,5-7. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000142#define SSFS_RESERVED_MASK 0x000000e2
Stefan Reinauera9424d52008-06-27 16:28:34 +0000143
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000144#define ICH9_REG_SSFC 0x91 /* 24 Bits */
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000145/* We combine SSFS and SSFC to one 32-bit word,
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000146 * therefore SSFC bits are off by 8. */
147 /* 0: reserved */
148#define SSFC_SCGO_OFF (1 + 8) /* 1: SPI Cycle Go */
149#define SSFC_SCGO (0x1 << SSFC_SCGO_OFF)
150#define SSFC_ACS_OFF (2 + 8) /* 2: Atomic Cycle Sequence */
151#define SSFC_ACS (0x1 << SSFC_ACS_OFF)
152#define SSFC_SPOP_OFF (3 + 8) /* 3: Sequence Prefix Opcode Pointer */
153#define SSFC_SPOP (0x1 << SSFC_SPOP_OFF)
154#define SSFC_COP_OFF (4 + 8) /* 4-6: Cycle Opcode Pointer */
155#define SSFC_COP (0x7 << SSFC_COP_OFF)
156 /* 7: reserved */
157#define SSFC_DBC_OFF (8 + 8) /* 8-13: Data Byte Count */
158#define SSFC_DBC (0x3f << SSFC_DBC_OFF)
159#define SSFC_DS_OFF (14 + 8) /* 14: Data Cycle */
160#define SSFC_DS (0x1 << SSFC_DS_OFF)
161#define SSFC_SME_OFF (15 + 8) /* 15: SPI SMI# Enable */
162#define SSFC_SME (0x1 << SSFC_SME_OFF)
163#define SSFC_SCF_OFF (16 + 8) /* 16-18: SPI Cycle Frequency */
164#define SSFC_SCF (0x7 << SSFC_SCF_OFF)
165#define SSFC_SCF_20MHZ 0x00000000
166#define SSFC_SCF_33MHZ 0x01000000
167 /* 19-23: reserved */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000168#define SSFC_RESERVED_MASK 0xf8008100
Stefan Reinauera9424d52008-06-27 16:28:34 +0000169
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000170#define ICH9_REG_PREOP 0x94 /* 16 Bits */
171#define ICH9_REG_OPTYPE 0x96 /* 16 Bits */
172#define ICH9_REG_OPMENU 0x98 /* 64 Bits */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000173
Stefan Tauner29c80832011-06-12 08:14:10 +0000174#define ICH9_REG_BBAR 0xA0 /* 32 Bits BIOS Base Address Configuration */
175#define BBAR_MASK 0x00ffff00 /* 8-23: Bottom of System Flash */
176
Stefan Tauner1e146392011-09-15 23:52:55 +0000177#define ICH8_REG_VSCC 0xC1 /* 32 Bits Vendor Specific Component Capabilities */
178#define ICH9_REG_LVSCC 0xC4 /* 32 Bits Host Lower Vendor Specific Component Capabilities */
179#define ICH9_REG_UVSCC 0xC8 /* 32 Bits Host Upper Vendor Specific Component Capabilities */
180/* The individual fields of the VSCC registers are defined in the file
181 * ich_descriptors.h. The reason is that the same layout is also used in the
182 * flash descriptor to define the properties of the different flash chips
183 * supported. The BIOS (or the ME?) is responsible to populate the ICH registers
184 * with the information from the descriptor on startup depending on the actual
185 * chip(s) detected. */
186
Stefan Taunerbd649e42011-07-01 00:39:16 +0000187#define ICH9_REG_FPB 0xD0 /* 32 Bits Flash Partition Boundary */
188#define FPB_FPBA_OFF 0 /* 0-12: Block/Sector Erase Size */
189#define FPB_FPBA (0x1FFF << FPB_FPBA_OFF)
190
Dominik Geyerb46acba2008-05-16 12:55:55 +0000191// ICH9R SPI commands
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000192#define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0
193#define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1
194#define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2
195#define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3
Dominik Geyerb46acba2008-05-16 12:55:55 +0000196
Stefan Reinauera9424d52008-06-27 16:28:34 +0000197// ICH7 registers
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000198#define ICH7_REG_SPIS 0x00 /* 16 Bits */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000199#define SPIS_SCIP 0x0001
200#define SPIS_GRANT 0x0002
201#define SPIS_CDS 0x0004
202#define SPIS_FCERR 0x0008
203#define SPIS_RESERVED_MASK 0x7ff0
Stefan Reinauera9424d52008-06-27 16:28:34 +0000204
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000205/* VIA SPI is compatible with ICH7, but maxdata
206 to transfer is 16 bytes.
207
208 DATA byte count on ICH7 is 8:13, on VIA 8:11
209
210 bit 12 is port select CS0 CS1
211 bit 13 is FAST READ enable
212 bit 7 is used with fast read and one shot controls CS de-assert?
213*/
214
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000215#define ICH7_REG_SPIC 0x02 /* 16 Bits */
216#define SPIC_SCGO 0x0002
217#define SPIC_ACS 0x0004
218#define SPIC_SPOP 0x0008
219#define SPIC_DS 0x4000
Stefan Reinauera9424d52008-06-27 16:28:34 +0000220
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000221#define ICH7_REG_SPIA 0x04 /* 32 Bits */
222#define ICH7_REG_SPID0 0x08 /* 64 Bytes */
223#define ICH7_REG_PREOP 0x54 /* 16 Bits */
224#define ICH7_REG_OPTYPE 0x56 /* 16 Bits */
225#define ICH7_REG_OPMENU 0x58 /* 64 Bits */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000226
Nico Huber7590d1a2016-05-03 13:38:28 +0200227enum ich_access_protection {
228 NO_PROT = 0,
229 READ_PROT = 1,
230 WRITE_PROT = 2,
231 LOCKED = 3,
232};
233
FENG yu ningc05a2952008-12-08 18:16:58 +0000234/* ICH SPI configuration lock-down. May be set during chipset enabling. */
Michael Karchera4448d92010-07-22 18:04:15 +0000235static int ichspi_lock = 0;
FENG yu ningc05a2952008-12-08 18:16:58 +0000236
Stefan Taunera8d838d2011-11-06 23:51:09 +0000237static enum ich_chipset ich_generation = CHIPSET_ICH_UNKNOWN;
Nico Hubered098d62017-04-21 23:47:08 +0200238static uint32_t ichspi_bbar;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000239
Michael Karchera4448d92010-07-22 18:04:15 +0000240static void *ich_spibar = NULL;
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000241
Dominik Geyerb46acba2008-05-16 12:55:55 +0000242typedef struct _OPCODE {
243 uint8_t opcode; //This commands spi opcode
244 uint8_t spi_type; //This commands spi type
245 uint8_t atomic; //Use preop: (0: none, 1: preop0, 2: preop1
246} OPCODE;
247
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000248/* Suggested opcode definition:
Dominik Geyerb46acba2008-05-16 12:55:55 +0000249 * Preop 1: Write Enable
250 * Preop 2: Write Status register enable
251 *
252 * OP 0: Write address
253 * OP 1: Read Address
254 * OP 2: ERASE block
255 * OP 3: Read Status register
256 * OP 4: Read ID
257 * OP 5: Write Status register
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000258 * OP 6: chip private (read JEDEC id)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000259 * OP 7: Chip erase
260 */
261typedef struct _OPCODES {
262 uint8_t preop[2];
263 OPCODE opcode[8];
264} OPCODES;
265
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000266static OPCODES *curopcodes = NULL;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000267
268/* HW access functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000269static uint32_t REGREAD32(int X)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000270{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000271 return mmio_readl(ich_spibar + X);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000272}
273
Uwe Hermann09e04f72009-05-16 22:36:00 +0000274static uint16_t REGREAD16(int X)
Stefan Reinauera9424d52008-06-27 16:28:34 +0000275{
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000276 return mmio_readw(ich_spibar + X);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000277}
278
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000279static uint16_t REGREAD8(int X)
280{
281 return mmio_readb(ich_spibar + X);
282}
283
Stefan Taunerccd92a12011-07-01 00:39:01 +0000284#define REGWRITE32(off, val) mmio_writel(val, ich_spibar+(off))
285#define REGWRITE16(off, val) mmio_writew(val, ich_spibar+(off))
286#define REGWRITE8(off, val) mmio_writeb(val, ich_spibar+(off))
Dominik Geyerb46acba2008-05-16 12:55:55 +0000287
Dominik Geyerb46acba2008-05-16 12:55:55 +0000288/* Common SPI functions */
Uwe Hermann09e04f72009-05-16 22:36:00 +0000289static int find_opcode(OPCODES *op, uint8_t opcode);
290static int find_preop(OPCODES *op, uint8_t preop);
FENG yu ningf041e9b2008-12-15 02:32:11 +0000291static int generate_opcodes(OPCODES * op);
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000292static int program_opcodes(OPCODES *op, int enable_undo);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000293static int run_opcode(const struct flashctx *flash, OPCODE op, uint32_t offset,
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000294 uint8_t datalength, uint8_t * data);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000295
FENG yu ningf041e9b2008-12-15 02:32:11 +0000296/* for pairing opcodes with their required preop */
297struct preop_opcode_pair {
298 uint8_t preop;
299 uint8_t opcode;
300};
301
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000302/* List of opcodes which need preopcodes and matching preopcodes. Unused. */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000303const struct preop_opcode_pair pops[] = {
FENG yu ningf041e9b2008-12-15 02:32:11 +0000304 {JEDEC_WREN, JEDEC_BYTE_PROGRAM},
305 {JEDEC_WREN, JEDEC_SE}, /* sector erase */
306 {JEDEC_WREN, JEDEC_BE_52}, /* block erase */
307 {JEDEC_WREN, JEDEC_BE_D8}, /* block erase */
308 {JEDEC_WREN, JEDEC_CE_60}, /* chip erase */
309 {JEDEC_WREN, JEDEC_CE_C7}, /* chip erase */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000310 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
311 {JEDEC_WREN, JEDEC_WRSR},
FENG yu ningf041e9b2008-12-15 02:32:11 +0000312 {JEDEC_EWSR, JEDEC_WRSR},
313 {0,}
314};
315
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000316/* Reasonable default configuration. Needs ad-hoc modifications if we
317 * encounter unlisted opcodes. Fun.
318 */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000319static OPCODES O_ST_M25P = {
Dominik Geyerb46acba2008-05-16 12:55:55 +0000320 {
321 JEDEC_WREN,
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000322 JEDEC_EWSR,
323 },
Dominik Geyerb46acba2008-05-16 12:55:55 +0000324 {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000325 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000326 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
David Hendricks15f539c2010-08-26 21:27:17 -0700327 {JEDEC_SE, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000328 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
Carl-Daniel Hailfinger15aa7c62009-05-26 21:25:08 +0000329 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000330 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
Stefan Reinauer325b5d42008-06-27 15:18:20 +0000331 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000332 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
333 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000334};
335
Helge Wagner738e2522010-10-05 22:06:05 +0000336/* List of opcodes with their corresponding spi_type
337 * It is used to reprogram the chipset OPCODE table on-the-fly if an opcode
338 * is needed which is currently not in the chipset OPCODE table
339 */
340static OPCODE POSSIBLE_OPCODES[] = {
341 {JEDEC_BYTE_PROGRAM, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Write Byte
342 {JEDEC_READ, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Data
343 {JEDEC_BE_D8, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Erase Sector
344 {JEDEC_RDSR, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read Device Status Reg
345 {JEDEC_REMS, SPI_OPCODE_TYPE_READ_WITH_ADDRESS, 0}, // Read Electronic Manufacturer Signature
346 {JEDEC_WRSR, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Write Status Register
347 {JEDEC_RDID, SPI_OPCODE_TYPE_READ_NO_ADDRESS, 0}, // Read JDEC ID
348 {JEDEC_CE_C7, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Bulk erase
349 {JEDEC_SE, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Sector erase
350 {JEDEC_BE_52, SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS, 0}, // Block erase
351 {JEDEC_AAI_WORD_PROGRAM, SPI_OPCODE_TYPE_WRITE_NO_ADDRESS, 0}, // Auto Address Increment
352};
353
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000354static OPCODES O_EXISTING = {};
FENG yu ningc05a2952008-12-08 18:16:58 +0000355
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000356/* pretty printing functions */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000357static void prettyprint_opcodes(OPCODES *ops)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000358{
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000359 OPCODE oc;
360 const char *t;
361 const char *a;
362 uint8_t i;
363 static const char *const spi_type[4] = {
364 "read w/o addr",
365 "write w/o addr",
366 "read w/ addr",
367 "write w/ addr"
368 };
369 static const char *const atomic_type[3] = {
370 "none",
371 " 0 ",
372 " 1 "
373 };
374
375 if (ops == NULL)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000376 return;
377
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000378 msg_pdbg2(" OP Type Pre-OP\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000379 for (i = 0; i < 8; i++) {
380 oc = ops->opcode[i];
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000381 t = (oc.spi_type > 3) ? "invalid" : spi_type[oc.spi_type];
382 a = (oc.atomic > 2) ? "invalid" : atomic_type[oc.atomic];
383 msg_pdbg2("op[%d]: 0x%02x, %s, %s\n", i, oc.opcode, t, a);
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000384 }
Stefan Tauner84e1dde2011-09-17 19:53:11 +0000385 msg_pdbg2("Pre-OP 0: 0x%02x, Pre-OP 1: 0x%02x\n", ops->preop[0],
386 ops->preop[1]);
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000387}
388
Nico Huberd54e4f42017-03-23 23:45:47 +0100389#define _pprint_reg(bit, mask, off, val, sep) msg_pdbg("%s=%d" sep, #bit, (val & mask) >> off)
390#define pprint_reg(reg, bit, val, sep) _pprint_reg(bit, reg##_##bit, reg##_##bit##_OFF, val, sep)
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000391
Stefan Tauner55206942011-06-11 09:53:22 +0000392static void prettyprint_ich9_reg_hsfs(uint16_t reg_val)
393{
394 msg_pdbg("HSFS: ");
395 pprint_reg(HSFS, FDONE, reg_val, ", ");
396 pprint_reg(HSFS, FCERR, reg_val, ", ");
397 pprint_reg(HSFS, AEL, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200398 switch (ich_generation) {
399 case CHIPSET_100_SERIES_SUNRISE_POINT:
400 case CHIPSET_C620_SERIES_LEWISBURG:
401 case CHIPSET_300_SERIES_CANNON_POINT:
402 break;
403 default:
Nico Huberd54e4f42017-03-23 23:45:47 +0100404 pprint_reg(HSFS, BERASE, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200405 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100406 }
Stefan Tauner55206942011-06-11 09:53:22 +0000407 pprint_reg(HSFS, SCIP, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200408 switch (ich_generation) {
409 case CHIPSET_100_SERIES_SUNRISE_POINT:
410 case CHIPSET_C620_SERIES_LEWISBURG:
411 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd54e4f42017-03-23 23:45:47 +0100412 pprint_reg(HSFS, PRR34_LOCKDN, reg_val, ", ");
413 pprint_reg(HSFS, WRSDIS, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200414 break;
415 default:
416 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100417 }
Stefan Tauner55206942011-06-11 09:53:22 +0000418 pprint_reg(HSFS, FDOPSS, reg_val, ", ");
419 pprint_reg(HSFS, FDV, reg_val, ", ");
420 pprint_reg(HSFS, FLOCKDN, reg_val, "\n");
421}
422
423static void prettyprint_ich9_reg_hsfc(uint16_t reg_val)
424{
425 msg_pdbg("HSFC: ");
426 pprint_reg(HSFC, FGO, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200427 switch (ich_generation) {
428 case CHIPSET_100_SERIES_SUNRISE_POINT:
429 case CHIPSET_C620_SERIES_LEWISBURG:
430 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd54e4f42017-03-23 23:45:47 +0100431 _pprint_reg(HSFC, PCH100_HSFC_FCYCLE, PCH100_HSFC_FCYCLE_OFF, reg_val, ", ");
432 pprint_reg(HSFC, WET, reg_val, ", ");
Nico Huber2a5dfaf2019-07-04 16:01:51 +0200433 break;
434 default:
435 pprint_reg(HSFC, FCYCLE, reg_val, ", ");
436 break;
Nico Huberd54e4f42017-03-23 23:45:47 +0100437 }
Stefan Tauner55206942011-06-11 09:53:22 +0000438 pprint_reg(HSFC, FDBC, reg_val, ", ");
439 pprint_reg(HSFC, SME, reg_val, "\n");
440}
441
Stefan Tauner2a8b2622011-06-11 09:53:16 +0000442static void prettyprint_ich9_reg_ssfs(uint32_t reg_val)
443{
444 msg_pdbg("SSFS: ");
445 pprint_reg(SSFS, SCIP, reg_val, ", ");
446 pprint_reg(SSFS, FDONE, reg_val, ", ");
447 pprint_reg(SSFS, FCERR, reg_val, ", ");
448 pprint_reg(SSFS, AEL, reg_val, "\n");
449}
450
451static void prettyprint_ich9_reg_ssfc(uint32_t reg_val)
452{
453 msg_pdbg("SSFC: ");
454 pprint_reg(SSFC, SCGO, reg_val, ", ");
455 pprint_reg(SSFC, ACS, reg_val, ", ");
456 pprint_reg(SSFC, SPOP, reg_val, ", ");
457 pprint_reg(SSFC, COP, reg_val, ", ");
458 pprint_reg(SSFC, DBC, reg_val, ", ");
459 pprint_reg(SSFC, SME, reg_val, ", ");
460 pprint_reg(SSFC, SCF, reg_val, "\n");
461}
462
Nico Huberd54e4f42017-03-23 23:45:47 +0100463static void prettyprint_pch100_reg_dlock(const uint32_t reg_val)
464{
465 msg_pdbg("DLOCK: ");
466 pprint_reg(DLOCK, BMWAG_LOCKDN, reg_val, ", ");
467 pprint_reg(DLOCK, BMRAG_LOCKDN, reg_val, ", ");
468 pprint_reg(DLOCK, SBMWAG_LOCKDN, reg_val, ", ");
469 pprint_reg(DLOCK, SBMRAG_LOCKDN, reg_val, ",\n ");
470 pprint_reg(DLOCK, PR0_LOCKDN, reg_val, ", ");
471 pprint_reg(DLOCK, PR1_LOCKDN, reg_val, ", ");
472 pprint_reg(DLOCK, PR2_LOCKDN, reg_val, ", ");
473 pprint_reg(DLOCK, PR3_LOCKDN, reg_val, ", ");
474 pprint_reg(DLOCK, PR4_LOCKDN, reg_val, ",\n ");
475 pprint_reg(DLOCK, SSEQ_LOCKDN, reg_val, "\n");
476}
477
478static struct {
479 size_t reg_ssfsc;
480 size_t reg_preop;
481 size_t reg_optype;
482 size_t reg_opmenu;
483} swseq_data;
484
Helge Wagner738e2522010-10-05 22:06:05 +0000485static uint8_t lookup_spi_type(uint8_t opcode)
486{
Nico Huber519be662018-12-23 20:03:35 +0100487 unsigned int a;
Helge Wagner738e2522010-10-05 22:06:05 +0000488
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000489 for (a = 0; a < ARRAY_SIZE(POSSIBLE_OPCODES); a++) {
Helge Wagner738e2522010-10-05 22:06:05 +0000490 if (POSSIBLE_OPCODES[a].opcode == opcode)
491 return POSSIBLE_OPCODES[a].spi_type;
492 }
493
494 return 0xFF;
495}
496
497static int reprogram_opcode_on_the_fly(uint8_t opcode, unsigned int writecnt, unsigned int readcnt)
498{
499 uint8_t spi_type;
500
501 spi_type = lookup_spi_type(opcode);
502 if (spi_type > 3) {
503 /* Try to guess spi type from read/write sizes.
504 * The following valid writecnt/readcnt combinations exist:
505 * writecnt = 4, readcnt >= 0
506 * writecnt = 1, readcnt >= 0
507 * writecnt >= 4, readcnt = 0
508 * writecnt >= 1, readcnt = 0
509 * writecnt >= 1 is guaranteed for all commands.
510 */
511 if (readcnt == 0)
512 /* if readcnt=0 and writecount >= 4, we don't know if it is WRITE_NO_ADDRESS
513 * or WRITE_WITH_ADDRESS. But if we use WRITE_NO_ADDRESS and the first 3 data
514 * bytes are actual the address, they go to the bus anyhow
515 */
516 spi_type = SPI_OPCODE_TYPE_WRITE_NO_ADDRESS;
517 else if (writecnt == 1) // and readcnt is > 0
518 spi_type = SPI_OPCODE_TYPE_READ_NO_ADDRESS;
519 else if (writecnt == 4) // and readcnt is > 0
520 spi_type = SPI_OPCODE_TYPE_READ_WITH_ADDRESS;
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000521 else // we have an invalid case
522 return SPI_INVALID_LENGTH;
Helge Wagner738e2522010-10-05 22:06:05 +0000523 }
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000524 int oppos = 2; // use original JEDEC_BE_D8 offset
525 curopcodes->opcode[oppos].opcode = opcode;
526 curopcodes->opcode[oppos].spi_type = spi_type;
527 program_opcodes(curopcodes, 0);
528 oppos = find_opcode(curopcodes, opcode);
Stefan Taunerd94d25d2012-07-28 03:17:15 +0000529 msg_pdbg2("on-the-fly OPCODE (0x%02X) re-programmed, op-pos=%d\n", opcode, oppos);
Stefan Taunerdc704ed2012-05-06 15:11:26 +0000530 return oppos;
Helge Wagner738e2522010-10-05 22:06:05 +0000531}
532
Uwe Hermann09e04f72009-05-16 22:36:00 +0000533static int find_opcode(OPCODES *op, uint8_t opcode)
FENG yu ningc05a2952008-12-08 18:16:58 +0000534{
535 int a;
536
Stefan Tauner50e7c602011-11-08 10:55:54 +0000537 if (op == NULL) {
538 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
539 return -1;
540 }
541
FENG yu ningc05a2952008-12-08 18:16:58 +0000542 for (a = 0; a < 8; a++) {
543 if (op->opcode[a].opcode == opcode)
544 return a;
545 }
546
547 return -1;
548}
549
Uwe Hermann09e04f72009-05-16 22:36:00 +0000550static int find_preop(OPCODES *op, uint8_t preop)
FENG yu ningc05a2952008-12-08 18:16:58 +0000551{
552 int a;
553
Stefan Tauner50e7c602011-11-08 10:55:54 +0000554 if (op == NULL) {
555 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
556 return -1;
557 }
558
FENG yu ningc05a2952008-12-08 18:16:58 +0000559 for (a = 0; a < 2; a++) {
560 if (op->preop[a] == preop)
561 return a;
562 }
563
564 return -1;
565}
566
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000567/* Create a struct OPCODES based on what we find in the locked down chipset. */
FENG yu ningf041e9b2008-12-15 02:32:11 +0000568static int generate_opcodes(OPCODES * op)
FENG yu ningc05a2952008-12-08 18:16:58 +0000569{
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000570 int a;
FENG yu ningc05a2952008-12-08 18:16:58 +0000571 uint16_t preop, optype;
572 uint32_t opmenu[2];
FENG yu ningc05a2952008-12-08 18:16:58 +0000573
574 if (op == NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000575 msg_perr("\n%s: null OPCODES pointer!\n", __func__);
FENG yu ningc05a2952008-12-08 18:16:58 +0000576 return -1;
577 }
578
Stefan Taunera8d838d2011-11-06 23:51:09 +0000579 switch (ich_generation) {
580 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000581 case CHIPSET_TUNNEL_CREEK:
582 case CHIPSET_CENTERTON:
FENG yu ningc05a2952008-12-08 18:16:58 +0000583 preop = REGREAD16(ICH7_REG_PREOP);
584 optype = REGREAD16(ICH7_REG_OPTYPE);
585 opmenu[0] = REGREAD32(ICH7_REG_OPMENU);
586 opmenu[1] = REGREAD32(ICH7_REG_OPMENU + 4);
587 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000588 case CHIPSET_ICH8:
589 default: /* Future version might behave the same */
Nico Huberd54e4f42017-03-23 23:45:47 +0100590 preop = REGREAD16(swseq_data.reg_preop);
591 optype = REGREAD16(swseq_data.reg_optype);
592 opmenu[0] = REGREAD32(swseq_data.reg_opmenu);
593 opmenu[1] = REGREAD32(swseq_data.reg_opmenu + 4);
FENG yu ningc05a2952008-12-08 18:16:58 +0000594 break;
FENG yu ningc05a2952008-12-08 18:16:58 +0000595 }
596
597 op->preop[0] = (uint8_t) preop;
598 op->preop[1] = (uint8_t) (preop >> 8);
599
600 for (a = 0; a < 8; a++) {
601 op->opcode[a].spi_type = (uint8_t) (optype & 0x3);
602 optype >>= 2;
603 }
604
605 for (a = 0; a < 4; a++) {
606 op->opcode[a].opcode = (uint8_t) (opmenu[0] & 0xff);
607 opmenu[0] >>= 8;
608 }
609
610 for (a = 4; a < 8; a++) {
611 op->opcode[a].opcode = (uint8_t) (opmenu[1] & 0xff);
612 opmenu[1] >>= 8;
613 }
614
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000615 /* No preopcodes used by default. */
616 for (a = 0; a < 8; a++)
FENG yu ningc05a2952008-12-08 18:16:58 +0000617 op->opcode[a].atomic = 0;
618
FENG yu ningc05a2952008-12-08 18:16:58 +0000619 return 0;
620}
621
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000622static int program_opcodes(OPCODES *op, int enable_undo)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000623{
624 uint8_t a;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000625 uint16_t preop, optype;
626 uint32_t opmenu[2];
Dominik Geyerb46acba2008-05-16 12:55:55 +0000627
628 /* Program Prefix Opcodes */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000629 /* 0:7 Prefix Opcode 1 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000630 preop = (op->preop[0]);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000631 /* 8:16 Prefix Opcode 2 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000632 preop |= ((uint16_t) op->preop[1]) << 8;
Uwe Hermann394131e2008-10-18 21:14:13 +0000633
Stefan Reinauera9424d52008-06-27 16:28:34 +0000634 /* Program Opcode Types 0 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000635 optype = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000636 for (a = 0; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000637 optype |= ((uint16_t) op->opcode[a].spi_type) << (a * 2);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000638 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000639
Stefan Reinauera9424d52008-06-27 16:28:34 +0000640 /* Program Allowable Opcodes 0 - 3 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000641 opmenu[0] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000642 for (a = 0; a < 4; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000643 opmenu[0] |= ((uint32_t) op->opcode[a].opcode) << (a * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000644 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000645
Stefan Tauner92d6a862013-10-25 00:33:37 +0000646 /* Program Allowable Opcodes 4 - 7 */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000647 opmenu[1] = 0;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000648 for (a = 4; a < 8; a++) {
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000649 opmenu[1] |= ((uint32_t) op->opcode[a].opcode) << ((a - 4) * 8);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000650 }
Stefan Reinauera9424d52008-06-27 16:28:34 +0000651
Stefan Taunerd94d25d2012-07-28 03:17:15 +0000652 msg_pdbg2("\n%s: preop=%04x optype=%04x opmenu=%08x%08x\n", __func__, preop, optype, opmenu[0], opmenu[1]);
Stefan Taunera8d838d2011-11-06 23:51:09 +0000653 switch (ich_generation) {
654 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000655 case CHIPSET_TUNNEL_CREEK:
656 case CHIPSET_CENTERTON:
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000657 /* Register undo only for enable_undo=1, i.e. first call. */
658 if (enable_undo) {
659 rmmio_valw(ich_spibar + ICH7_REG_PREOP);
660 rmmio_valw(ich_spibar + ICH7_REG_OPTYPE);
661 rmmio_vall(ich_spibar + ICH7_REG_OPMENU);
662 rmmio_vall(ich_spibar + ICH7_REG_OPMENU + 4);
663 }
664 mmio_writew(preop, ich_spibar + ICH7_REG_PREOP);
665 mmio_writew(optype, ich_spibar + ICH7_REG_OPTYPE);
666 mmio_writel(opmenu[0], ich_spibar + ICH7_REG_OPMENU);
667 mmio_writel(opmenu[1], ich_spibar + ICH7_REG_OPMENU + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000668 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000669 case CHIPSET_ICH8:
670 default: /* Future version might behave the same */
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000671 /* Register undo only for enable_undo=1, i.e. first call. */
672 if (enable_undo) {
Nico Huberd54e4f42017-03-23 23:45:47 +0100673 rmmio_valw(ich_spibar + swseq_data.reg_preop);
674 rmmio_valw(ich_spibar + swseq_data.reg_optype);
675 rmmio_vall(ich_spibar + swseq_data.reg_opmenu);
676 rmmio_vall(ich_spibar + swseq_data.reg_opmenu + 4);
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000677 }
Nico Huberd54e4f42017-03-23 23:45:47 +0100678 mmio_writew(preop, ich_spibar + swseq_data.reg_preop);
679 mmio_writew(optype, ich_spibar + swseq_data.reg_optype);
680 mmio_writel(opmenu[0], ich_spibar + swseq_data.reg_opmenu);
681 mmio_writel(opmenu[1], ich_spibar + swseq_data.reg_opmenu + 4);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000682 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000683 }
Dominik Geyerb46acba2008-05-16 12:55:55 +0000684
685 return 0;
686}
687
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000688/*
Stefan Tauner50e7c602011-11-08 10:55:54 +0000689 * Returns -1 if at least one mandatory opcode is inaccessible, 0 otherwise.
690 * FIXME: this should also check for
691 * - at least one probing opcode (RDID (incl. AT25F variants?), REMS, RES?)
692 * - at least one erasing opcode (lots.)
693 * - at least one program opcode (BYTE_PROGRAM, AAI_WORD_PROGRAM, ...?)
694 * - necessary preops? (EWSR, WREN, ...?)
695 */
Richard Hughes93e16252018-12-19 11:54:47 +0000696static int ich_missing_opcodes(void)
Stefan Tauner50e7c602011-11-08 10:55:54 +0000697{
698 uint8_t ops[] = {
699 JEDEC_READ,
700 JEDEC_RDSR,
701 0
702 };
703 int i = 0;
704 while (ops[i] != 0) {
705 msg_pspew("checking for opcode 0x%02x\n", ops[i]);
706 if (find_opcode(curopcodes, ops[i]) == -1)
707 return -1;
708 i++;
709 }
710 return 0;
711}
712
713/*
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000714 * Try to set BBAR (BIOS Base Address Register), but read back the value in case
715 * it didn't stick.
716 */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000717static void ich_set_bbar(uint32_t min_addr)
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000718{
Stefan Taunere27b2d42011-07-01 00:39:09 +0000719 int bbar_off;
Stefan Tauner7783f312011-09-17 21:21:42 +0000720 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000721 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +0000722 case CHIPSET_TUNNEL_CREEK:
723 case CHIPSET_CENTERTON:
Stefan Taunere27b2d42011-07-01 00:39:09 +0000724 bbar_off = 0x50;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000725 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000726 case CHIPSET_ICH8:
Duncan Laurie4095ed72014-08-20 15:39:32 +0000727 case CHIPSET_BAYTRAIL:
728 msg_pdbg("BBAR offset is unknown!\n");
Stefan Tauner7783f312011-09-17 21:21:42 +0000729 return;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000730 case CHIPSET_ICH9:
Stefan Tauner7783f312011-09-17 21:21:42 +0000731 default: /* Future version might behave the same */
Stefan Taunere27b2d42011-07-01 00:39:09 +0000732 bbar_off = ICH9_REG_BBAR;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000733 break;
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000734 }
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200735
Stefan Taunere27b2d42011-07-01 00:39:09 +0000736 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & ~BBAR_MASK;
737 if (ichspi_bbar) {
738 msg_pdbg("Reserved bits in BBAR not zero: 0x%08x\n",
739 ichspi_bbar);
740 }
741 min_addr &= BBAR_MASK;
742 ichspi_bbar |= min_addr;
743 rmmio_writel(ichspi_bbar, ich_spibar + bbar_off);
744 ichspi_bbar = mmio_readl(ich_spibar + bbar_off) & BBAR_MASK;
745
746 /* We don't have any option except complaining. And if the write
747 * failed, the restore will fail as well, so no problem there.
748 */
749 if (ichspi_bbar != min_addr)
Stefan Tauner7783f312011-09-17 21:21:42 +0000750 msg_perr("Setting BBAR to 0x%08x failed! New value: 0x%08x.\n",
751 min_addr, ichspi_bbar);
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000752}
753
Stefan Tauner8b391b82011-08-09 01:49:34 +0000754/* Read len bytes from the fdata/spid register into the data array.
755 *
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000756 * Note that using len > flash->mst->spi.max_data_read will return garbage or
Stefan Tauner8b391b82011-08-09 01:49:34 +0000757 * may even crash.
758 */
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000759static void ich_read_data(uint8_t *data, int len, int reg0_off)
Elyes HAOUAS124ef382018-03-27 12:15:09 +0200760{
Stefan Tauner8b391b82011-08-09 01:49:34 +0000761 int i;
762 uint32_t temp32 = 0;
763
764 for (i = 0; i < len; i++) {
765 if ((i % 4) == 0)
766 temp32 = REGREAD32(reg0_off + i);
767
768 data[i] = (temp32 >> ((i % 4) * 8)) & 0xff;
769 }
770}
771
772/* Fill len bytes from the data array into the fdata/spid registers.
773 *
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000774 * Note that using len > flash->mst->spi.max_data_write will trash the registers
Stefan Tauner8b391b82011-08-09 01:49:34 +0000775 * following the data registers.
776 */
777static void ich_fill_data(const uint8_t *data, int len, int reg0_off)
778{
779 uint32_t temp32 = 0;
780 int i;
781
782 if (len <= 0)
783 return;
784
785 for (i = 0; i < len; i++) {
786 if ((i % 4) == 0)
787 temp32 = 0;
788
789 temp32 |= ((uint32_t) data[i]) << ((i % 4) * 8);
790
791 if ((i % 4) == 3) /* 32 bits are full, write them to regs. */
792 REGWRITE32(reg0_off + (i - (i % 4)), temp32);
793 }
794 i--;
795 if ((i % 4) != 3) /* Write remaining data to regs. */
796 REGWRITE32(reg0_off + (i - (i % 4)), temp32);
797}
798
FENG yu ningf041e9b2008-12-15 02:32:11 +0000799/* This function generates OPCODES from or programs OPCODES to ICH according to
800 * the chipset's SPI configuration lock.
FENG yu ningc05a2952008-12-08 18:16:58 +0000801 *
FENG yu ningf041e9b2008-12-15 02:32:11 +0000802 * It should be called before ICH sends any spi command.
FENG yu ningc05a2952008-12-08 18:16:58 +0000803 */
Michael Karchera4448d92010-07-22 18:04:15 +0000804static int ich_init_opcodes(void)
FENG yu ningc05a2952008-12-08 18:16:58 +0000805{
806 int rc = 0;
807 OPCODES *curopcodes_done;
808
809 if (curopcodes)
810 return 0;
811
812 if (ichspi_lock) {
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000813 msg_pdbg("Reading OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000814 curopcodes_done = &O_EXISTING;
FENG yu ningf041e9b2008-12-15 02:32:11 +0000815 rc = generate_opcodes(curopcodes_done);
FENG yu ningc05a2952008-12-08 18:16:58 +0000816 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000817 msg_pdbg("Programming OPCODES... ");
FENG yu ningc05a2952008-12-08 18:16:58 +0000818 curopcodes_done = &O_ST_M25P;
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000819 rc = program_opcodes(curopcodes_done, 1);
FENG yu ningc05a2952008-12-08 18:16:58 +0000820 }
821
822 if (rc) {
823 curopcodes = NULL;
Sean Nelson316a29f2010-05-07 20:09:04 +0000824 msg_perr("failed\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000825 return 1;
826 } else {
827 curopcodes = curopcodes_done;
Sean Nelson316a29f2010-05-07 20:09:04 +0000828 msg_pdbg("done\n");
Stefan Tauner8b391b82011-08-09 01:49:34 +0000829 prettyprint_opcodes(curopcodes);
FENG yu ningc05a2952008-12-08 18:16:58 +0000830 return 0;
831 }
832}
833
Stefan Reinauer43119562008-11-02 19:51:50 +0000834static int ich7_run_opcode(OPCODE op, uint32_t offset,
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000835 uint8_t datalength, uint8_t * data, int maxdata)
Dominik Geyerb46acba2008-05-16 12:55:55 +0000836{
837 int write_cmd = 0;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000838 int timeout;
Stefan Tauner8b391b82011-08-09 01:49:34 +0000839 uint32_t temp32;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000840 uint16_t temp16;
Stefan Reinauer43119562008-11-02 19:51:50 +0000841 uint64_t opmenu;
842 int opcode_index;
Dominik Geyerb46acba2008-05-16 12:55:55 +0000843
844 /* Is it a write command? */
845 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
846 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
847 write_cmd = 1;
848 }
849
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000850 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
851 while ((REGREAD16(ICH7_REG_SPIS) & SPIS_SCIP) && --timeout) {
852 programmer_delay(10);
853 }
854 if (!timeout) {
855 msg_perr("Error: SCIP never cleared!\n");
856 return 1;
857 }
858
Stefan Tauner10b3e222011-07-01 00:39:23 +0000859 /* Program offset in flash into SPIA while preserving reserved bits. */
860 temp32 = REGREAD32(ICH7_REG_SPIA) & ~0x00FFFFFF;
861 REGWRITE32(ICH7_REG_SPIA, (offset & 0x00FFFFFF) | temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000862
Stefan Tauner10b3e222011-07-01 00:39:23 +0000863 /* Program data into SPID0 to N */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000864 if (write_cmd && (datalength != 0))
865 ich_fill_data(data, datalength, ICH7_REG_SPID0);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000866
867 /* Assemble SPIS */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000868 temp16 = REGREAD16(ICH7_REG_SPIS);
869 /* keep reserved bits */
870 temp16 &= SPIS_RESERVED_MASK;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000871 /* clear error status registers */
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000872 temp16 |= (SPIS_CDS | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000873 REGWRITE16(ICH7_REG_SPIS, temp16);
874
875 /* Assemble SPIC */
876 temp16 = 0;
877
878 if (datalength != 0) {
879 temp16 |= SPIC_DS;
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000880 temp16 |= ((uint32_t) ((datalength - 1) & (maxdata - 1))) << 8;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000881 }
882
883 /* Select opcode */
Stefan Reinauer43119562008-11-02 19:51:50 +0000884 opmenu = REGREAD32(ICH7_REG_OPMENU);
885 opmenu |= ((uint64_t)REGREAD32(ICH7_REG_OPMENU + 4)) << 32;
886
Uwe Hermann7b2969b2009-04-15 10:52:49 +0000887 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
888 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +0000889 break;
890 }
891 opmenu >>= 8;
892 }
893 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000894 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +0000895 return 1;
896 }
897 temp16 |= ((uint16_t) (opcode_index & 0x07)) << 4;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000898
Michael Karcher136125a2011-04-29 22:11:36 +0000899 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
900 /* Handle Atomic. Atomic commands include three steps:
901 - sending the preop (mainly EWSR or WREN)
902 - sending the main command
903 - waiting for the busy bit (WIP) to be cleared
904 This means the timeout must be sufficient for chip erase
905 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000906 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000907 switch (op.atomic) {
908 case 2:
909 /* Select second preop. */
910 temp16 |= SPIC_SPOP;
Richard Hughesdb7482b2018-12-19 12:04:30 +0000911 /* Fall through. */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000912 case 1:
913 /* Atomic command (preop+op) */
Stefan Reinauera9424d52008-06-27 16:28:34 +0000914 temp16 |= SPIC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +0000915 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +0000916 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000917 }
918
919 /* Start */
920 temp16 |= SPIC_SCGO;
921
922 /* write it */
923 REGWRITE16(ICH7_REG_SPIC, temp16);
924
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000925 /* Wait for Cycle Done Status or Flash Cycle Error. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000926 while (((REGREAD16(ICH7_REG_SPIS) & (SPIS_CDS | SPIS_FCERR)) == 0) &&
927 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000928 programmer_delay(10);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000929 }
930 if (!timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000931 msg_perr("timeout, ICH7_REG_SPIS=0x%04x\n",
932 REGREAD16(ICH7_REG_SPIS));
933 return 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000934 }
935
Sean Nelson316a29f2010-05-07 20:09:04 +0000936 /* FIXME: make sure we do not needlessly cause transaction errors. */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000937 temp16 = REGREAD16(ICH7_REG_SPIS);
938 if (temp16 & SPIS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +0000939 msg_perr("Transaction error!\n");
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000940 /* keep reserved bits */
941 temp16 &= SPIS_RESERVED_MASK;
942 REGWRITE16(ICH7_REG_SPIS, temp16 | SPIS_FCERR);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000943 return 1;
944 }
945
Stefan Tauner8b391b82011-08-09 01:49:34 +0000946 if ((!write_cmd) && (datalength != 0))
947 ich_read_data(data, datalength, ICH7_REG_SPID0);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000948
949 return 0;
950}
951
Stefan Reinauer43119562008-11-02 19:51:50 +0000952static int ich9_run_opcode(OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +0000953 uint8_t datalength, uint8_t * data)
954{
955 int write_cmd = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000956 int timeout;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000957 uint32_t temp32;
Stefan Reinauer43119562008-11-02 19:51:50 +0000958 uint64_t opmenu;
959 int opcode_index;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000960
961 /* Is it a write command? */
962 if ((op.spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)
963 || (op.spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS)) {
964 write_cmd = 1;
965 }
966
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000967 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
Nico Huberd54e4f42017-03-23 23:45:47 +0100968 while ((REGREAD8(swseq_data.reg_ssfsc) & SSFS_SCIP) && --timeout) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000969 programmer_delay(10);
970 }
971 if (!timeout) {
972 msg_perr("Error: SCIP never cleared!\n");
973 return 1;
974 }
975
Stefan Tauner10b3e222011-07-01 00:39:23 +0000976 /* Program offset in flash into FADDR while preserve the reserved bits
977 * and clearing the 25. address bit which is only useable in hwseq. */
978 temp32 = REGREAD32(ICH9_REG_FADDR) & ~0x01FFFFFF;
979 REGWRITE32(ICH9_REG_FADDR, (offset & 0x00FFFFFF) | temp32);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000980
981 /* Program data into FDATA0 to N */
Stefan Tauner8b391b82011-08-09 01:49:34 +0000982 if (write_cmd && (datalength != 0))
983 ich_fill_data(data, datalength, ICH9_REG_FDATA0);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000984
985 /* Assemble SSFS + SSFC */
Nico Huberd54e4f42017-03-23 23:45:47 +0100986 temp32 = REGREAD32(swseq_data.reg_ssfsc);
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000987 /* Keep reserved bits only */
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000988 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
Stefan Tauner0c1ec452011-06-11 09:53:09 +0000989 /* Clear cycle done and cycle error status registers */
990 temp32 |= (SSFS_FDONE | SSFS_FCERR);
Nico Huberd54e4f42017-03-23 23:45:47 +0100991 REGWRITE32(swseq_data.reg_ssfsc, temp32);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +0000992
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000993 /* Use 20 MHz */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000994 temp32 |= SSFC_SCF_20MHZ;
995
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000996 /* Set data byte count (DBC) and data cycle bit (DS) */
Dominik Geyerb46acba2008-05-16 12:55:55 +0000997 if (datalength != 0) {
998 uint32_t datatemp;
999 temp32 |= SSFC_DS;
Stefan Tauner0c1ec452011-06-11 09:53:09 +00001000 datatemp = ((((uint32_t)datalength - 1) << SSFC_DBC_OFF) &
1001 SSFC_DBC);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001002 temp32 |= datatemp;
1003 }
1004
1005 /* Select opcode */
Nico Huber8b2152d2017-08-31 13:18:49 +02001006 opmenu = REGREAD32(swseq_data.reg_opmenu);
1007 opmenu |= ((uint64_t)REGREAD32(swseq_data.reg_opmenu + 4)) << 32;
Stefan Reinauer43119562008-11-02 19:51:50 +00001008
Uwe Hermann7b2969b2009-04-15 10:52:49 +00001009 for (opcode_index = 0; opcode_index < 8; opcode_index++) {
1010 if ((opmenu & 0xff) == op.opcode) {
Stefan Reinauer43119562008-11-02 19:51:50 +00001011 break;
1012 }
1013 opmenu >>= 8;
1014 }
1015 if (opcode_index == 8) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001016 msg_pdbg("Opcode %x not found.\n", op.opcode);
Stefan Reinauer43119562008-11-02 19:51:50 +00001017 return 1;
1018 }
1019 temp32 |= ((uint32_t) (opcode_index & 0x07)) << (8 + 4);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001020
Michael Karcher136125a2011-04-29 22:11:36 +00001021 timeout = 100 * 60; /* 60 ms are 9.6 million cycles at 16 MHz. */
1022 /* Handle Atomic. Atomic commands include three steps:
1023 - sending the preop (mainly EWSR or WREN)
1024 - sending the main command
1025 - waiting for the busy bit (WIP) to be cleared
1026 This means the timeout must be sufficient for chip erase
1027 of slow high-capacity chips.
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001028 */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001029 switch (op.atomic) {
1030 case 2:
1031 /* Select second preop. */
1032 temp32 |= SSFC_SPOP;
Richard Hughesdb7482b2018-12-19 12:04:30 +00001033 /* Fall through. */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001034 case 1:
1035 /* Atomic command (preop+op) */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001036 temp32 |= SSFC_ACS;
Michael Karcher136125a2011-04-29 22:11:36 +00001037 timeout = 100 * 1000 * 60; /* 60 seconds */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001038 break;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001039 }
1040
1041 /* Start */
1042 temp32 |= SSFC_SCGO;
1043
1044 /* write it */
Nico Huberd54e4f42017-03-23 23:45:47 +01001045 REGWRITE32(swseq_data.reg_ssfsc, temp32);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001046
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001047 /* Wait for Cycle Done Status or Flash Cycle Error. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001048 while (((REGREAD32(swseq_data.reg_ssfsc) & (SSFS_FDONE | SSFS_FCERR)) == 0) &&
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001049 --timeout) {
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +00001050 programmer_delay(10);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00001051 }
1052 if (!timeout) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001053 msg_perr("timeout, REG_SSFS=0x%08x\n",
1054 REGREAD32(swseq_data.reg_ssfsc));
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001055 return 1;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001056 }
1057
Sean Nelson316a29f2010-05-07 20:09:04 +00001058 /* FIXME make sure we do not needlessly cause transaction errors. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001059 temp32 = REGREAD32(swseq_data.reg_ssfsc);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001060 if (temp32 & SSFS_FCERR) {
Stefan Tauner8ed29342011-04-29 23:53:09 +00001061 msg_perr("Transaction error!\n");
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001062 prettyprint_ich9_reg_ssfs(temp32);
1063 prettyprint_ich9_reg_ssfc(temp32);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001064 /* keep reserved bits */
1065 temp32 &= SSFS_RESERVED_MASK | SSFC_RESERVED_MASK;
1066 /* Clear the transaction error. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001067 REGWRITE32(swseq_data.reg_ssfsc, temp32 | SSFS_FCERR);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001068 return 1;
1069 }
1070
Stefan Tauner8b391b82011-08-09 01:49:34 +00001071 if ((!write_cmd) && (datalength != 0))
1072 ich_read_data(data, datalength, ICH9_REG_FDATA0);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001073
1074 return 0;
1075}
1076
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001077static int run_opcode(const struct flashctx *flash, OPCODE op, uint32_t offset,
Stefan Reinauera9424d52008-06-27 16:28:34 +00001078 uint8_t datalength, uint8_t * data)
1079{
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001080 /* max_data_read == max_data_write for all Intel/VIA SPI masters */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001081 uint8_t maxlength = flash->mst->spi.max_data_read;
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001082
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +00001083 if (ich_generation == CHIPSET_ICH_UNKNOWN) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001084 msg_perr("%s: unsupported chipset\n", __func__);
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001085 return -1;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +00001086 }
Stefan Reinauera9424d52008-06-27 16:28:34 +00001087
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001088 if (datalength > maxlength) {
1089 msg_perr("%s: Internal command size error for "
1090 "opcode 0x%02x, got datalength=%i, want <=%i\n",
1091 __func__, op.opcode, datalength, maxlength);
1092 return SPI_INVALID_LENGTH;
1093 }
1094
Stefan Taunera8d838d2011-11-06 23:51:09 +00001095 switch (ich_generation) {
1096 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +00001097 case CHIPSET_TUNNEL_CREEK:
1098 case CHIPSET_CENTERTON:
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001099 return ich7_run_opcode(op, offset, datalength, data, maxlength);
Stefan Taunera8d838d2011-11-06 23:51:09 +00001100 case CHIPSET_ICH8:
1101 default: /* Future version might behave the same */
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001102 return ich9_run_opcode(op, offset, datalength, data);
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001103 }
Stefan Reinauera9424d52008-06-27 16:28:34 +00001104}
1105
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001106static int ich_spi_send_command(struct flashctx *flash, unsigned int writecnt,
1107 unsigned int readcnt,
1108 const unsigned char *writearr,
1109 unsigned char *readarr)
Dominik Geyerb46acba2008-05-16 12:55:55 +00001110{
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001111 int result;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001112 int opcode_index = -1;
1113 const unsigned char cmd = *writearr;
1114 OPCODE *opcode;
1115 uint32_t addr = 0;
1116 uint8_t *data;
1117 int count;
1118
Dominik Geyerb46acba2008-05-16 12:55:55 +00001119 /* find cmd in opcodes-table */
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001120 opcode_index = find_opcode(curopcodes, cmd);
Dominik Geyerb46acba2008-05-16 12:55:55 +00001121 if (opcode_index == -1) {
Helge Wagner738e2522010-10-05 22:06:05 +00001122 if (!ichspi_lock)
1123 opcode_index = reprogram_opcode_on_the_fly(cmd, writecnt, readcnt);
Stefan Taunerdc704ed2012-05-06 15:11:26 +00001124 if (opcode_index == SPI_INVALID_LENGTH) {
1125 msg_pdbg("OPCODE 0x%02x has unsupported length, will not execute.\n", cmd);
1126 return SPI_INVALID_LENGTH;
1127 } else if (opcode_index == -1) {
Stefan Tauner355cbfd2011-05-28 02:37:14 +00001128 msg_pdbg("Invalid OPCODE 0x%02x, will not execute.\n",
1129 cmd);
Helge Wagner738e2522010-10-05 22:06:05 +00001130 return SPI_INVALID_OPCODE;
1131 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001132 }
1133
1134 opcode = &(curopcodes->opcode[opcode_index]);
1135
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001136 /* The following valid writecnt/readcnt combinations exist:
1137 * writecnt = 4, readcnt >= 0
1138 * writecnt = 1, readcnt >= 0
1139 * writecnt >= 4, readcnt = 0
1140 * writecnt >= 1, readcnt = 0
1141 * writecnt >= 1 is guaranteed for all commands.
1142 */
1143 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS) &&
1144 (writecnt != 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001145 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001146 "0x%02x, got writecnt=%i, want =4\n", __func__, cmd,
1147 writecnt);
1148 return SPI_INVALID_LENGTH;
1149 }
1150 if ((opcode->spi_type == SPI_OPCODE_TYPE_READ_NO_ADDRESS) &&
1151 (writecnt != 1)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001152 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001153 "0x%02x, got writecnt=%i, want =1\n", __func__, cmd,
1154 writecnt);
1155 return SPI_INVALID_LENGTH;
1156 }
1157 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) &&
1158 (writecnt < 4)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001159 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001160 "0x%02x, got writecnt=%i, want >=4\n", __func__, cmd,
1161 writecnt);
1162 return SPI_INVALID_LENGTH;
1163 }
1164 if (((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1165 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) &&
1166 (readcnt)) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001167 msg_perr("%s: Internal command size error for opcode "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001168 "0x%02x, got readcnt=%i, want =0\n", __func__, cmd,
1169 readcnt);
1170 return SPI_INVALID_LENGTH;
1171 }
1172
Stefan Taunerb2d5f6a2011-06-11 19:44:31 +00001173 /* Translate read/write array/count.
1174 * The maximum data length is identical for the maximum read length and
1175 * for the maximum write length excluding opcode and address. Opcode and
1176 * address are stored in separate registers, not in the data registers
1177 * and are thus not counted towards data length. The only exception
1178 * applies if the opcode definition (un)intentionally classifies said
1179 * opcode incorrectly as non-address opcode or vice versa. */
Dominik Geyerb46acba2008-05-16 12:55:55 +00001180 if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS) {
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001181 data = (uint8_t *) (writearr + 1);
1182 count = writecnt - 1;
1183 } else if (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
1184 data = (uint8_t *) (writearr + 4);
1185 count = writecnt - 4;
1186 } else {
1187 data = (uint8_t *) readarr;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001188 count = readcnt;
1189 }
Stefan Reinauer325b5d42008-06-27 15:18:20 +00001190
Nico Hubered098d62017-04-21 23:47:08 +02001191 /* if opcode-type requires an address */
1192 if (cmd == JEDEC_REMS || cmd == JEDEC_RES) {
1193 addr = ichspi_bbar;
1194 } else if (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS ||
1195 opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) {
1196 /* BBAR may cut part of the chip off at the lower end. */
1197 const uint32_t valid_base = ichspi_bbar & ((flash->chip->total_size * 1024) - 1);
1198 const uint32_t addr_offset = ichspi_bbar - valid_base;
1199 /* Highest address we can program is (2^24 - 1). */
1200 const uint32_t valid_end = (1 << 24) - addr_offset;
1201
1202 addr = writearr[1] << 16 | writearr[2] << 8 | writearr[3];
1203 const uint32_t addr_end = addr + count;
1204
1205 if (addr < valid_base ||
1206 addr_end < addr || /* integer overflow check */
1207 addr_end > valid_end) {
1208 msg_perr("%s: Addressed region 0x%06x-0x%06x not in allowed range 0x%06x-0x%06x\n",
1209 __func__, addr, addr_end - 1, valid_base, valid_end - 1);
1210 return SPI_INVALID_ADDRESS;
1211 }
1212 addr += addr_offset;
1213 }
1214
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001215 result = run_opcode(flash, *opcode, addr, count, data);
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001216 if (result) {
Stefan Tauner8ed29342011-04-29 23:53:09 +00001217 msg_pdbg("Running OPCODE 0x%02x failed ", opcode->opcode);
1218 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1219 (opcode->spi_type == SPI_OPCODE_TYPE_READ_WITH_ADDRESS)) {
1220 msg_pdbg("at address 0x%06x ", addr);
1221 }
1222 msg_pdbg("(payload length was %d).\n", count);
1223
1224 /* Print out the data array if it contains data to write.
1225 * Errors are detected before the received data is read back into
1226 * the array so it won't make sense to print it then. */
1227 if ((opcode->spi_type == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS) ||
1228 (opcode->spi_type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS)) {
1229 int i;
1230 msg_pspew("The data was:\n");
Stefan Taunerf382e352011-11-08 11:55:24 +00001231 for (i = 0; i < count; i++){
Stefan Tauner8ed29342011-04-29 23:53:09 +00001232 msg_pspew("%3d: 0x%02x\n", i, data[i]);
1233 }
1234 }
Dominik Geyerb46acba2008-05-16 12:55:55 +00001235 }
1236
Carl-Daniel Hailfinger142e30f2009-07-14 10:26:56 +00001237 return result;
Dominik Geyerb46acba2008-05-16 12:55:55 +00001238}
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001239
Stefan Tauner50e7c602011-11-08 10:55:54 +00001240static struct hwseq_data {
1241 uint32_t size_comp0;
1242 uint32_t size_comp1;
Nico Huberd54e4f42017-03-23 23:45:47 +01001243 uint32_t addr_mask;
1244 bool only_4k;
1245 uint32_t hsfc_fcycle;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001246} hwseq_data;
1247
Nico Huberd54e4f42017-03-23 23:45:47 +01001248/* Sets FLA in FADDR to (addr & hwseq_data.addr_mask) without touching other bits. */
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001249static void ich_hwseq_set_addr(uint32_t addr)
1250{
Nico Huberd54e4f42017-03-23 23:45:47 +01001251 uint32_t addr_old = REGREAD32(ICH9_REG_FADDR) & ~hwseq_data.addr_mask;
1252 REGWRITE32(ICH9_REG_FADDR, (addr & hwseq_data.addr_mask) | addr_old);
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001253}
1254
1255/* Sets FADDR.FLA to 'addr' and returns the erase block size in bytes
1256 * of the block containing this address. May return nonsense if the address is
1257 * not valid. The erase block size for a specific address depends on the flash
1258 * partition layout as specified by FPB and the partition properties as defined
1259 * by UVSCC and LVSCC respectively. An alternative to implement this method
1260 * would be by querying FPB and the respective VSCC register directly.
1261 */
1262static uint32_t ich_hwseq_get_erase_block_size(unsigned int addr)
1263{
Elyes HAOUAS29e46d02019-06-09 17:38:25 +02001264 uint8_t enc_berase;
1265 static const uint32_t dec_berase[4] = {
1266 256,
1267 4 * 1024,
1268 8 * 1024,
1269 64 * 1024
1270 };
1271
Nico Huberd54e4f42017-03-23 23:45:47 +01001272 if (hwseq_data.only_4k) {
1273 return 4 * 1024;
Nico Huberd54e4f42017-03-23 23:45:47 +01001274 }
Elyes HAOUAS29e46d02019-06-09 17:38:25 +02001275
1276 ich_hwseq_set_addr(addr);
1277 enc_berase = (REGREAD16(ICH9_REG_HSFS) & HSFS_BERASE) >> HSFS_BERASE_OFF;
1278 return dec_berase[enc_berase];
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001279}
1280
1281/* Polls for Cycle Done Status, Flash Cycle Error or timeout in 8 us intervals.
1282 Resets all error flags in HSFS.
1283 Returns 0 if the cycle completes successfully without errors within
1284 timeout us, 1 on errors. */
1285static int ich_hwseq_wait_for_cycle_complete(unsigned int timeout,
1286 unsigned int len)
1287{
1288 uint16_t hsfs;
1289 uint32_t addr;
1290
1291 timeout /= 8; /* scale timeout duration to counter */
1292 while ((((hsfs = REGREAD16(ICH9_REG_HSFS)) &
1293 (HSFS_FDONE | HSFS_FCERR)) == 0) &&
1294 --timeout) {
1295 programmer_delay(8);
1296 }
1297 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1298 if (!timeout) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001299 addr = REGREAD32(ICH9_REG_FADDR) & hwseq_data.addr_mask;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001300 msg_perr("Timeout error between offset 0x%08x and "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001301 "0x%08x (= 0x%08x + %d)!\n",
1302 addr, addr + len - 1, addr, len - 1);
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001303 prettyprint_ich9_reg_hsfs(hsfs);
1304 prettyprint_ich9_reg_hsfc(REGREAD16(ICH9_REG_HSFC));
1305 return 1;
1306 }
1307
1308 if (hsfs & HSFS_FCERR) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001309 addr = REGREAD32(ICH9_REG_FADDR) & hwseq_data.addr_mask;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001310 msg_perr("Transaction error between offset 0x%08x and "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001311 "0x%08x (= 0x%08x + %d)!\n",
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001312 addr, addr + len - 1, addr, len - 1);
1313 prettyprint_ich9_reg_hsfs(hsfs);
1314 prettyprint_ich9_reg_hsfc(REGREAD16(ICH9_REG_HSFC));
1315 return 1;
1316 }
1317 return 0;
1318}
Stefan Tauner50e7c602011-11-08 10:55:54 +00001319
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001320static int ich_hwseq_probe(struct flashctx *flash)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001321{
1322 uint32_t total_size, boundary;
1323 uint32_t erase_size_low, size_low, erase_size_high, size_high;
1324 struct block_eraser *eraser;
1325
1326 total_size = hwseq_data.size_comp0 + hwseq_data.size_comp1;
Stefan Tauner5c316f92015-02-08 21:57:52 +00001327 msg_cdbg("Hardware sequencing reports %d attached SPI flash chip",
Stefan Tauner50e7c602011-11-08 10:55:54 +00001328 (hwseq_data.size_comp1 != 0) ? 2 : 1);
1329 if (hwseq_data.size_comp1 != 0)
1330 msg_cdbg("s with a combined");
1331 else
1332 msg_cdbg(" with a");
1333 msg_cdbg(" density of %d kB.\n", total_size / 1024);
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001334 flash->chip->total_size = total_size / 1024;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001335
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001336 eraser = &(flash->chip->block_erasers[0]);
Nico Huberd54e4f42017-03-23 23:45:47 +01001337 if (!hwseq_data.only_4k)
1338 boundary = (REGREAD32(ICH9_REG_FPB) & FPB_FPBA) << 12;
1339 else
1340 boundary = 0;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001341 size_high = total_size - boundary;
1342 erase_size_high = ich_hwseq_get_erase_block_size(boundary);
1343
1344 if (boundary == 0) {
Stefan Tauner5c316f92015-02-08 21:57:52 +00001345 msg_cdbg2("There is only one partition containing the whole "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001346 "address space (0x%06x - 0x%06x).\n", 0, size_high-1);
1347 eraser->eraseblocks[0].size = erase_size_high;
1348 eraser->eraseblocks[0].count = size_high / erase_size_high;
Stefan Tauner5c316f92015-02-08 21:57:52 +00001349 msg_cdbg2("There are %d erase blocks with %d B each.\n",
Stefan Tauner50e7c602011-11-08 10:55:54 +00001350 size_high / erase_size_high, erase_size_high);
1351 } else {
Stefan Tauner5c316f92015-02-08 21:57:52 +00001352 msg_cdbg2("The flash address space (0x%06x - 0x%06x) is divided "
Stefan Tauner50e7c602011-11-08 10:55:54 +00001353 "at address 0x%06x in two partitions.\n",
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001354 0, total_size-1, boundary);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001355 size_low = total_size - size_high;
1356 erase_size_low = ich_hwseq_get_erase_block_size(0);
1357
1358 eraser->eraseblocks[0].size = erase_size_low;
1359 eraser->eraseblocks[0].count = size_low / erase_size_low;
1360 msg_cdbg("The first partition ranges from 0x%06x to 0x%06x.\n",
1361 0, size_low-1);
1362 msg_cdbg("In that range are %d erase blocks with %d B each.\n",
1363 size_low / erase_size_low, erase_size_low);
1364
1365 eraser->eraseblocks[1].size = erase_size_high;
1366 eraser->eraseblocks[1].count = size_high / erase_size_high;
1367 msg_cdbg("The second partition ranges from 0x%06x to 0x%06x.\n",
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001368 boundary, total_size-1);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001369 msg_cdbg("In that range are %d erase blocks with %d B each.\n",
1370 size_high / erase_size_high, erase_size_high);
1371 }
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001372 flash->chip->tested = TEST_OK_PREW;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001373 return 1;
1374}
1375
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001376static int ich_hwseq_block_erase(struct flashctx *flash, unsigned int addr,
1377 unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001378{
1379 uint32_t erase_block;
1380 uint16_t hsfc;
1381 uint32_t timeout = 5000 * 1000; /* 5 s for max 64 kB */
1382
1383 erase_block = ich_hwseq_get_erase_block_size(addr);
1384 if (len != erase_block) {
1385 msg_cerr("Erase block size for address 0x%06x is %d B, "
1386 "but requested erase block size is %d B. "
1387 "Not erasing anything.\n", addr, erase_block, len);
1388 return -1;
1389 }
1390
1391 /* Although the hardware supports this (it would erase the whole block
1392 * containing the address) we play safe here. */
1393 if (addr % erase_block != 0) {
1394 msg_cerr("Erase address 0x%06x is not aligned to the erase "
1395 "block boundary (any multiple of %d). "
1396 "Not erasing anything.\n", addr, erase_block);
1397 return -1;
1398 }
1399
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001400 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001401 msg_perr("Request to erase some inaccessible memory address(es)"
1402 " (addr=0x%x, len=%d). "
1403 "Not erasing anything.\n", addr, len);
1404 return -1;
1405 }
1406
1407 msg_pdbg("Erasing %d bytes starting at 0x%06x.\n", len, addr);
Stefan Tauner7608d362014-08-05 23:28:47 +00001408 ich_hwseq_set_addr(addr);
Stefan Tauner50e7c602011-11-08 10:55:54 +00001409
1410 /* make sure FDONE, FCERR, AEL are cleared by writing 1 to them */
1411 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1412
1413 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001414 hsfc &= ~hwseq_data.hsfc_fcycle; /* clear operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001415 hsfc |= (0x3 << HSFC_FCYCLE_OFF); /* set erase operation */
1416 hsfc |= HSFC_FGO; /* start */
1417 msg_pdbg("HSFC used for block erasing: ");
1418 prettyprint_ich9_reg_hsfc(hsfc);
1419 REGWRITE16(ICH9_REG_HSFC, hsfc);
1420
1421 if (ich_hwseq_wait_for_cycle_complete(timeout, len))
1422 return -1;
1423 return 0;
1424}
1425
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001426static int ich_hwseq_read(struct flashctx *flash, uint8_t *buf,
1427 unsigned int addr, unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001428{
1429 uint16_t hsfc;
1430 uint16_t timeout = 100 * 60;
1431 uint8_t block_len;
1432
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001433 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001434 msg_perr("Request to read from an inaccessible memory address "
1435 "(addr=0x%x, len=%d).\n", addr, len);
1436 return -1;
1437 }
1438
1439 msg_pdbg("Reading %d bytes starting at 0x%06x.\n", len, addr);
1440 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
1441 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1442
1443 while (len > 0) {
Stefan Tauner7608d362014-08-05 23:28:47 +00001444 /* Obey programmer limit... */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001445 block_len = min(len, flash->mst->opaque.max_data_read);
Stefan Tauner7608d362014-08-05 23:28:47 +00001446 /* as well as flash chip page borders as demanded in the Intel datasheets. */
1447 block_len = min(block_len, 256 - (addr & 0xFF));
1448
Stefan Tauner50e7c602011-11-08 10:55:54 +00001449 ich_hwseq_set_addr(addr);
1450 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001451 hsfc &= ~hwseq_data.hsfc_fcycle; /* set read operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001452 hsfc &= ~HSFC_FDBC; /* clear byte count */
1453 /* set byte count */
1454 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
1455 hsfc |= HSFC_FGO; /* start */
1456 REGWRITE16(ICH9_REG_HSFC, hsfc);
1457
1458 if (ich_hwseq_wait_for_cycle_complete(timeout, block_len))
1459 return 1;
1460 ich_read_data(buf, block_len, ICH9_REG_FDATA0);
1461 addr += block_len;
1462 buf += block_len;
1463 len -= block_len;
1464 }
1465 return 0;
1466}
1467
Mark Marshallf20b7be2014-05-09 21:16:21 +00001468static int ich_hwseq_write(struct flashctx *flash, const uint8_t *buf, unsigned int addr, unsigned int len)
Stefan Tauner50e7c602011-11-08 10:55:54 +00001469{
1470 uint16_t hsfc;
1471 uint16_t timeout = 100 * 60;
1472 uint8_t block_len;
1473
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +00001474 if (addr + len > flash->chip->total_size * 1024) {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001475 msg_perr("Request to write to an inaccessible memory address "
1476 "(addr=0x%x, len=%d).\n", addr, len);
1477 return -1;
1478 }
1479
1480 msg_pdbg("Writing %d bytes starting at 0x%06x.\n", len, addr);
1481 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
1482 REGWRITE16(ICH9_REG_HSFS, REGREAD16(ICH9_REG_HSFS));
1483
1484 while (len > 0) {
1485 ich_hwseq_set_addr(addr);
Stefan Tauner7608d362014-08-05 23:28:47 +00001486 /* Obey programmer limit... */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001487 block_len = min(len, flash->mst->opaque.max_data_write);
Stefan Tauner7608d362014-08-05 23:28:47 +00001488 /* as well as flash chip page borders as demanded in the Intel datasheets. */
1489 block_len = min(block_len, 256 - (addr & 0xFF));
Stefan Tauner50e7c602011-11-08 10:55:54 +00001490 ich_fill_data(buf, block_len, ICH9_REG_FDATA0);
1491 hsfc = REGREAD16(ICH9_REG_HSFC);
Nico Huberd54e4f42017-03-23 23:45:47 +01001492 hsfc &= ~hwseq_data.hsfc_fcycle; /* clear operation */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001493 hsfc |= (0x2 << HSFC_FCYCLE_OFF); /* set write operation */
1494 hsfc &= ~HSFC_FDBC; /* clear byte count */
1495 /* set byte count */
1496 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
1497 hsfc |= HSFC_FGO; /* start */
1498 REGWRITE16(ICH9_REG_HSFC, hsfc);
1499
1500 if (ich_hwseq_wait_for_cycle_complete(timeout, block_len))
1501 return -1;
1502 addr += block_len;
1503 buf += block_len;
1504 len -= block_len;
1505 }
1506 return 0;
1507}
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001508
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001509static int ich_spi_send_multicommand(struct flashctx *flash,
1510 struct spi_command *cmds)
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001511{
1512 int ret = 0;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001513 int i;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001514 int oppos, preoppos;
1515 for (; (cmds->writecnt || cmds->readcnt) && !ret; cmds++) {
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001516 if ((cmds + 1)->writecnt || (cmds + 1)->readcnt) {
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001517 /* Next command is valid. */
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001518 preoppos = find_preop(curopcodes, cmds->writearr[0]);
1519 oppos = find_opcode(curopcodes, (cmds + 1)->writearr[0]);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001520 if ((oppos == -1) && (preoppos != -1)) {
1521 /* Current command is listed as preopcode in
1522 * ICH struct OPCODES, but next command is not
1523 * listed as opcode in that struct.
1524 * Check for command sanity, then
1525 * try to reprogram the ICH opcode list.
1526 */
1527 if (find_preop(curopcodes,
1528 (cmds + 1)->writearr[0]) != -1) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001529 msg_perr("%s: Two subsequent "
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001530 "preopcodes 0x%02x and 0x%02x, "
1531 "ignoring the first.\n",
1532 __func__, cmds->writearr[0],
1533 (cmds + 1)->writearr[0]);
1534 continue;
1535 }
1536 /* If the chipset is locked down, we'll fail
1537 * during execution of the next command anyway.
1538 * No need to bother with fixups.
1539 */
1540 if (!ichspi_lock) {
Helge Wagner738e2522010-10-05 22:06:05 +00001541 oppos = reprogram_opcode_on_the_fly((cmds + 1)->writearr[0], (cmds + 1)->writecnt, (cmds + 1)->readcnt);
1542 if (oppos == -1)
1543 continue;
1544 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001545 continue;
1546 }
1547 }
1548 if ((oppos != -1) && (preoppos != -1)) {
1549 /* Current command is listed as preopcode in
1550 * ICH struct OPCODES and next command is listed
1551 * as opcode in that struct. Match them up.
1552 */
1553 curopcodes->opcode[oppos].atomic = preoppos + 1;
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001554 continue;
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001555 }
1556 /* If none of the above if-statements about oppos or
1557 * preoppos matched, this is a normal opcode.
1558 */
1559 }
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +00001560 ret = ich_spi_send_command(flash, cmds->writecnt, cmds->readcnt,
Carl-Daniel Hailfinger26f7e642009-09-18 15:50:56 +00001561 cmds->writearr, cmds->readarr);
Carl-Daniel Hailfingerf15e1ab2010-02-11 11:28:37 +00001562 /* Reset the type of all opcodes to non-atomic. */
1563 for (i = 0; i < 8; i++)
1564 curopcodes->opcode[i].atomic = 0;
Carl-Daniel Hailfinger02487aa2009-07-22 15:36:50 +00001565 }
1566 return ret;
1567}
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001568
Michael Karchera4448d92010-07-22 18:04:15 +00001569#define ICH_BMWAG(x) ((x >> 24) & 0xff)
1570#define ICH_BMRAG(x) ((x >> 16) & 0xff)
1571#define ICH_BRWA(x) ((x >> 8) & 0xff)
1572#define ICH_BRRA(x) ((x >> 0) & 0xff)
1573
Nico Huber7590d1a2016-05-03 13:38:28 +02001574static const enum ich_access_protection access_perms_to_protection[] = {
1575 LOCKED, WRITE_PROT, READ_PROT, NO_PROT
1576};
1577static const char *const access_names[] = {
1578 "locked", "read-only", "write-only", "read-write"
1579};
1580
Nico Huber519be662018-12-23 20:03:35 +01001581static enum ich_access_protection ich9_handle_frap(uint32_t frap, unsigned int i)
Michael Karchera4448d92010-07-22 18:04:15 +00001582{
Nico Huberaa91d5c2017-08-19 17:04:21 +02001583 const int rwperms_unknown = ARRAY_SIZE(access_names);
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001584 static const char *const region_names[] = {
Michael Karchera4448d92010-07-22 18:04:15 +00001585 "Flash Descriptor", "BIOS", "Management Engine",
Nico Huberd2d39932019-01-18 16:49:37 +01001586 "Gigabit Ethernet", "Platform Data", "Device Expansion",
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001587 "BIOS2", "unknown", "EC/BMC",
Michael Karchera4448d92010-07-22 18:04:15 +00001588 };
Nico Huberd54e4f42017-03-23 23:45:47 +01001589 const char *const region_name = i < ARRAY_SIZE(region_names) ? region_names[i] : "unknown";
1590
Michael Karchera4448d92010-07-22 18:04:15 +00001591 uint32_t base, limit;
Nico Huberaa91d5c2017-08-19 17:04:21 +02001592 int rwperms;
Nico Huberd2d39932019-01-18 16:49:37 +01001593 const int offset = i < 12
1594 ? ICH9_REG_FREG0 + i * 4
1595 : APL_REG_FREG12 + (i - 12) * 4;
Michael Karchera4448d92010-07-22 18:04:15 +00001596 uint32_t freg = mmio_readl(ich_spibar + offset);
1597
Nico Huberaa91d5c2017-08-19 17:04:21 +02001598 if (i < 8) {
1599 rwperms = (((ICH_BRWA(frap) >> i) & 1) << 1) |
1600 (((ICH_BRRA(frap) >> i) & 1) << 0);
1601 } else {
1602 /* Datasheets don't define any access bits for regions > 7. We
1603 can't rely on the actual descriptor settings either as there
1604 are several overrides for them (those by other masters are
1605 not even readable by us, *shrug*). */
1606 rwperms = rwperms_unknown;
1607 }
1608
Michael Karchera4448d92010-07-22 18:04:15 +00001609 base = ICH_FREG_BASE(freg);
1610 limit = ICH_FREG_LIMIT(freg);
Stefan Taunere3adea02012-08-27 15:12:36 +00001611 if (base > limit || (freg == 0 && i > 0)) {
Michael Karchera4448d92010-07-22 18:04:15 +00001612 /* this FREG is disabled */
Nico Huber519be662018-12-23 20:03:35 +01001613 msg_pdbg2("0x%02X: 0x%08x FREG%u: %s region is unused.\n",
Nico Huberd54e4f42017-03-23 23:45:47 +01001614 offset, freg, i, region_name);
Nico Huber7590d1a2016-05-03 13:38:28 +02001615 return NO_PROT;
Stefan Tauner5210e722012-02-16 01:13:00 +00001616 }
1617 msg_pdbg("0x%02X: 0x%08x ", offset, freg);
1618 if (rwperms == 0x3) {
Nico Huber519be662018-12-23 20:03:35 +01001619 msg_pdbg("FREG%u: %s region (0x%08x-0x%08x) is %s.\n", i,
Nico Huber0bb3f712017-03-29 16:44:33 +02001620 region_name, base, limit, access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001621 return NO_PROT;
Michael Karchera4448d92010-07-22 18:04:15 +00001622 }
Nico Huberaa91d5c2017-08-19 17:04:21 +02001623 if (rwperms == rwperms_unknown) {
Nico Huber519be662018-12-23 20:03:35 +01001624 msg_pdbg("FREG%u: %s region (0x%08x-0x%08x) has unknown permissions.\n",
Nico Huberaa91d5c2017-08-19 17:04:21 +02001625 i, region_name, base, limit);
Nico Huber7590d1a2016-05-03 13:38:28 +02001626 return NO_PROT;
Nico Huberaa91d5c2017-08-19 17:04:21 +02001627 }
Michael Karchera4448d92010-07-22 18:04:15 +00001628
Nico Huber519be662018-12-23 20:03:35 +01001629 msg_pinfo("FREG%u: %s region (0x%08x-0x%08x) is %s.\n", i,
Nico Huber0bb3f712017-03-29 16:44:33 +02001630 region_name, base, limit, access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001631 return access_perms_to_protection[rwperms];
Michael Karchera4448d92010-07-22 18:04:15 +00001632}
1633
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001634 /* In contrast to FRAP and the master section of the descriptor the bits
1635 * in the PR registers have an inverted meaning. The bits in FRAP
1636 * indicate read and write access _grant_. Here they indicate read
1637 * and write _protection_ respectively. If both bits are 0 the address
1638 * bits are ignored.
1639 */
1640#define ICH_PR_PERMS(pr) (((~((pr) >> PR_RP_OFF) & 1) << 0) | \
1641 ((~((pr) >> PR_WP_OFF) & 1) << 1))
1642
Nico Huber519be662018-12-23 20:03:35 +01001643static enum ich_access_protection ich9_handle_pr(const size_t reg_pr0, unsigned int i)
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001644{
Nico Huberd54e4f42017-03-23 23:45:47 +01001645 uint8_t off = reg_pr0 + (i * 4);
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001646 uint32_t pr = mmio_readl(ich_spibar + off);
Stefan Tauner5210e722012-02-16 01:13:00 +00001647 unsigned int rwperms = ICH_PR_PERMS(pr);
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001648
Nico Huberd54e4f42017-03-23 23:45:47 +01001649 /* From 5 on we have GPR registers and start from 0 again. */
1650 const char *const prefix = i >= 5 ? "G" : "";
1651 if (i >= 5)
1652 i -= 5;
1653
Stefan Tauner5210e722012-02-16 01:13:00 +00001654 if (rwperms == 0x3) {
Nico Huberd54e4f42017-03-23 23:45:47 +01001655 msg_pdbg2("0x%02X: 0x%08x (%sPR%u is unused)\n", off, pr, prefix, i);
Nico Huber7590d1a2016-05-03 13:38:28 +02001656 return NO_PROT;
Stefan Tauner5210e722012-02-16 01:13:00 +00001657 }
1658
1659 msg_pdbg("0x%02X: 0x%08x ", off, pr);
Nico Huberd54e4f42017-03-23 23:45:47 +01001660 msg_pwarn("%sPR%u: Warning: 0x%08x-0x%08x is %s.\n", prefix, i, ICH_FREG_BASE(pr),
Nico Huber0bb3f712017-03-29 16:44:33 +02001661 ICH_FREG_LIMIT(pr), access_names[rwperms]);
Nico Huber7590d1a2016-05-03 13:38:28 +02001662 return access_perms_to_protection[rwperms];
Stefan Taunerbf69aaa2011-09-17 21:21:48 +00001663}
1664
Stefan Tauner75da80c2011-09-17 22:21:55 +00001665/* Set/Clear the read and write protection enable bits of PR register @i
1666 * according to @read_prot and @write_prot. */
Nico Huberd54e4f42017-03-23 23:45:47 +01001667static void ich9_set_pr(const size_t reg_pr0, int i, int read_prot, int write_prot)
Stefan Tauner75da80c2011-09-17 22:21:55 +00001668{
Nico Huberd54e4f42017-03-23 23:45:47 +01001669 void *addr = ich_spibar + reg_pr0 + (i * 4);
Stefan Tauner75da80c2011-09-17 22:21:55 +00001670 uint32_t old = mmio_readl(addr);
1671 uint32_t new;
1672
1673 msg_gspew("PR%u is 0x%08x", i, old);
1674 new = old & ~((1 << PR_RP_OFF) | (1 << PR_WP_OFF));
1675 if (read_prot)
1676 new |= (1 << PR_RP_OFF);
1677 if (write_prot)
1678 new |= (1 << PR_WP_OFF);
1679 if (old == new) {
1680 msg_gspew(" already.\n");
1681 return;
1682 }
1683 msg_gspew(", trying to set it to 0x%08x ", new);
1684 rmmio_writel(new, addr);
1685 msg_gspew("resulted in 0x%08x.\n", mmio_readl(addr));
1686}
1687
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001688static const struct spi_master spi_master_ich7 = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00001689 .max_data_read = 64,
1690 .max_data_write = 64,
1691 .command = ich_spi_send_command,
1692 .multicommand = ich_spi_send_multicommand,
1693 .read = default_spi_read,
1694 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00001695 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00001696};
1697
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001698static const struct spi_master spi_master_ich9 = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00001699 .max_data_read = 64,
1700 .max_data_write = 64,
1701 .command = ich_spi_send_command,
1702 .multicommand = ich_spi_send_multicommand,
1703 .read = default_spi_read,
1704 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00001705 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00001706};
1707
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001708static const struct opaque_master opaque_master_ich_hwseq = {
Stefan Tauner50e7c602011-11-08 10:55:54 +00001709 .max_data_read = 64,
1710 .max_data_write = 64,
1711 .probe = ich_hwseq_probe,
1712 .read = ich_hwseq_read,
1713 .write = ich_hwseq_write,
1714 .erase = ich_hwseq_block_erase,
1715};
1716
Nico Huber560111e2017-04-26 12:27:17 +02001717int ich_init_spi(void *spibar, enum ich_chipset ich_gen)
Michael Karchera4448d92010-07-22 18:04:15 +00001718{
Nico Huber519be662018-12-23 20:03:35 +01001719 unsigned int i;
Stefan Tauner92d6a862013-10-25 00:33:37 +00001720 uint16_t tmp2;
Michael Karchera4448d92010-07-22 18:04:15 +00001721 uint32_t tmp;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001722 char *arg;
Stefan Tauner5210e722012-02-16 01:13:00 +00001723 int ich_spi_rw_restricted = 0;
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001724 int desc_valid = 0;
Richard Hughese2cbb122019-01-02 21:11:08 +00001725 struct ich_descriptors desc;
Stefan Tauner50e7c602011-11-08 10:55:54 +00001726 enum ich_spi_mode {
1727 ich_auto,
1728 ich_hwseq,
1729 ich_swseq
1730 } ich_spi_mode = ich_auto;
Nico Huberd54e4f42017-03-23 23:45:47 +01001731 size_t num_freg, num_pr, reg_pr0;
Michael Karchera4448d92010-07-22 18:04:15 +00001732
Stefan Taunera8d838d2011-11-06 23:51:09 +00001733 ich_generation = ich_gen;
Stefan Tauner92d6a862013-10-25 00:33:37 +00001734 ich_spibar = spibar;
Michael Karchera4448d92010-07-22 18:04:15 +00001735
Richard Hughese2cbb122019-01-02 21:11:08 +00001736 memset(&desc, 0x00, sizeof(struct ich_descriptors));
1737
Nico Huberd54e4f42017-03-23 23:45:47 +01001738 /* Moving registers / bits */
Nico Huberd2d39932019-01-18 16:49:37 +01001739 switch (ich_generation) {
1740 case CHIPSET_100_SERIES_SUNRISE_POINT:
1741 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001742 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001743 case CHIPSET_APOLLO_LAKE:
David Hendricksa5216362017-08-08 20:02:22 -07001744 num_pr = 6; /* Includes GPR0 */
1745 reg_pr0 = PCH100_REG_FPR0;
1746 swseq_data.reg_ssfsc = PCH100_REG_SSFSC;
1747 swseq_data.reg_preop = PCH100_REG_PREOP;
1748 swseq_data.reg_optype = PCH100_REG_OPTYPE;
1749 swseq_data.reg_opmenu = PCH100_REG_OPMENU;
1750 hwseq_data.addr_mask = PCH100_FADDR_FLA;
1751 hwseq_data.only_4k = true;
1752 hwseq_data.hsfc_fcycle = PCH100_HSFC_FCYCLE;
Nico Huberd2d39932019-01-18 16:49:37 +01001753 break;
1754 default:
Nico Huberd54e4f42017-03-23 23:45:47 +01001755 num_pr = 5;
1756 reg_pr0 = ICH9_REG_PR0;
1757 swseq_data.reg_ssfsc = ICH9_REG_SSFS;
1758 swseq_data.reg_preop = ICH9_REG_PREOP;
1759 swseq_data.reg_optype = ICH9_REG_OPTYPE;
1760 swseq_data.reg_opmenu = ICH9_REG_OPMENU;
1761 hwseq_data.addr_mask = ICH9_FADDR_FLA;
1762 hwseq_data.only_4k = false;
1763 hwseq_data.hsfc_fcycle = HSFC_FCYCLE;
Nico Huberd2d39932019-01-18 16:49:37 +01001764 break;
1765 }
1766 switch (ich_generation) {
1767 case CHIPSET_100_SERIES_SUNRISE_POINT:
1768 num_freg = 10;
1769 break;
1770 case CHIPSET_C620_SERIES_LEWISBURG:
1771 num_freg = 12; /* 12 MMIO regs, but 16 regions in FD spec */
1772 break;
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001773 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001774 case CHIPSET_APOLLO_LAKE:
1775 num_freg = 16;
1776 break;
1777 default:
1778 num_freg = 5;
1779 break;
Nico Huberd54e4f42017-03-23 23:45:47 +01001780 }
1781
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001782 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +00001783 case CHIPSET_ICH7:
Stefan Tauner92d6a862013-10-25 00:33:37 +00001784 case CHIPSET_TUNNEL_CREEK:
1785 case CHIPSET_CENTERTON:
Michael Karchera4448d92010-07-22 18:04:15 +00001786 msg_pdbg("0x00: 0x%04x (SPIS)\n",
1787 mmio_readw(ich_spibar + 0));
1788 msg_pdbg("0x02: 0x%04x (SPIC)\n",
1789 mmio_readw(ich_spibar + 2));
1790 msg_pdbg("0x04: 0x%08x (SPIA)\n",
1791 mmio_readl(ich_spibar + 4));
Michael Karchera4448d92010-07-22 18:04:15 +00001792 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
1793 msg_pdbg("0x50: 0x%08x (BBAR)\n",
1794 ichspi_bbar);
1795 msg_pdbg("0x54: 0x%04x (PREOP)\n",
1796 mmio_readw(ich_spibar + 0x54));
1797 msg_pdbg("0x56: 0x%04x (OPTYPE)\n",
1798 mmio_readw(ich_spibar + 0x56));
1799 msg_pdbg("0x58: 0x%08x (OPMENU)\n",
1800 mmio_readl(ich_spibar + 0x58));
1801 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n",
1802 mmio_readl(ich_spibar + 0x5c));
Stefan Tauner122dd122011-07-24 15:34:56 +00001803 for (i = 0; i < 3; i++) {
Michael Karchera4448d92010-07-22 18:04:15 +00001804 int offs;
1805 offs = 0x60 + (i * 4);
Nico Huber519be662018-12-23 20:03:35 +01001806 msg_pdbg("0x%02x: 0x%08x (PBR%u)\n", offs,
Michael Karchera4448d92010-07-22 18:04:15 +00001807 mmio_readl(ich_spibar + offs), i);
1808 }
Michael Karchera4448d92010-07-22 18:04:15 +00001809 if (mmio_readw(ich_spibar) & (1 << 15)) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00001810 msg_pwarn("WARNING: SPI Configuration Lockdown activated.\n");
Michael Karchera4448d92010-07-22 18:04:15 +00001811 ichspi_lock = 1;
1812 }
Stefan Tauner745f6bb2011-11-13 15:17:10 +00001813 ich_init_opcodes();
Stefan Taunera8d838d2011-11-06 23:51:09 +00001814 ich_set_bbar(0);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00001815 register_spi_master(&spi_master_ich7);
Michael Karchera4448d92010-07-22 18:04:15 +00001816 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +00001817 case CHIPSET_ICH8:
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001818 default: /* Future version might behave the same */
Stefan Tauner50e7c602011-11-08 10:55:54 +00001819 arg = extract_programmer_param("ich_spi_mode");
1820 if (arg && !strcmp(arg, "hwseq")) {
1821 ich_spi_mode = ich_hwseq;
1822 msg_pspew("user selected hwseq\n");
1823 } else if (arg && !strcmp(arg, "swseq")) {
1824 ich_spi_mode = ich_swseq;
1825 msg_pspew("user selected swseq\n");
1826 } else if (arg && !strcmp(arg, "auto")) {
1827 msg_pspew("user selected auto\n");
1828 ich_spi_mode = ich_auto;
1829 } else if (arg && !strlen(arg)) {
1830 msg_perr("Missing argument for ich_spi_mode.\n");
1831 free(arg);
1832 return ERROR_FATAL;
1833 } else if (arg) {
1834 msg_perr("Unknown argument for ich_spi_mode: %s\n",
1835 arg);
1836 free(arg);
1837 return ERROR_FATAL;
1838 }
1839 free(arg);
1840
Stefan Tauner29c80832011-06-12 08:14:10 +00001841 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFS);
Michael Karchera4448d92010-07-22 18:04:15 +00001842 msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2);
Stefan Tauner55206942011-06-11 09:53:22 +00001843 prettyprint_ich9_reg_hsfs(tmp2);
Stefan Tauner29c80832011-06-12 08:14:10 +00001844 if (tmp2 & HSFS_FLOCKDN) {
Nico Huber7590d1a2016-05-03 13:38:28 +02001845 msg_pinfo("SPI Configuration is locked down.\n");
Stefan Tauner55206942011-06-11 09:53:22 +00001846 ichspi_lock = 1;
1847 }
Stefan Tauner1e146392011-09-15 23:52:55 +00001848 if (tmp2 & HSFS_FDV)
Stefan Taunerd0c5dc22011-10-20 12:57:14 +00001849 desc_valid = 1;
1850 if (!(tmp2 & HSFS_FDOPSS) && desc_valid)
Stefan Taunerd7d423b2012-10-20 09:13:16 +00001851 msg_pinfo("The Flash Descriptor Override Strap-Pin is set. Restrictions implied by\n"
1852 "the Master Section of the flash descriptor are NOT in effect. Please note\n"
1853 "that Protected Range (PR) restrictions still apply.\n");
Stefan Tauner745f6bb2011-11-13 15:17:10 +00001854 ich_init_opcodes();
Stefan Tauner55206942011-06-11 09:53:22 +00001855
Stefan Taunerf382e352011-11-08 11:55:24 +00001856 if (desc_valid) {
1857 tmp2 = mmio_readw(ich_spibar + ICH9_REG_HSFC);
1858 msg_pdbg("0x06: 0x%04x (HSFC)\n", tmp2);
1859 prettyprint_ich9_reg_hsfc(tmp2);
1860 }
Michael Karchera4448d92010-07-22 18:04:15 +00001861
Stefan Tauner5ffe65b2011-07-07 04:10:57 +00001862 tmp = mmio_readl(ich_spibar + ICH9_REG_FADDR);
Stefan Taunereb582572012-09-21 12:52:50 +00001863 msg_pdbg2("0x08: 0x%08x (FADDR)\n", tmp);
Michael Karchera4448d92010-07-22 18:04:15 +00001864
Nico Huberd2d39932019-01-18 16:49:37 +01001865 switch (ich_gen) {
1866 case CHIPSET_100_SERIES_SUNRISE_POINT:
1867 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001868 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001869 case CHIPSET_APOLLO_LAKE:
1870 tmp = mmio_readl(ich_spibar + PCH100_REG_DLOCK);
1871 msg_pdbg("0x0c: 0x%08x (DLOCK)\n", tmp);
1872 prettyprint_pch100_reg_dlock(tmp);
1873 break;
1874 default:
1875 break;
Nico Huberd54e4f42017-03-23 23:45:47 +01001876 }
1877
Stefan Taunerf382e352011-11-08 11:55:24 +00001878 if (desc_valid) {
1879 tmp = mmio_readl(ich_spibar + ICH9_REG_FRAP);
1880 msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp);
1881 msg_pdbg("BMWAG 0x%02x, ", ICH_BMWAG(tmp));
1882 msg_pdbg("BMRAG 0x%02x, ", ICH_BMRAG(tmp));
1883 msg_pdbg("BRWA 0x%02x, ", ICH_BRWA(tmp));
1884 msg_pdbg("BRRA 0x%02x\n", ICH_BRRA(tmp));
1885
Stefan Tauner5210e722012-02-16 01:13:00 +00001886 /* Handle FREGx and FRAP registers */
Nico Huberd54e4f42017-03-23 23:45:47 +01001887 for (i = 0; i < num_freg; i++)
Stefan Tauner5210e722012-02-16 01:13:00 +00001888 ich_spi_rw_restricted |= ich9_handle_frap(tmp, i);
Stefan Tauner27cb34b2013-06-01 00:06:12 +00001889 if (ich_spi_rw_restricted)
Nico Huber7590d1a2016-05-03 13:38:28 +02001890 msg_pinfo("Not all flash regions are freely accessible by flashrom. This is "
Stefan Tauner4c723152016-01-14 22:47:55 +00001891 "most likely\ndue to an active ME. Please see "
1892 "https://flashrom.org/ME for details.\n");
Stefan Taunerf382e352011-11-08 11:55:24 +00001893 }
Michael Karchera4448d92010-07-22 18:04:15 +00001894
Stefan Taunereb582572012-09-21 12:52:50 +00001895 /* Handle PR registers */
Nico Huberd54e4f42017-03-23 23:45:47 +01001896 for (i = 0; i < num_pr; i++) {
Stefan Tauner5210e722012-02-16 01:13:00 +00001897 /* if not locked down try to disable PR locks first */
1898 if (!ichspi_lock)
Nico Huberd54e4f42017-03-23 23:45:47 +01001899 ich9_set_pr(reg_pr0, i, 0, 0);
1900 ich_spi_rw_restricted |= ich9_handle_pr(reg_pr0, i);
Stefan Tauner5210e722012-02-16 01:13:00 +00001901 }
1902
Nico Huber7590d1a2016-05-03 13:38:28 +02001903 switch (ich_spi_rw_restricted) {
1904 case WRITE_PROT:
1905 msg_pwarn("At least some flash regions are write protected. For write operations,\n"
1906 "you should use a flash layout and include only writable regions. See\n"
1907 "manpage for more details.\n");
1908 break;
1909 case READ_PROT:
1910 case LOCKED:
1911 msg_pwarn("At least some flash regions are read protected. You have to use a flash\n"
1912 "layout and include only accessible regions. For write operations, you'll\n"
1913 "additionally need the --noverify-all switch. See manpage for more details.\n"
1914 );
1915 break;
Stefan Tauner5210e722012-02-16 01:13:00 +00001916 }
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001917
Nico Huberd54e4f42017-03-23 23:45:47 +01001918 tmp = mmio_readl(ich_spibar + swseq_data.reg_ssfsc);
1919 msg_pdbg("0x%zx: 0x%02x (SSFS)\n", swseq_data.reg_ssfsc, tmp & 0xff);
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001920 prettyprint_ich9_reg_ssfs(tmp);
Stefan Tauner29c80832011-06-12 08:14:10 +00001921 if (tmp & SSFS_FCERR) {
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001922 msg_pdbg("Clearing SSFS.FCERR\n");
Nico Huberd54e4f42017-03-23 23:45:47 +01001923 mmio_writeb(SSFS_FCERR, ich_spibar + swseq_data.reg_ssfsc);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001924 }
Nico Huberd54e4f42017-03-23 23:45:47 +01001925 msg_pdbg("0x%zx: 0x%06x (SSFC)\n", swseq_data.reg_ssfsc + 1, tmp >> 8);
Stefan Tauner2a8b2622011-06-11 09:53:16 +00001926 prettyprint_ich9_reg_ssfc(tmp);
Carl-Daniel Hailfingereacbd162011-03-17 00:10:25 +00001927
Nico Huberd54e4f42017-03-23 23:45:47 +01001928 msg_pdbg("0x%zx: 0x%04x (PREOP)\n",
1929 swseq_data.reg_preop, mmio_readw(ich_spibar + swseq_data.reg_preop));
1930 msg_pdbg("0x%zx: 0x%04x (OPTYPE)\n",
1931 swseq_data.reg_optype, mmio_readw(ich_spibar + swseq_data.reg_optype));
1932 msg_pdbg("0x%zx: 0x%08x (OPMENU)\n",
1933 swseq_data.reg_opmenu, mmio_readl(ich_spibar + swseq_data.reg_opmenu));
1934 msg_pdbg("0x%zx: 0x%08x (OPMENU+4)\n",
1935 swseq_data.reg_opmenu + 4, mmio_readl(ich_spibar + swseq_data.reg_opmenu + 4));
Nico Huberd2d39932019-01-18 16:49:37 +01001936
1937 if (desc_valid) {
1938 switch (ich_gen) {
1939 case CHIPSET_ICH8:
1940 case CHIPSET_100_SERIES_SUNRISE_POINT:
1941 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001942 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001943 case CHIPSET_APOLLO_LAKE:
1944 case CHIPSET_BAYTRAIL:
1945 break;
1946 default:
Duncan Laurie4095ed72014-08-20 15:39:32 +00001947 ichspi_bbar = mmio_readl(ich_spibar + ICH9_REG_BBAR);
Nico Huberd2d39932019-01-18 16:49:37 +01001948 msg_pdbg("0x%x: 0x%08x (BBAR)\n", ICH9_REG_BBAR, ichspi_bbar);
Duncan Laurie4095ed72014-08-20 15:39:32 +00001949 ich_set_bbar(0);
Nico Huberd2d39932019-01-18 16:49:37 +01001950 break;
Duncan Laurie4095ed72014-08-20 15:39:32 +00001951 }
Stefan Taunerbd649e42011-07-01 00:39:16 +00001952
Nico Huberd2d39932019-01-18 16:49:37 +01001953 if (ich_gen == CHIPSET_ICH8) {
1954 tmp = mmio_readl(ich_spibar + ICH8_REG_VSCC);
1955 msg_pdbg("0x%x: 0x%08x (VSCC)\n", ICH8_REG_VSCC, tmp);
1956 msg_pdbg("VSCC: ");
1957 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, true);
1958 } else {
Stefan Taunerf382e352011-11-08 11:55:24 +00001959 tmp = mmio_readl(ich_spibar + ICH9_REG_LVSCC);
Nico Huberd2d39932019-01-18 16:49:37 +01001960 msg_pdbg("0x%x: 0x%08x (LVSCC)\n", ICH9_REG_LVSCC, tmp);
Stefan Taunerf382e352011-11-08 11:55:24 +00001961 msg_pdbg("LVSCC: ");
Nico Huberd152fb92017-06-19 12:57:10 +02001962 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, true);
Stefan Tauner1e146392011-09-15 23:52:55 +00001963
Stefan Taunerf382e352011-11-08 11:55:24 +00001964 tmp = mmio_readl(ich_spibar + ICH9_REG_UVSCC);
Nico Huberd2d39932019-01-18 16:49:37 +01001965 msg_pdbg("0x%x: 0x%08x (UVSCC)\n", ICH9_REG_UVSCC, tmp);
Stefan Taunerf382e352011-11-08 11:55:24 +00001966 msg_pdbg("UVSCC: ");
Nico Huberd152fb92017-06-19 12:57:10 +02001967 prettyprint_ich_reg_vscc(tmp, FLASHROM_MSG_DEBUG, false);
Stefan Taunerf382e352011-11-08 11:55:24 +00001968 }
Stefan Tauner1e146392011-09-15 23:52:55 +00001969
Nico Huberd2d39932019-01-18 16:49:37 +01001970 switch (ich_gen) {
1971 case CHIPSET_ICH8:
1972 case CHIPSET_100_SERIES_SUNRISE_POINT:
1973 case CHIPSET_C620_SERIES_LEWISBURG:
Nico Huber2a5dfaf2019-07-04 16:01:51 +02001974 case CHIPSET_300_SERIES_CANNON_POINT:
Nico Huberd2d39932019-01-18 16:49:37 +01001975 case CHIPSET_APOLLO_LAKE:
1976 break;
1977 default:
1978 tmp = mmio_readl(ich_spibar + ICH9_REG_FPB);
1979 msg_pdbg("0x%x: 0x%08x (FPB)\n", ICH9_REG_FPB, tmp);
1980 break;
1981 }
1982
Nico Huberd54e4f42017-03-23 23:45:47 +01001983 if (read_ich_descriptors_via_fdo(ich_gen, ich_spibar, &desc) == ICH_RET_OK)
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +00001984 prettyprint_ich_descriptors(ich_gen, &desc);
1985
Stefan Tauner50e7c602011-11-08 10:55:54 +00001986 /* If the descriptor is valid and indicates multiple
1987 * flash devices we need to use hwseq to be able to
1988 * access the second flash device.
1989 */
1990 if (ich_spi_mode == ich_auto && desc.content.NC != 0) {
1991 msg_pinfo("Enabling hardware sequencing due to "
1992 "multiple flash chips detected.\n");
1993 ich_spi_mode = ich_hwseq;
1994 }
Stefan Tauner1e146392011-09-15 23:52:55 +00001995 }
Stefan Tauner50e7c602011-11-08 10:55:54 +00001996
1997 if (ich_spi_mode == ich_auto && ichspi_lock &&
1998 ich_missing_opcodes()) {
1999 msg_pinfo("Enabling hardware sequencing because "
2000 "some important opcode is locked.\n");
2001 ich_spi_mode = ich_hwseq;
2002 }
2003
Nico Huber2a5dfaf2019-07-04 16:01:51 +02002004 if (ich_spi_mode == ich_auto &&
2005 (ich_gen == CHIPSET_100_SERIES_SUNRISE_POINT ||
2006 ich_gen == CHIPSET_300_SERIES_CANNON_POINT)) {
2007 msg_pdbg("Enabling hardware sequencing by default for 100+ series PCH.\n");
Nico Huber22f2dc52017-08-31 16:14:22 +02002008 ich_spi_mode = ich_hwseq;
2009 }
2010
Nico Huberd2d39932019-01-18 16:49:37 +01002011 if (ich_spi_mode == ich_auto && ich_gen == CHIPSET_APOLLO_LAKE) {
2012 msg_pdbg("Enabling hardware sequencing by default for Apollo Lake.\n");
2013 ich_spi_mode = ich_hwseq;
2014 }
2015
Stefan Tauner50e7c602011-11-08 10:55:54 +00002016 if (ich_spi_mode == ich_hwseq) {
2017 if (!desc_valid) {
2018 msg_perr("Hardware sequencing was requested "
2019 "but the flash descriptor is not "
2020 "valid. Aborting.\n");
2021 return ERROR_FATAL;
2022 }
Stefan Tauner2ba9f6e2014-08-20 15:39:19 +00002023
2024 int tmpi = getFCBA_component_density(ich_generation, &desc, 0);
2025 if (tmpi < 0) {
2026 msg_perr("Could not determine density of flash component %d.\n", 0);
2027 return ERROR_FATAL;
2028 }
2029 hwseq_data.size_comp0 = tmpi;
2030
2031 tmpi = getFCBA_component_density(ich_generation, &desc, 1);
2032 if (tmpi < 0) {
2033 msg_perr("Could not determine density of flash component %d.\n", 1);
2034 return ERROR_FATAL;
2035 }
2036 hwseq_data.size_comp1 = tmpi;
2037
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002038 register_opaque_master(&opaque_master_ich_hwseq);
Stefan Tauner50e7c602011-11-08 10:55:54 +00002039 } else {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002040 register_spi_master(&spi_master_ich9);
Stefan Tauner50e7c602011-11-08 10:55:54 +00002041 }
Michael Karchera4448d92010-07-22 18:04:15 +00002042 break;
Michael Karchera4448d92010-07-22 18:04:15 +00002043 }
2044
Michael Karchera4448d92010-07-22 18:04:15 +00002045 return 0;
2046}
2047
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002048static const struct spi_master spi_master_via = {
Michael Karcherb9dbe482011-05-11 17:07:07 +00002049 .max_data_read = 16,
2050 .max_data_write = 16,
2051 .command = ich_spi_send_command,
2052 .multicommand = ich_spi_send_multicommand,
2053 .read = default_spi_read,
2054 .write_256 = default_spi_write_256,
Nico Huber7bca1262012-06-15 22:28:12 +00002055 .write_aai = default_spi_write_aai,
Michael Karcherb9dbe482011-05-11 17:07:07 +00002056};
2057
Nico Huber560111e2017-04-26 12:27:17 +02002058int via_init_spi(uint32_t mmio_base)
Michael Karchera4448d92010-07-22 18:04:15 +00002059{
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002060 int i;
Michael Karchera4448d92010-07-22 18:04:15 +00002061
Stefan Tauner7fb5aa02013-08-14 15:48:44 +00002062 ich_spibar = rphysmap("VIA SPI MMIO registers", mmio_base, 0x70);
2063 if (ich_spibar == ERROR_PTR)
2064 return ERROR_FATAL;
Helge Wagnerdd73d832012-08-24 23:03:46 +00002065 /* Do we really need no write enable? Like the LPC one at D17F0 0x40 */
Michael Karchera4448d92010-07-22 18:04:15 +00002066
Michael Karchera4448d92010-07-22 18:04:15 +00002067 /* Not sure if it speaks all these bus protocols. */
Nico Huber2e50cdc2018-09-23 20:20:26 +02002068 internal_buses_supported &= BUS_LPC | BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +00002069 ich_generation = CHIPSET_ICH7;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +00002070 register_spi_master(&spi_master_via);
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002071
2072 msg_pdbg("0x00: 0x%04x (SPIS)\n", mmio_readw(ich_spibar + 0));
2073 msg_pdbg("0x02: 0x%04x (SPIC)\n", mmio_readw(ich_spibar + 2));
2074 msg_pdbg("0x04: 0x%08x (SPIA)\n", mmio_readl(ich_spibar + 4));
2075 for (i = 0; i < 2; i++) {
2076 int offs;
2077 offs = 8 + (i * 8);
2078 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
2079 mmio_readl(ich_spibar + offs), i);
2080 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
2081 mmio_readl(ich_spibar + offs + 4), i);
2082 }
2083 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
2084 msg_pdbg("0x50: 0x%08x (BBAR)\n", ichspi_bbar);
2085 msg_pdbg("0x54: 0x%04x (PREOP)\n", mmio_readw(ich_spibar + 0x54));
2086 msg_pdbg("0x56: 0x%04x (OPTYPE)\n", mmio_readw(ich_spibar + 0x56));
2087 msg_pdbg("0x58: 0x%08x (OPMENU)\n", mmio_readl(ich_spibar + 0x58));
2088 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n", mmio_readl(ich_spibar + 0x5c));
2089 for (i = 0; i < 3; i++) {
2090 int offs;
2091 offs = 0x60 + (i * 4);
2092 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
2093 mmio_readl(ich_spibar + offs), i);
2094 }
2095 msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n",
2096 mmio_readw(ich_spibar + 0x6c));
2097 if (mmio_readw(ich_spibar) & (1 << 15)) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00002098 msg_pwarn("Warning: SPI Configuration Lockdown activated.\n");
Carl-Daniel Hailfinger841d6312010-11-24 23:37:22 +00002099 ichspi_lock = 1;
2100 }
2101
Stefan Taunera8d838d2011-11-06 23:51:09 +00002102 ich_set_bbar(0);
Michael Karchera4448d92010-07-22 18:04:15 +00002103 ich_init_opcodes();
2104
2105 return 0;
2106}
2107
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00002108#endif