blob: 995d2c519a2044596f36d4cf798f1e657d35c77a [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Helge Wagnerdd73d832012-08-24 23:03:46 +00009 * Copyright (C) 2011, 2012 Stefan Tauner
Ollie Lho184a4042005-11-26 21:55:36 +000010 *
Uwe Hermannd1107642007-08-29 17:52:32 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000014 *
Uwe Hermannd1107642007-08-29 17:52:32 +000015 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
23 */
24
25/*
26 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000027 */
28
Lane Brooksd54958a2007-11-13 16:45:22 +000029#define _LARGEFILE64_SOURCE
30
Ollie Lhocbbf1252004-03-17 22:22:08 +000031#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000032#include <string.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000033#include <unistd.h>
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +000034#include <inttypes.h>
35#include <errno.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000036#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000037#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000038#include "hwaccess.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000039
Michael Karcher89bed6d2010-06-13 10:16:12 +000040#define NOT_DONE_YET 1
41
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +000042#if defined(__i386__) || defined(__x86_64__)
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000045{
46 uint8_t tmp;
47
Uwe Hermann372eeb52007-12-04 21:49:06 +000048 /*
49 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
50 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
51 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000052 tmp = pci_read_byte(dev, 0x47);
53 tmp |= 0x46;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000054 rpci_write_byte(dev, 0x47, tmp);
Luc Verhaegen6b141752007-05-20 16:16:13 +000055
56 return 0;
57}
58
Rudolf Marek23907d82012-02-07 21:29:48 +000059static int enable_flash_rdc_r8610(struct pci_dev *dev, const char *name)
60{
61 uint8_t tmp;
62
63 /* enable ROMCS for writes */
64 tmp = pci_read_byte(dev, 0x43);
65 tmp |= 0x80;
66 pci_write_byte(dev, 0x43, tmp);
67
68 /* read the bootstrapping register */
69 tmp = pci_read_byte(dev, 0x40) & 0x3;
70 switch (tmp) {
71 case 3:
72 internal_buses_supported = BUS_FWH;
73 break;
74 case 2:
75 internal_buses_supported = BUS_LPC;
76 break;
77 default:
78 internal_buses_supported = BUS_PARALLEL;
79 break;
80 }
81
82 return 0;
83}
84
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000085static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
86{
87 uint8_t tmp;
88
89 tmp = pci_read_byte(dev, 0xd0);
90 tmp |= 0xf8;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000091 rpci_write_byte(dev, 0xd0, tmp);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000092
93 return 0;
94}
95
96static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
97{
98 uint8_t new, newer;
99
100 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
101 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
102 new = pci_read_byte(dev, 0x40);
103 new &= (~0x04); /* No idea why we clear bit 2. */
104 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000105 rpci_write_byte(dev, 0x40, new);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000106 newer = pci_read_byte(dev, 0x40);
107 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000108 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
109 "(WARNING ONLY).\n", 0x40, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000110 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000111 return -1;
112 }
113 return 0;
114}
115
116static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
117{
118 struct pci_dev *sbdev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000119
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000120 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
121 if (!sbdev)
122 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
123 if (!sbdev)
124 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
125 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000126 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000127 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000128 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000129 sbdev->vendor_id, sbdev->device_id,
130 sbdev->bus, sbdev->dev, sbdev->func);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000131 return sbdev;
132}
133
134static int enable_flash_sis501(struct pci_dev *dev, const char *name)
135{
136 uint8_t tmp;
137 int ret = 0;
138 struct pci_dev *sbdev;
139
140 sbdev = find_southbridge(dev->vendor_id, name);
141 if (!sbdev)
142 return -1;
143
144 ret = enable_flash_sis_mapping(sbdev, name);
145
146 tmp = sio_read(0x22, 0x80);
147 tmp &= (~0x20);
148 tmp |= 0x4;
149 sio_write(0x22, 0x80, tmp);
150
151 tmp = sio_read(0x22, 0x70);
152 tmp &= (~0x20);
153 tmp |= 0x4;
154 sio_write(0x22, 0x70, tmp);
155
156 return ret;
157}
158
159static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
160{
161 uint8_t tmp;
162 int ret = 0;
163 struct pci_dev *sbdev;
164
165 sbdev = find_southbridge(dev->vendor_id, name);
166 if (!sbdev)
167 return -1;
168
169 ret = enable_flash_sis_mapping(sbdev, name);
170
171 tmp = sio_read(0x22, 0x50);
172 tmp &= (~0x20);
173 tmp |= 0x4;
174 sio_write(0x22, 0x50, tmp);
175
176 return ret;
177}
178
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000179static int enable_flash_sis530(struct pci_dev *dev, const char *name)
180{
181 uint8_t new, newer;
182 int ret = 0;
183 struct pci_dev *sbdev;
184
185 sbdev = find_southbridge(dev->vendor_id, name);
186 if (!sbdev)
187 return -1;
188
189 ret = enable_flash_sis_mapping(sbdev, name);
190
191 new = pci_read_byte(sbdev, 0x45);
192 new &= (~0x20);
193 new |= 0x4;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000194 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000195 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000196 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000197 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
198 "(WARNING ONLY).\n", 0x45, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000199 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000200 ret = -1;
201 }
202
203 return ret;
204}
205
206static int enable_flash_sis540(struct pci_dev *dev, const char *name)
207{
208 uint8_t new, newer;
209 int ret = 0;
210 struct pci_dev *sbdev;
211
212 sbdev = find_southbridge(dev->vendor_id, name);
213 if (!sbdev)
214 return -1;
215
216 ret = enable_flash_sis_mapping(sbdev, name);
217
218 new = pci_read_byte(sbdev, 0x45);
219 new &= (~0x80);
220 new |= 0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000221 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000222 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000223 if (newer != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000224 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
225 "(WARNING ONLY).\n", 0x45, new, name);
Sean Nelson316a29f2010-05-07 20:09:04 +0000226 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000227 ret = -1;
228 }
229
230 return ret;
231}
232
Uwe Hermann987942d2006-11-07 11:16:21 +0000233/* Datasheet:
234 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
235 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
236 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
237 * - Order Number: 290562-001
238 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000239static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000240{
241 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000242 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000243
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000244 internal_buses_supported = BUS_PARALLEL;
Maciej Pijankaa661e152009-12-08 17:26:24 +0000245
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000246 old = pci_read_word(dev, xbcs);
247
248 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000249 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000250 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000251 * Set bit 7: Extended BIOS Enable (PCI master accesses to
252 * FFF80000-FFFDFFFF are forwarded to ISA).
253 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
254 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
255 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
256 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
257 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
258 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
259 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000260 if (dev->device_id == 0x122e || dev->device_id == 0x7000
261 || dev->device_id == 0x1234)
262 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000263 else
264 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000265
266 if (new == old)
267 return 0;
268
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000269 rpci_write_word(dev, xbcs, new);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000270
271 if (pci_read_word(dev, xbcs) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000272 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
273 "(WARNING ONLY).\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000274 return -1;
275 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000276
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000277 return 0;
278}
279
Uwe Hermann372eeb52007-12-04 21:49:06 +0000280/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000281 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
282 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000283 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000284static int enable_flash_ich(struct pci_dev *dev, const char *name, uint8_t bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000285{
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000286 uint8_t old, new, wanted;
Stefan Reinauereb366472006-09-06 15:48:48 +0000287
Uwe Hermann372eeb52007-12-04 21:49:06 +0000288 /*
Stefan Reinauer62218c32012-08-26 02:35:13 +0000289 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, in Tunnel Creek it is even 32b, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000290 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000291 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000292 wanted = old = pci_read_byte(dev, bios_cntl);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000293
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000294 /*
295 * Quote from the 6 Series datasheet (Document Number: 324645-004):
296 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
297 * 1 = BIOS region SMM protection is enabled.
298 * The BIOS Region is not writable unless all processors are in SMM."
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000299 * In earlier chipsets this bit is reserved.
Stefan Reinauer62218c32012-08-26 02:35:13 +0000300 *
301 * Try to unset it in any case.
302 * It won't hurt and makes sense in some cases according to Stefan Reinauer.
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000303 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000304 wanted &= ~(1 << 5);
305
306 /* Set BIOS Write Enable */
307 wanted |= (1 << 0);
308
309 /* Only write the register if it's necessary */
310 if (wanted != old) {
311 rpci_write_byte(dev, bios_cntl, wanted);
312 new = pci_read_byte(dev, bios_cntl);
313 } else
314 new = old;
315
316 msg_pdbg("\nBIOS_CNTL = 0x%02x: ", new);
317 msg_pdbg("BIOS Lock Enable: %sabled, ", (new & (1 << 1)) ? "en" : "dis");
318 msg_pdbg("BIOS Write Enable: %sabled\n", (new & (1 << 0)) ? "en" : "dis");
319 if (new & (1 << 5))
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000320 msg_pinfo("WARNING: BIOS region SMM protection is enabled!\n");
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000321
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000322
Stefan Reinauer62218c32012-08-26 02:35:13 +0000323 if (new != wanted)
324 msg_pinfo("WARNING: Setting Bios Control at 0x%x from 0x%02x to 0x%02x on %s failed.\n"
325 "New value is 0x%02x.\n", bios_cntl, old, wanted, name, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000326
Stefan Reinauer62218c32012-08-26 02:35:13 +0000327 /* Return an error if we could not set the write enable */
328 if (!(new & (1 << 0)))
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000329 return -1;
Uwe Hermannffec5f32007-08-23 16:08:21 +0000330
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000331 return 0;
332}
333
Uwe Hermann372eeb52007-12-04 21:49:06 +0000334static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000335{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000336 /*
337 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
338 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
339 * FB_DEC_EN2.
340 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000341 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000342 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000343}
344
Uwe Hermann372eeb52007-12-04 21:49:06 +0000345static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000346{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000347 uint32_t fwh_conf;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000348 int i, tmp;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000349 char *idsel = NULL;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000350 int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000351 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000352
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000353 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000354 if (idsel && strlen(idsel)) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000355 uint64_t fwh_idsel_old, fwh_idsel;
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000356 errno = 0;
357 /* Base 16, nothing else makes sense. */
358 fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16);
359 if (errno) {
360 msg_perr("Error: fwh_idsel= specified, but value could "
361 "not be converted.\n");
362 goto idsel_garbage_out;
363 }
364 if (fwh_idsel & 0xffff000000000000ULL) {
365 msg_perr("Error: fwh_idsel= specified, but value had "
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000366 "unused bits set.\n");
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000367 goto idsel_garbage_out;
368 }
369 fwh_idsel_old = pci_read_long(dev, 0xd0);
370 fwh_idsel_old <<= 16;
371 fwh_idsel_old |= pci_read_word(dev, 0xd4);
372 msg_pdbg("\nSetting IDSEL from 0x%012" PRIx64 " to "
373 "0x%012" PRIx64 " for top 16 MB.", fwh_idsel_old,
374 fwh_idsel);
375 rpci_write_long(dev, 0xd0, (fwh_idsel >> 16) & 0xffffffff);
376 rpci_write_word(dev, 0xd4, fwh_idsel & 0xffff);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000377 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000378 } else if (idsel) {
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000379 msg_perr("Error: fwh_idsel= specified, but no value given.\n");
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000380idsel_garbage_out:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000381 free(idsel);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000382 return ERROR_FATAL;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000383 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000384 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000385
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000386 /* Ignore all legacy ranges below 1 MB.
387 * We currently only support flashing the chip which responds to
388 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
389 * have to be adjusted.
390 */
391 /* FWH_SEL1 */
392 fwh_conf = pci_read_long(dev, 0xd0);
393 for (i = 7; i >= 0; i--) {
394 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000395 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000396 (0x1ff8 + i) * 0x80000,
397 (0x1ff0 + i) * 0x80000,
398 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000399 if ((tmp == 0) && contiguous) {
400 max_decode_fwh_idsel = (8 - i) * 0x80000;
401 } else {
402 contiguous = 0;
403 }
404 }
405 /* FWH_SEL2 */
406 fwh_conf = pci_read_word(dev, 0xd4);
407 for (i = 3; i >= 0; i--) {
408 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000409 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000410 (0xff4 + i) * 0x100000,
411 (0xff0 + i) * 0x100000,
412 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000413 if ((tmp == 0) && contiguous) {
414 max_decode_fwh_idsel = (8 - i) * 0x100000;
415 } else {
416 contiguous = 0;
417 }
418 }
419 contiguous = 1;
420 /* FWH_DEC_EN1 */
421 fwh_conf = pci_read_word(dev, 0xd8);
422 for (i = 7; i >= 0; i--) {
423 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000424 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000425 (0x1ff8 + i) * 0x80000,
426 (0x1ff0 + i) * 0x80000,
427 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000428 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000429 max_decode_fwh_decode = (8 - i) * 0x80000;
430 } else {
431 contiguous = 0;
432 }
433 }
434 for (i = 3; i >= 0; i--) {
435 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000436 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000437 (0xff4 + i) * 0x100000,
438 (0xff0 + i) * 0x100000,
439 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000440 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000441 max_decode_fwh_decode = (8 - i) * 0x100000;
442 } else {
443 contiguous = 0;
444 }
445 }
446 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000447 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000448
449 /* If we're called by enable_flash_ich_dc_spi, it will override
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000450 * internal_buses_supported anyway.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000451 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000452 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000453 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000454}
455
Adam Jurkowskie4984102009-12-21 15:30:46 +0000456static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
457{
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000458 uint16_t old, new;
459 int err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000460
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000461 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
462 return err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000463
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000464 old = pci_read_byte(dev, 0xd9);
465 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
466 (old & 1) ? "en" : "dis");
467 new = old & ~1;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000468
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000469 if (new != old)
470 rpci_write_byte(dev, 0xd9, new);
Adam Jurkowskie4984102009-12-21 15:30:46 +0000471
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000472 internal_buses_supported = BUS_FWH;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000473 return 0;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000474}
475
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000476static int enable_flash_tunnelcreek(struct pci_dev *dev, const char *name)
477{
478 uint16_t old, new;
479 uint32_t tmp, bnt;
480 void *rcrb;
481 int ret;
482
483 /* Enable Flash Writes */
484 ret = enable_flash_ich(dev, name, 0xd8);
485 if (ret == ERROR_FATAL)
486 return ret;
487
488 /* Make sure BIOS prefetch mechanism is disabled */
489 old = pci_read_byte(dev, 0xd9);
490 msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis");
491 new = old & ~1;
492 if (new != old)
493 rpci_write_byte(dev, 0xd9, new);
494
495 /* Get physical address of Root Complex Register Block */
496 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
497 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
498
499 /* Map RCBA to virtual memory */
500 rcrb = physmap("ICH RCRB", tmp, 0x4000);
501
502 /* Test Boot BIOS Strap Status */
503 bnt = mmio_readl(rcrb + 0x3410);
504 if (bnt & 0x02) {
505 /* If strapped to LPC, no SPI initialization is required */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000506 internal_buses_supported = BUS_FWH;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000507 return 0;
508 }
509
510 /* This adds BUS_SPI */
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000511 if (ich_init_spi(dev, tmp, rcrb, 7) != 0) {
512 if (!ret)
513 ret = ERROR_NONFATAL;
514 }
515
516 return ret;
517}
518
Uwe Hermann394131e2008-10-18 21:14:13 +0000519static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000520 enum ich_chipset ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000521{
Stefan Tauner50e7c602011-11-08 10:55:54 +0000522 int ret, ret_spi;
Michael Karchera4448d92010-07-22 18:04:15 +0000523 uint8_t bbs, buc;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000524 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000525 void *rcrb;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000526 const char *const *straps_names;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000527
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000528 static const char *const straps_names_EP80579[] = { "SPI", "reserved", "reserved", "LPC" };
529 static const char *const straps_names_ich7_nm10[] = { "reserved", "SPI", "PCI", "LPC" };
530 static const char *const straps_names_ich8910[] = { "SPI", "SPI", "PCI", "LPC" };
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000531 static const char *const straps_names_pch567[] = { "LPC", "reserved", "PCI", "SPI" };
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000532 static const char *const straps_names_unknown[] = { "unknown", "unknown", "unknown", "unknown" };
533
534 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000535 case CHIPSET_ICH7:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000536 /* EP80579 may need further changes, but this is the least
537 * intrusive way to get correct BOOT Strap printing without
538 * changing the rest of its code path). */
539 if (strcmp(name, "EP80579") == 0)
540 straps_names = straps_names_EP80579;
541 else
542 straps_names = straps_names_ich7_nm10;
543 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000544 case CHIPSET_ICH8:
545 case CHIPSET_ICH9:
546 case CHIPSET_ICH10:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000547 straps_names = straps_names_ich8910;
548 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000549 case CHIPSET_5_SERIES_IBEX_PEAK:
550 case CHIPSET_6_SERIES_COUGAR_POINT:
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000551 case CHIPSET_7_SERIES_PANTHER_POINT:
552 straps_names = straps_names_pch567;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000553 break;
554 default:
555 msg_gerr("%s: unknown ICH generation. Please report!\n",
556 __func__);
557 straps_names = straps_names_unknown;
558 break;
559 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000560
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000561 /* Enable Flash Writes */
562 ret = enable_flash_ich_dc(dev, name);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000563 if (ret == ERROR_FATAL)
564 return ret;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000565
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000566 /* Get physical address of Root Complex Register Block */
567 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Paul Menzel018d4822011-10-21 12:33:07 +0000568 msg_pdbg("Root Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000569
570 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000571 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000572
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000573 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000574 msg_pdbg("GCS = 0x%x: ", gcs);
575 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000576 (gcs & 0x1) ? "en" : "dis");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000577 bbs = (gcs >> 10) & 0x3;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000578 msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000579
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000580 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000581 msg_pdbg("Top Swap : %s\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000582 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000583
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000584 /* It seems the ICH7 does not support SPI and LPC chips at the same
585 * time. At least not with our current code. So we prevent searching
586 * on ICH7 when the southbridge is strapped to LPC
587 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000588 internal_buses_supported = BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000589 if (ich_generation == CHIPSET_ICH7) {
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000590 if (bbs == 0x03) {
591 /* If strapped to LPC, no further SPI initialization is
592 * required. */
Michael Karchera4448d92010-07-22 18:04:15 +0000593 return ret;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000594 } else {
Michael Karchera4448d92010-07-22 18:04:15 +0000595 /* Disable LPC/FWH if strapped to PCI or SPI */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000596 internal_buses_supported = BUS_NONE;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000597 }
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000598 }
599
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000600 /* This adds BUS_SPI */
Stefan Tauner50e7c602011-11-08 10:55:54 +0000601 ret_spi = ich_init_spi(dev, tmp, rcrb, ich_generation);
602 if (ret_spi == ERROR_FATAL)
603 return ret_spi;
604
605 if (ret || ret_spi)
606 ret = ERROR_NONFATAL;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000607
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000608 return ret;
609}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000610
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000611static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000612{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000613 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000614}
615
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000616static int enable_flash_ich8(struct pci_dev *dev, const char *name)
617{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000618 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000619}
620
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000621static int enable_flash_ich9(struct pci_dev *dev, const char *name)
622{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000623 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000624}
625
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000626static int enable_flash_ich10(struct pci_dev *dev, const char *name)
627{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000628 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH10);
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000629}
630
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000631/* Ibex Peak aka. 5 series & 3400 series */
632static int enable_flash_pch5(struct pci_dev *dev, const char *name)
633{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000634 return enable_flash_ich_dc_spi(dev, name, CHIPSET_5_SERIES_IBEX_PEAK);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000635}
636
637/* Cougar Point aka. 6 series & c200 series */
638static int enable_flash_pch6(struct pci_dev *dev, const char *name)
639{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000640 return enable_flash_ich_dc_spi(dev, name, CHIPSET_6_SERIES_COUGAR_POINT);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000641}
642
Stefan Tauner2abab942012-04-27 20:41:23 +0000643/* Panther Point aka. 7 series */
644static int enable_flash_pch7(struct pci_dev *dev, const char *name)
645{
646 return enable_flash_ich_dc_spi(dev, name, CHIPSET_7_SERIES_PANTHER_POINT);
647}
648
649/* Lynx Point aka. 8 series */
650static int enable_flash_pch8(struct pci_dev *dev, const char *name)
651{
652 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT);
653}
654
Michael Karcher89bed6d2010-06-13 10:16:12 +0000655static int via_no_byte_merge(struct pci_dev *dev, const char *name)
656{
657 uint8_t val;
658
659 val = pci_read_byte(dev, 0x71);
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000660 if (val & 0x40) {
Michael Karcher89bed6d2010-06-13 10:16:12 +0000661 msg_pdbg("Disabling byte merging\n");
662 val &= ~0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000663 rpci_write_byte(dev, 0x71, val);
Michael Karcher89bed6d2010-06-13 10:16:12 +0000664 }
665 return NOT_DONE_YET; /* need to find south bridge, too */
666}
667
Uwe Hermann372eeb52007-12-04 21:49:06 +0000668static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000669{
Ollie Lho184a4042005-11-26 21:55:36 +0000670 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000671
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000672 /* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000673 rpci_write_byte(dev, 0x41, 0x7f);
Bari Ari9477c4e2008-04-29 13:46:38 +0000674
Uwe Hermannffec5f32007-08-23 16:08:21 +0000675 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000676 val = pci_read_byte(dev, 0x40);
677 val |= 0x10;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000678 rpci_write_byte(dev, 0x40, val);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000679
680 if (pci_read_byte(dev, 0x40) != val) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000681 msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000682 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000683 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000684 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000685
Helge Wagnerdd73d832012-08-24 23:03:46 +0000686 if (dev->device_id == 0x3227) { /* VT8237/VT8237R */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000687 /* All memory cycles, not just ROM ones, go to LPC. */
688 val = pci_read_byte(dev, 0x59);
689 val &= ~0x80;
690 rpci_write_byte(dev, 0x59, val);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000691 }
692
Uwe Hermanna7e05482007-05-09 10:17:44 +0000693 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000694}
695
Helge Wagnerdd73d832012-08-24 23:03:46 +0000696static int enable_flash_vt_vx(struct pci_dev *dev, const char *name)
697{
698 struct pci_dev *south_north = pci_dev_find(0x1106, 0xa353);
699 if (south_north == NULL) {
700 msg_perr("Could not find South-North Module Interface Control device!\n");
701 return ERROR_FATAL;
702 }
703
704 msg_pdbg("Strapped to ");
705 if ((pci_read_byte(south_north, 0x56) & 0x01) == 0) {
706 msg_pdbg("LPC.\n");
707 return enable_flash_vt823x(dev, name);
708 }
709 msg_pdbg("SPI.\n");
710
711 uint32_t mmio_base;
712 void *mmio_base_physmapped;
713 uint32_t spi_cntl;
714 #define SPI_CNTL_LEN 0x08
715 uint32_t spi0_mm_base = 0;
716 switch(dev->device_id) {
717 case 0x8353: /* VX800/VX820 */
718 spi0_mm_base = pci_read_long(dev, 0xbc) << 8;
719 break;
720 case 0x8409: /* VX855/VX875 */
721 case 0x8410: /* VX900 */
722 mmio_base = pci_read_long(dev, 0xbc) << 8;
723 mmio_base_physmapped = physmap("VIA VX MMIO register", mmio_base, SPI_CNTL_LEN);
724 if (mmio_base_physmapped == ERROR_PTR) {
725 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
726 return ERROR_FATAL;
727 }
728
729 /* Offset 0 - Bit 0 holds SPI Bus0 Enable Bit. */
730 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x00;
731 if ((spi_cntl & 0x01) == 0) {
732 msg_pdbg ("SPI Bus0 disabled!\n");
733 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
734 return ERROR_FATAL;
735 }
736 /* Offset 1-3 has SPI Bus Memory Map Base Address: */
737 spi0_mm_base = spi_cntl & 0xFFFFFF00;
738
739 /* Offset 4 - Bit 0 holds SPI Bus1 Enable Bit. */
740 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x04;
741 if ((spi_cntl & 0x01) == 1)
742 msg_pdbg2("SPI Bus1 is enabled too.\n");
743
744 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
745 break;
746 default:
747 msg_perr("%s: Unsupported chipset %x:%x!\n", __func__, dev->vendor_id, dev->device_id);
748 return ERROR_FATAL;
749 }
750
751 return via_init_spi(dev, spi0_mm_base);
752}
753
754static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
755{
756 return via_init_spi(dev, pci_read_long(dev, 0xbc) << 8);
757}
758
Uwe Hermann372eeb52007-12-04 21:49:06 +0000759static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000760{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000761 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000762
Uwe Hermann394131e2008-10-18 21:14:13 +0000763#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
764#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000765#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
766#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000767
Uwe Hermann394131e2008-10-18 21:14:13 +0000768#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
769#define ROM_WRITE_ENABLE (1 << 1)
770#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
771#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000772#define CS5530_ISA_MASTER (1 << 7)
773#define CS5530_ENABLE_SA2320 (1 << 2)
774#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000775
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000776 internal_buses_supported = BUS_PARALLEL;
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000777 /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
778 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000779 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
780 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000781 * Make the configured ROM areas writable.
782 */
783 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
784 reg8 |= LOWER_ROM_ADDRESS_RANGE;
785 reg8 |= UPPER_ROM_ADDRESS_RANGE;
786 reg8 |= ROM_WRITE_ENABLE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000787 rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000788
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000789 /* Set positive decode on ROM. */
790 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
791 reg8 |= BIOS_ROM_POSITIVE_DECODE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000792 rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000793
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000794 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
795 if (reg8 & CS5530_ISA_MASTER) {
796 /* We have A0-A23 available. */
797 max_rom_decode.parallel = 16 * 1024 * 1024;
798 } else {
799 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
800 if (reg8 & CS5530_ENABLE_SA2320) {
801 /* We have A0-19, A20-A23 available. */
802 max_rom_decode.parallel = 16 * 1024 * 1024;
803 } else if (reg8 & CS5530_ENABLE_SA20) {
804 /* We have A0-19, A20 available. */
805 max_rom_decode.parallel = 2 * 1024 * 1024;
806 } else {
807 /* A20 and above are not active. */
808 max_rom_decode.parallel = 1024 * 1024;
809 }
810 }
811
Ollie Lhocbbf1252004-03-17 22:22:08 +0000812 return 0;
813}
814
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000815/*
Mart Raudseppe1344da2008-02-08 10:10:57 +0000816 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000817 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000818 *
819 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
820 * To enable write to NOR Boot flash for the benefit of systems that have such
821 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000822 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000823static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000824{
Uwe Hermann394131e2008-10-18 21:14:13 +0000825#define MSR_RCONF_DEFAULT 0x1808
826#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000827
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000828 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000829
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000830 /* Geode only has a single core */
831 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000832 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000833
834 msr = rdmsr(MSR_RCONF_DEFAULT);
835 if ((msr.hi >> 24) != 0x22) {
836 msr.hi &= 0xfbffffff;
837 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000838 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000839
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000840 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000841 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000842 msr.lo |= 0x08;
843 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000844
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000845 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000846
Uwe Hermann394131e2008-10-18 21:14:13 +0000847#undef MSR_RCONF_DEFAULT
848#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000849 return 0;
850}
851
Uwe Hermann372eeb52007-12-04 21:49:06 +0000852static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000853{
Ollie Lho184a4042005-11-26 21:55:36 +0000854 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000855
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000856 rpci_write_byte(dev, 0x52, 0xee);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000857
858 new = pci_read_byte(dev, 0x52);
859
860 if (new != 0xee) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000861 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
862 "(WARNING ONLY).\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000863 return -1;
864 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000865
Ollie Lhocbbf1252004-03-17 22:22:08 +0000866 return 0;
867}
868
Uwe Hermann190f8492008-10-25 18:03:50 +0000869/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000870static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000871{
Ollie Lho184a4042005-11-26 21:55:36 +0000872 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000873
Uwe Hermann372eeb52007-12-04 21:49:06 +0000874 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000875 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000876 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000877 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000878 rpci_write_byte(dev, 0x43, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000879 if (pci_read_byte(dev, 0x43) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000880 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
881 "(WARNING ONLY).\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000882 }
883 }
884
Uwe Hermann190f8492008-10-25 18:03:50 +0000885 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000886 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000887 new = old | 0x01;
888 if (new == old)
889 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000890 rpci_write_byte(dev, 0x40, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000891
892 if (pci_read_byte(dev, 0x40) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +0000893 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
894 "(WARNING ONLY).\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000895 return -1;
896 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000897
Ollie Lhocbbf1252004-03-17 22:22:08 +0000898 return 0;
899}
900
Marc Jones3af487d2008-10-15 17:50:29 +0000901static int enable_flash_sb600(struct pci_dev *dev, const char *name)
902{
Michael Karcherb05b9e12010-07-22 18:04:19 +0000903 uint32_t prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000904 uint8_t reg;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000905 int ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000906
Jason Wanga3f04be2008-11-28 21:36:51 +0000907 /* Clear ROM protect 0-3. */
908 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000909 prot = pci_read_long(dev, reg);
910 /* No protection flags for this region?*/
911 if ((prot & 0x3) == 0)
912 continue;
Mathias Krause9fbdc032011-01-01 10:54:09 +0000913 msg_pinfo("SB600 %s%sprotected from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000914 (prot & 0x1) ? "write " : "",
915 (prot & 0x2) ? "read " : "",
916 (prot & 0xfffff800),
917 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000918 prot &= 0xfffffffc;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000919 rpci_write_byte(dev, reg, prot);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000920 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000921 if (prot & 0x3)
Mathias Krause9fbdc032011-01-01 10:54:09 +0000922 msg_perr("SB600 %s%sunprotect failed from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000923 (prot & 0x1) ? "write " : "",
924 (prot & 0x2) ? "read " : "",
925 (prot & 0xfffff800),
926 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Jason Wanga3f04be2008-11-28 21:36:51 +0000927 }
928
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000929 internal_buses_supported = BUS_LPC | BUS_FWH;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000930
931 ret = sb600_probe_spi(dev);
Jason Wanga3f04be2008-11-28 21:36:51 +0000932
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000933 /* Read ROM strap override register. */
934 OUTB(0x8f, 0xcd6);
935 reg = INB(0xcd7);
936 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +0000937 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000938 if (reg & 0x02) {
939 switch ((reg & 0x0c) >> 2) {
940 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +0000941 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000942 break;
943 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +0000944 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000945 break;
946 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +0000947 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000948 break;
949 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +0000950 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000951 break;
952 }
953 }
Sean Nelson316a29f2010-05-07 20:09:04 +0000954 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000955
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000956 /* Force enable SPI ROM in SB600 PM register.
957 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +0000958 * But how can we know which ROM we are going to handle? So we have
959 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000960 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
961 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +0000962 */
963 /*
Jason Wanga3f04be2008-11-28 21:36:51 +0000964 OUTB(0x8f, 0xcd6);
965 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +0000966 */
Marc Jones3af487d2008-10-15 17:50:29 +0000967
Michael Karcherb05b9e12010-07-22 18:04:19 +0000968 return ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000969}
970
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000971static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
972{
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000973 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000974
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000975 rpci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000976
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000977 tmp = pci_read_byte(dev, 0x6d);
978 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000979 rpci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000980
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000981 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000982}
983
Uwe Hermann372eeb52007-12-04 21:49:06 +0000984static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000985{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000986 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000987
Jonathan Kollasch9ce498e2011-08-06 12:45:21 +0000988 pci_write_byte(dev, 0x92, 0x00);
989 if (pci_read_byte(dev, 0x92) != 0x00) {
990 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
991 "(WARNING ONLY).\n", 0x92, 0x00, name);
992 }
993
Uwe Hermanna7e05482007-05-09 10:17:44 +0000994 old = pci_read_byte(dev, 0x88);
995 new = old | 0xc0;
996 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000997 rpci_write_byte(dev, 0x88, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000998 if (pci_read_byte(dev, 0x88) != new) {
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000999 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
1000 "(WARNING ONLY).\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001001 }
1002 }
Yinghai Lu952dfce2005-07-06 17:13:46 +00001003
Uwe Hermanna7e05482007-05-09 10:17:44 +00001004 old = pci_read_byte(dev, 0x6d);
1005 new = old | 0x01;
1006 if (new == old)
1007 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001008 rpci_write_byte(dev, 0x6d, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001009
1010 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +00001011 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
1012 "(WARNING ONLY).\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001013 return -1;
1014 }
Uwe Hermannffec5f32007-08-23 16:08:21 +00001015
Uwe Hermanna7e05482007-05-09 10:17:44 +00001016 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001017}
1018
Joshua Roys85835d82010-09-15 14:47:56 +00001019static int enable_flash_osb4(struct pci_dev *dev, const char *name)
1020{
1021 uint8_t tmp;
1022
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001023 internal_buses_supported = BUS_PARALLEL;
Joshua Roys85835d82010-09-15 14:47:56 +00001024
1025 tmp = INB(0xc06);
1026 tmp |= 0x1;
1027 OUTB(tmp, 0xc06);
1028
1029 tmp = INB(0xc6f);
1030 tmp |= 0x40;
1031 OUTB(tmp, 0xc6f);
1032
1033 return 0;
1034}
1035
Uwe Hermann372eeb52007-12-04 21:49:06 +00001036/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
1037static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +00001038{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001039 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001040 struct pci_dev *smbusdev;
1041
Uwe Hermann372eeb52007-12-04 21:49:06 +00001042 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +00001043 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001044
Uwe Hermanna7e05482007-05-09 10:17:44 +00001045 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001046 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +00001047 return ERROR_FATAL;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001048 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001049
Uwe Hermann372eeb52007-12-04 21:49:06 +00001050 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001051 tmp = pci_read_byte(smbusdev, 0x79);
1052 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001053 rpci_write_byte(smbusdev, 0x79, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001054
Uwe Hermann372eeb52007-12-04 21:49:06 +00001055 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001056 tmp = pci_read_byte(dev, 0x48);
1057 tmp |= 0x21;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001058 rpci_write_byte(dev, 0x48, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001059
Uwe Hermann372eeb52007-12-04 21:49:06 +00001060 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +00001061 tmp = INB(0xc6f);
1062 OUTB(tmp, 0xeb);
1063 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001064 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001065 OUTB(tmp, 0xc6f);
1066 OUTB(tmp, 0xeb);
1067 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001068
1069 return 0;
1070}
1071
Uwe Hermann372eeb52007-12-04 21:49:06 +00001072static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001073{
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001074 uint8_t old, new, val;
1075 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001076
Uwe Hermann372eeb52007-12-04 21:49:06 +00001077 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001078 val = pci_read_byte(dev, 0x88);
1079 val |= 0xff; /* 256K */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001080 rpci_write_byte(dev, 0x88, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001081 val = pci_read_byte(dev, 0x8c);
1082 val |= 0xff; /* 1M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001083 rpci_write_byte(dev, 0x8c, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001084 wordval = pci_read_word(dev, 0x90);
1085 wordval |= 0x7fff; /* 16M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001086 rpci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001087
Uwe Hermanna7e05482007-05-09 10:17:44 +00001088 old = pci_read_byte(dev, 0x6d);
1089 new = old | 0x01;
1090 if (new == old)
1091 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001092 rpci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001093
Uwe Hermanna7e05482007-05-09 10:17:44 +00001094 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Tauneraf882e72011-08-04 17:37:58 +00001095 msg_pinfo("Setting register 0x%x to 0x%x on %s failed "
1096 "(WARNING ONLY).\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001097 return -1;
1098 }
Yinghai Luca782972007-01-22 20:21:17 +00001099
1100 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001101}
1102
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001103/*
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001104 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
1105 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1106 * code provided in enable_flash_mcp6x_7x_common.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001107 */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001108static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001109{
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001110 int ret = 0, want_spi = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001111 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001112
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001113 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1114
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001115 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001116 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001117 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001118 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001119
Michael Karchercfa674f2010-02-25 11:38:23 +00001120 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001121 case 0x0:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001122 ret = enable_flash_mcp55(dev, name);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001123 internal_buses_supported = BUS_LPC;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001124 msg_pdbg("Flash bus type is LPC\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001125 break;
1126 case 0x2:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001127 want_spi = 1;
1128 /* SPI is added in mcp6x_spi_init if it works.
1129 * Do we really want to disable LPC in this case?
1130 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001131 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001132 msg_pdbg("Flash bus type is SPI\n");
Stefan Tauner25b5a592011-07-13 20:48:54 +00001133 msg_pinfo("SPI on this chipset is WIP. Please report any "
1134 "success or failure by mailing us the verbose "
1135 "output to flashrom@flashrom.org, thanks!\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001136 break;
1137 default:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001138 /* Should not happen. */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001139 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001140 msg_pdbg("Flash bus type is unknown (none)\n");
1141 msg_pinfo("Something went wrong with bus type detection.\n");
1142 goto out_msg;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001143 break;
1144 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001145
1146 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001147#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001148 val |= (1 << 6);
1149 val &= ~(1 << 5);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001150 rpci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001151#endif
1152
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001153 if (mcp6x_spi_init(want_spi))
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001154 ret = 1;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001155
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001156out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001157 msg_pinfo("Please send the output of \"flashrom -V\" to "
Paul Menzelab6328f2010-10-08 11:03:02 +00001158 "flashrom@flashrom.org with\n"
1159 "your board name: flashrom -V as the subject to help us "
1160 "finish support for your\n"
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001161 "chipset. Thanks.\n");
1162
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001163 return ret;
1164}
1165
Uwe Hermann372eeb52007-12-04 21:49:06 +00001166static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001167{
Michael Karchercfa674f2010-02-25 11:38:23 +00001168 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001169
Uwe Hermanne823ee02007-06-05 15:02:18 +00001170 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001171 val = pci_read_byte(dev, 0x41);
1172 val |= 0x0e;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001173 rpci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001174
Michael Karchercfa674f2010-02-25 11:38:23 +00001175 val = pci_read_byte(dev, 0x43);
1176 val |= (1 << 4);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001177 rpci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001178
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001179 return 0;
1180}
1181
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001182/*
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001183 * Usually on the x86 architectures (and on other PC-like platforms like some
1184 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1185 * Elan SC520 only a small piece of the system flash is mapped there, but the
1186 * complete flash is mapped somewhere below 1G. The position can be determined
1187 * by the BOOTCS PAR register.
1188 */
1189static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1190{
1191 int i, bootcs_found = 0;
1192 uint32_t parx = 0;
1193 void *mmcr;
1194
1195 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001196 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001197
1198 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1199 * BOOTCS region (PARx[31:29] = 100b)e
1200 */
1201 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001202 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001203 if ((parx >> 29) == 4) {
1204 bootcs_found = 1;
1205 break; /* BOOTCS found */
1206 }
1207 }
1208
1209 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1210 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1211 */
1212 if (bootcs_found) {
1213 if (parx & (1 << 25)) {
1214 parx &= (1 << 14) - 1; /* Mask [13:0] */
1215 flashbase = parx << 16;
1216 } else {
1217 parx &= (1 << 18) - 1; /* Mask [17:0] */
1218 flashbase = parx << 12;
1219 }
1220 } else {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001221 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. "
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001222 "Assuming flash at 4G.\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001223 }
1224
1225 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001226 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001227 return 0;
1228}
1229
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001230#endif
1231
Idwer Vollering326a0602011-06-18 18:45:41 +00001232/* Please keep this list numerically sorted by vendor/device ID. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001233const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001234#if defined(__i386__) || defined(__x86_64__)
Idwer Vollering326a0602011-06-18 18:45:41 +00001235 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001236 {0x1002, 0x438d, OK, "AMD", "SB600", enable_flash_sb600},
Paul Menzelac427b22012-02-16 21:07:07 +00001237 {0x1002, 0x439d, OK, "AMD", "SB7x0/SB8x0/SB9x0", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001238 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
Idwer Vollering326a0602011-06-18 18:45:41 +00001239 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
1240 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
1241 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1242 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1243 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
Wang Qing Pei6e9e2ee2011-08-26 21:11:41 +00001244 {0x1022, 0x780e, OK, "AMD", "Hudson", enable_flash_sb600},
Idwer Vollering326a0602011-06-18 18:45:41 +00001245 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1246 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
Paul Menzel018d4822011-10-21 12:33:07 +00001247 {0x1039, 0x0530, OK, "SiS", "530", enable_flash_sis530},
Idwer Vollering326a0602011-06-18 18:45:41 +00001248 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1249 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1250 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1251 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1252 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1253 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001254 {0x1039, 0x0646, OK, "SiS", "645DX", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001255 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1256 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001257 {0x1039, 0x0651, OK, "SiS", "651", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001258 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1259 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
Paul Menzelac427b22012-02-16 21:07:07 +00001260 {0x1039, 0x0730, OK, "SiS", "730", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001261 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1262 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1263 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1264 {0x1039, 0x0741, OK, "SiS", "741", enable_flash_sis540},
1265 {0x1039, 0x0745, OK, "SiS", "745", enable_flash_sis540},
1266 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1267 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
Stefan Tauner2abab942012-04-27 20:41:23 +00001268 {0x1039, 0x0755, OK, "SiS", "755", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001269 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1270 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1271 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1272 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
1273 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1274 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1275 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001276 {0x10b9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
Stefan Taunerd06d9412011-06-12 19:47:55 +00001277 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001278 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1279 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Stefan Taunerd06d9412011-06-12 19:47:55 +00001280 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
1281 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001282 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001283 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001284 {0x10de, 0x0260, OK, "NVIDIA", "MCP51", enable_flash_ck804},
Uwe Hermannb0039912009-05-07 13:24:49 +00001285 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1286 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1287 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1288 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001289 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1290 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1291 * Until we have PCI device class matching or some fallback mechanism,
1292 * this is needed to get flashrom working on Tyan S2915 and maybe other
1293 * dual-MCP55 boards.
1294 */
1295#if 0
1296 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1297#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001298 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1299 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1300 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1301 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1302 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1303 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Paul Menzelac427b22012-02-16 21:07:07 +00001304 {0x10de, 0x03e0, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001305 {0x10de, 0x03e1, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001306 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1307 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1308 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1309 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1310 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1311 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1312 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
1313 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzel018d4822011-10-21 12:33:07 +00001314 {0x10de, 0x075d, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzelac427b22012-02-16 21:07:07 +00001315 {0x10de, 0x07d7, OK, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1316 {0x10de, 0x0aac, OK, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001317 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1318 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1319 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001320 /* VIA northbridges */
1321 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1322 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1323 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001324 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
Paul Menzelac427b22012-02-16 21:07:07 +00001325 {0x1106, 0x0691, OK, "VIA", "VT82C69x", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001326 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1327 /* VIA southbridges */
Idwer Vollering326a0602011-06-18 18:45:41 +00001328 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1329 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Paul Menzelac427b22012-02-16 21:07:07 +00001330 {0x1106, 0x0686, OK, "VIA", "VT82C686A/B", enable_flash_amd8111},
Paul Menzel018d4822011-10-21 12:33:07 +00001331 {0x1106, 0x3074, OK, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001332 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001333 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001334 {0x1106, 0x3227, OK, "VIA", "VT8237(R)", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001335 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1336 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Idwer Vollering326a0602011-06-18 18:45:41 +00001337 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
1338 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001339 {0x1106, 0x8353, NT, "VIA", "VX800/VX820", enable_flash_vt_vx},
1340 {0x1106, 0x8409, NT, "VIA", "VX855/VX875", enable_flash_vt_vx},
1341 {0x1106, 0x8410, NT, "VIA", "VX900", enable_flash_vt_vx},
Idwer Vollering326a0602011-06-18 18:45:41 +00001342 {0x1166, 0x0200, OK, "Broadcom", "OSB4", enable_flash_osb4},
1343 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Rudolf Marek23907d82012-02-07 21:29:48 +00001344 {0x17f3, 0x6030, OK, "RDC", "R8610/R3210", enable_flash_rdc_r8610},
Idwer Vollering326a0602011-06-18 18:45:41 +00001345 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
1346 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
Paul Menzel018d4822011-10-21 12:33:07 +00001347 {0x8086, 0x1c44, OK, "Intel", "Z68", enable_flash_pch6},
1348 {0x8086, 0x1c46, OK, "Intel", "P67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001349 {0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
1350 {0x8086, 0x1c49, NT, "Intel", "HM65", enable_flash_pch6},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001351 {0x8086, 0x1c4a, OK, "Intel", "H67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001352 {0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
1353 {0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
1354 {0x8086, 0x1c4d, NT, "Intel", "QS67", enable_flash_pch6},
1355 {0x8086, 0x1c4e, NT, "Intel", "Q67", enable_flash_pch6},
1356 {0x8086, 0x1c4f, NT, "Intel", "QM67", enable_flash_pch6},
1357 {0x8086, 0x1c50, NT, "Intel", "B65", enable_flash_pch6},
1358 {0x8086, 0x1c52, NT, "Intel", "C202", enable_flash_pch6},
1359 {0x8086, 0x1c54, NT, "Intel", "C204", enable_flash_pch6},
1360 {0x8086, 0x1c56, NT, "Intel", "C206", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001361 {0x8086, 0x1c5c, OK, "Intel", "H61", enable_flash_pch6},
Paul Menzelac427b22012-02-16 21:07:07 +00001362 {0x8086, 0x1d40, OK, "Intel", "X79", enable_flash_pch6},
1363 {0x8086, 0x1d41, NT, "Intel", "X79", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001364 {0x8086, 0x1e44, NT, "Intel", "Z77", enable_flash_pch7},
1365 {0x8086, 0x1e46, NT, "Intel", "Z75", enable_flash_pch7},
1366 {0x8086, 0x1e49, NT, "Intel", "B75", enable_flash_pch7},
1367 {0x8086, 0x1e4a, NT, "Intel", "H77", enable_flash_pch7},
Helge Wagnera0fce5f2012-07-24 16:33:55 +00001368 {0x8086, 0x1e55, OK, "Intel", "QM77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001369 {0x8086, 0x1e57, NT, "Intel", "HM77", enable_flash_pch7},
1370 {0x8086, 0x1e58, NT, "Intel", "UM77", enable_flash_pch7},
1371 {0x8086, 0x1e59, NT, "Intel", "HM76", enable_flash_pch7},
1372 {0x8086, 0x1e5d, NT, "Intel", "HM75", enable_flash_pch7},
1373 {0x8086, 0x1e5e, NT, "Intel", "HM70", enable_flash_pch7},
1374 {0x8086, 0x2310, NT, "Intel", "DH89xxCC", enable_flash_pch7},
Idwer Vollering326a0602011-06-18 18:45:41 +00001375 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
1376 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
1377 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1378 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001379 {0x8086, 0x2450, NT, "Intel", "C-ICH", enable_flash_ich_4e},
Idwer Vollering326a0602011-06-18 18:45:41 +00001380 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
1381 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
1382 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1383 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1384 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
1385 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1386 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1387 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001388 {0x8086, 0x2642, NT, "Intel", "ICH6W/ICH6RW", enable_flash_ich_dc},
Idwer Vollering326a0602011-06-18 18:45:41 +00001389 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1390 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1391 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1392 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1393 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
1394 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
1395 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
1396 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1397 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1398 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
1399 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
1400 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
1401 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1402 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
1403 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
1404 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1405 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
1406 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001407 {0x8086, 0x3a10, NT, "Intel", "ICH10R Engineering Sample", enable_flash_ich10},
Idwer Vollering326a0602011-06-18 18:45:41 +00001408 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1409 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
1410 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1411 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001412 {0x8086, 0x3a1e, NT, "Intel", "ICH10 Engineering Sample", enable_flash_ich10},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001413 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_pch5},
1414 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_pch5},
1415 {0x8086, 0x3b02, NT, "Intel", "P55", enable_flash_pch5},
1416 {0x8086, 0x3b03, NT, "Intel", "PM55", enable_flash_pch5},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001417 {0x8086, 0x3b06, OK, "Intel", "H55", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001418 {0x8086, 0x3b07, OK, "Intel", "QM57", enable_flash_pch5},
1419 {0x8086, 0x3b08, NT, "Intel", "H57", enable_flash_pch5},
1420 {0x8086, 0x3b09, NT, "Intel", "HM55", enable_flash_pch5},
1421 {0x8086, 0x3b0a, NT, "Intel", "Q57", enable_flash_pch5},
1422 {0x8086, 0x3b0b, NT, "Intel", "HM57", enable_flash_pch5},
1423 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_pch5},
1424 {0x8086, 0x3b0e, NT, "Intel", "B55", enable_flash_pch5},
1425 {0x8086, 0x3b0f, OK, "Intel", "QS57", enable_flash_pch5},
1426 {0x8086, 0x3b12, NT, "Intel", "3400", enable_flash_pch5},
Stefan Taunerd94d25d2012-07-28 03:17:15 +00001427 {0x8086, 0x3b14, OK, "Intel", "3420", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001428 {0x8086, 0x3b16, NT, "Intel", "3450", enable_flash_pch5},
1429 {0x8086, 0x3b1e, NT, "Intel", "B55", enable_flash_pch5},
Idwer Vollering326a0602011-06-18 18:45:41 +00001430 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
1431 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1432 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1433 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001434 {0x8086, 0x8119, OK, "Intel", "SCH Poulsbo", enable_flash_poulsbo},
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +00001435 {0x8086, 0x8186, OK, "Intel", "Atom E6xx(T)/Tunnel Creek", enable_flash_tunnelcreek},
Stefan Tauner2abab942012-04-27 20:41:23 +00001436 {0x8086, 0x8c40, NT, "Intel", "Lynx Point", enable_flash_pch8},
1437 {0x8086, 0x8c41, NT, "Intel", "Lynx Point", enable_flash_pch8},
1438 {0x8086, 0x8c42, NT, "Intel", "Lynx Point", enable_flash_pch8},
1439 {0x8086, 0x8c43, NT, "Intel", "Lynx Point", enable_flash_pch8},
1440 {0x8086, 0x8c44, NT, "Intel", "Lynx Point", enable_flash_pch8},
1441 {0x8086, 0x8c45, NT, "Intel", "Lynx Point", enable_flash_pch8},
1442 {0x8086, 0x8c46, NT, "Intel", "Lynx Point", enable_flash_pch8},
1443 {0x8086, 0x8c47, NT, "Intel", "Lynx Point", enable_flash_pch8},
1444 {0x8086, 0x8c48, NT, "Intel", "Lynx Point", enable_flash_pch8},
1445 {0x8086, 0x8c49, NT, "Intel", "Lynx Point", enable_flash_pch8},
1446 {0x8086, 0x8c4a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1447 {0x8086, 0x8c4b, NT, "Intel", "Lynx Point", enable_flash_pch8},
1448 {0x8086, 0x8c4c, NT, "Intel", "Lynx Point", enable_flash_pch8},
1449 {0x8086, 0x8c4d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1450 {0x8086, 0x8c4e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1451 {0x8086, 0x8c4f, NT, "Intel", "Lynx Point", enable_flash_pch8},
1452 {0x8086, 0x8c50, NT, "Intel", "Lynx Point", enable_flash_pch8},
1453 {0x8086, 0x8c51, NT, "Intel", "Lynx Point", enable_flash_pch8},
1454 {0x8086, 0x8c52, NT, "Intel", "Lynx Point", enable_flash_pch8},
1455 {0x8086, 0x8c53, NT, "Intel", "Lynx Point", enable_flash_pch8},
1456 {0x8086, 0x8c54, NT, "Intel", "Lynx Point", enable_flash_pch8},
1457 {0x8086, 0x8c55, NT, "Intel", "Lynx Point", enable_flash_pch8},
1458 {0x8086, 0x8c56, NT, "Intel", "Lynx Point", enable_flash_pch8},
1459 {0x8086, 0x8c57, NT, "Intel", "Lynx Point", enable_flash_pch8},
1460 {0x8086, 0x8c58, NT, "Intel", "Lynx Point", enable_flash_pch8},
1461 {0x8086, 0x8c59, NT, "Intel", "Lynx Point", enable_flash_pch8},
1462 {0x8086, 0x8c5a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1463 {0x8086, 0x8c5b, NT, "Intel", "Lynx Point", enable_flash_pch8},
1464 {0x8086, 0x8c5c, NT, "Intel", "Lynx Point", enable_flash_pch8},
1465 {0x8086, 0x8c5d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1466 {0x8086, 0x8c5e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1467 {0x8086, 0x8c5f, NT, "Intel", "Lynx Point", enable_flash_pch8},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001468#endif
Uwe Hermann05fab752009-05-16 23:42:17 +00001469 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001470};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001471
Uwe Hermanna7e05482007-05-09 10:17:44 +00001472int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001473{
Peter Huewe73f8ec82011-01-24 19:15:51 +00001474 struct pci_dev *dev = NULL;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001475 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001476 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001477
Uwe Hermann372eeb52007-12-04 21:49:06 +00001478 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001479 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1480 dev = pci_dev_find(chipset_enables[i].vendor_id,
1481 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001482 if (!dev)
1483 continue;
1484 if (ret != -2) {
1485 msg_pinfo("WARNING: unexpected second chipset match: "
Paul Menzelab6328f2010-10-08 11:03:02 +00001486 "\"%s %s\"\n"
1487 "ignoring, please report lspci and board URL "
1488 "to flashrom@flashrom.org\n"
Stefan Reinauerbf282b12011-03-29 21:41:41 +00001489 "with \'CHIPSET: your board name\' in the "
Paul Menzelab6328f2010-10-08 11:03:02 +00001490 "subject line.\n",
Michael Karcher89bed6d2010-06-13 10:16:12 +00001491 chipset_enables[i].vendor_name,
1492 chipset_enables[i].device_name);
1493 continue;
1494 }
Stefan Taunerec8c2482011-07-21 19:59:34 +00001495 msg_pinfo("Found chipset \"%s %s\"",
1496 chipset_enables[i].vendor_name,
1497 chipset_enables[i].device_name);
Stefan Tauner716e0982011-07-25 20:38:52 +00001498 msg_pdbg(" with PCI ID %04x:%04x",
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001499 chipset_enables[i].vendor_id,
1500 chipset_enables[i].device_id);
Stefan Taunerec8c2482011-07-21 19:59:34 +00001501 msg_pinfo(". ");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001502
Stefan Taunerec8c2482011-07-21 19:59:34 +00001503 if (chipset_enables[i].status == NT) {
1504 msg_pinfo("\nThis chipset is marked as untested. If "
1505 "you are using an up-to-date version\nof "
Stefan Tauner2abab942012-04-27 20:41:23 +00001506 "flashrom *and* were (not) able to "
1507 "successfully update your firmware with it,\n"
1508 "then please email a report to "
1509 "flashrom@flashrom.org including a verbose "
1510 "(-V) log.\nThank you!\n");
Stefan Taunerec8c2482011-07-21 19:59:34 +00001511 }
1512 msg_pinfo("Enabling flash write... ");
Uwe Hermann05fab752009-05-16 23:42:17 +00001513 ret = chipset_enables[i].doit(dev,
1514 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001515 if (ret == NOT_DONE_YET) {
1516 ret = -2;
1517 msg_pinfo("OK - searching further chips.\n");
1518 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001519 msg_pinfo("FAILED!\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001520 else if (ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001521 msg_pinfo("OK.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001522 else if (ret == ERROR_NONFATAL)
Michael Karchera4448d92010-07-22 18:04:15 +00001523 msg_pinfo("PROBLEMS, continuing anyway\n");
Tadas Slotkusad470342011-09-03 17:15:00 +00001524 if (ret == ERROR_FATAL) {
1525 msg_perr("FATAL ERROR!\n");
1526 return ret;
1527 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001528 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001529
Uwe Hermanna7e05482007-05-09 10:17:44 +00001530 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001531}