Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1 | /* |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 2 | * This file is part of the flashrom project. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 3 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 4 | * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de> |
| 5 | * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de> |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 6 | * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be> |
Carl-Daniel Hailfinger | 9224262 | 2007-09-27 14:29:57 +0000 | [diff] [blame] | 7 | * Copyright (C) 2007 Carl-Daniel Hailfinger |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 8 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; version 2 of the License. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 12 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Contains the board specific flash enables. |
| 25 | */ |
| 26 | |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 27 | #include <string.h> |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 28 | #include "flash.h" |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 29 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 30 | #if defined(__i386__) || defined(__x86_64__) |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 31 | /* |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 32 | * Helper functions for many Winbond Super I/Os of the W836xx range. |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 33 | */ |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 34 | /* Enter extended functions */ |
Peter Stuge | 9d9399c | 2009-01-26 02:34:51 +0000 | [diff] [blame] | 35 | void w836xx_ext_enter(uint16_t port) |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 36 | { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 37 | OUTB(0x87, port); |
| 38 | OUTB(0x87, port); |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 39 | } |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 40 | |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 41 | /* Leave extended functions */ |
Peter Stuge | 9d9399c | 2009-01-26 02:34:51 +0000 | [diff] [blame] | 42 | void w836xx_ext_leave(uint16_t port) |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 43 | { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 44 | OUTB(0xAA, port); |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 45 | } |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 46 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 47 | /* Generic Super I/O helper functions */ |
| 48 | uint8_t sio_read(uint16_t port, uint8_t reg) |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 49 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 50 | OUTB(reg, port); |
| 51 | return INB(port + 1); |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 52 | } |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 53 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 54 | void sio_write(uint16_t port, uint8_t reg, uint8_t data) |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 55 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 56 | OUTB(reg, port); |
| 57 | OUTB(data, port + 1); |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 58 | } |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 59 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 60 | void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask) |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 61 | { |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 62 | uint8_t tmp; |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 63 | |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 64 | OUTB(reg, port); |
| 65 | tmp = INB(port + 1) & ~mask; |
| 66 | OUTB(tmp | (data & mask), port + 1); |
Mondrian Nuessle | aef1c7c | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 67 | } |
| 68 | |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 69 | /* Not used yet. */ |
| 70 | #if 0 |
| 71 | static int enable_flash_decode_superio(void) |
| 72 | { |
| 73 | int ret; |
| 74 | uint8_t tmp; |
| 75 | |
| 76 | switch (superio.vendor) { |
| 77 | case SUPERIO_VENDOR_NONE: |
| 78 | ret = -1; |
| 79 | break; |
| 80 | case SUPERIO_VENDOR_ITE: |
| 81 | enter_conf_mode_ite(superio.port); |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 82 | /* Enable flash mapping. Works for most old ITE style Super I/O. */ |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 83 | tmp = sio_read(superio.port, 0x24); |
| 84 | tmp |= 0xfc; |
| 85 | sio_write(superio.port, 0x24, tmp); |
| 86 | exit_conf_mode_ite(superio.port); |
| 87 | ret = 0; |
| 88 | break; |
| 89 | default: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 90 | msg_pdbg("Unhandled Super I/O type!\n"); |
Carl-Daniel Hailfinger | 14e100c | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 91 | ret = -1; |
| 92 | break; |
| 93 | } |
| 94 | return ret; |
| 95 | } |
| 96 | #endif |
| 97 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 98 | /** |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 99 | * SMSC FDC37B787: Raise GPIO50 |
| 100 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 101 | static int fdc37b787_gpio50_raise(uint16_t port) |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 102 | { |
| 103 | uint8_t id, val; |
| 104 | |
| 105 | OUTB(0x55, port); /* enter conf mode */ |
| 106 | id = sio_read(port, 0x20); |
| 107 | if (id != 0x44) { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 108 | msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id); |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 109 | OUTB(0xAA, port); /* leave conf mode */ |
| 110 | return -1; |
| 111 | } |
| 112 | |
| 113 | sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */ |
| 114 | |
| 115 | val = sio_read(port, 0xC8); /* GP50 */ |
| 116 | if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */ |
| 117 | { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 118 | msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val); |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 119 | OUTB(0xAA, port); |
| 120 | return -1; |
| 121 | } |
| 122 | |
| 123 | sio_mask(port, 0xF9, 0x01, 0x01); |
| 124 | |
| 125 | OUTB(0xAA, port); /* Leave conf mode */ |
| 126 | return 0; |
| 127 | } |
| 128 | |
| 129 | /** |
| 130 | * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787 |
| 131 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 132 | static int fdc37b787_gpio50_raise_3f0(void) |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 133 | { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 134 | return fdc37b787_gpio50_raise(0x3f0); |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 135 | } |
| 136 | |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 137 | struct winbond_mux { |
| 138 | uint8_t reg; /* 0 if the corresponding pin is not muxed */ |
| 139 | uint8_t data; /* reg/data/mask may be directly ... */ |
| 140 | uint8_t mask; /* ... passed to sio_mask */ |
| 141 | }; |
| 142 | |
| 143 | struct winbond_port { |
| 144 | const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */ |
| 145 | uint8_t ldn; /* LDN this GPIO register is located in */ |
| 146 | uint8_t enable_bit; /* bit in 0x30 of that LDN to enable |
| 147 | the GPIO port */ |
| 148 | uint8_t base; /* base register in that LDN for the port */ |
| 149 | }; |
| 150 | |
| 151 | struct winbond_chip { |
| 152 | uint8_t device_id; /* reg 0x20 of the expected w83626x */ |
| 153 | uint8_t gpio_port_count; |
| 154 | const struct winbond_port *port; |
| 155 | }; |
| 156 | |
| 157 | |
| 158 | #define UNIMPLEMENTED_PORT {NULL, 0, 0, 0} |
| 159 | |
| 160 | enum winbond_id { |
| 161 | WINBOND_W83627HF_ID = 0x52, |
Michael Karcher | ea36c9c | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 162 | WINBOND_W83627EHF_ID = 0x88, |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 163 | WINBOND_W83627THF_ID = 0x82, |
| 164 | }; |
| 165 | |
| 166 | static const struct winbond_mux w83627hf_port2_mux[8] = { |
| 167 | {0x2A, 0x01, 0x01}, /* or MIDI */ |
| 168 | {0x2B, 0x80, 0x80}, /* or SPI */ |
| 169 | {0x2B, 0x40, 0x40}, /* or SPI */ |
| 170 | {0x2B, 0x20, 0x20}, /* or power LED */ |
| 171 | {0x2B, 0x10, 0x10}, /* or watchdog */ |
| 172 | {0x2B, 0x08, 0x08}, /* or infra red */ |
| 173 | {0x2B, 0x04, 0x04}, /* or infra red */ |
| 174 | {0x2B, 0x03, 0x03} /* or IRQ1 input */ |
| 175 | }; |
| 176 | |
| 177 | static const struct winbond_port w83627hf[3] = { |
| 178 | UNIMPLEMENTED_PORT, |
| 179 | {w83627hf_port2_mux, 0x08, 0, 0xF0}, |
| 180 | UNIMPLEMENTED_PORT |
| 181 | }; |
| 182 | |
Michael Karcher | ea36c9c | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 183 | static const struct winbond_mux w83627ehf_port2_mux[8] = { |
| 184 | {0x29, 0x06, 0x02}, /* or MIDI */ |
| 185 | {0x29, 0x06, 0x02}, |
| 186 | {0x24, 0x02, 0x00}, /* or SPI ROM interface */ |
| 187 | {0x24, 0x02, 0x00}, |
| 188 | {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */ |
| 189 | {0x2A, 0x01, 0x01}, |
| 190 | {0x2A, 0x01, 0x01}, |
| 191 | {0x2A, 0x01, 0x01} |
| 192 | }; |
| 193 | |
| 194 | static const struct winbond_port w83627ehf[6] = { |
| 195 | UNIMPLEMENTED_PORT, |
| 196 | {w83627ehf_port2_mux, 0x09, 0, 0xE3}, |
| 197 | UNIMPLEMENTED_PORT, |
| 198 | UNIMPLEMENTED_PORT, |
| 199 | UNIMPLEMENTED_PORT, |
| 200 | UNIMPLEMENTED_PORT |
| 201 | }; |
| 202 | |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 203 | static const struct winbond_mux w83627thf_port4_mux[8] = { |
| 204 | {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */ |
| 205 | {0x2D, 0x02, 0x02}, /* or resume reset */ |
| 206 | {0x2D, 0x04, 0x04}, /* or S3 input */ |
| 207 | {0x2D, 0x08, 0x08}, /* or PSON# */ |
| 208 | {0x2D, 0x10, 0x10}, /* or PWROK */ |
| 209 | {0x2D, 0x20, 0x20}, /* or suspend LED */ |
| 210 | {0x2D, 0x40, 0x40}, /* or panel switch input */ |
| 211 | {0x2D, 0x80, 0x80} /* or panel switch output */ |
| 212 | }; |
| 213 | |
| 214 | static const struct winbond_port w83627thf[5] = { |
| 215 | UNIMPLEMENTED_PORT, /* GPIO1 */ |
| 216 | UNIMPLEMENTED_PORT, /* GPIO2 */ |
| 217 | UNIMPLEMENTED_PORT, /* GPIO3 */ |
| 218 | {w83627thf_port4_mux, 0x09, 1, 0xF4}, |
| 219 | UNIMPLEMENTED_PORT /* GPIO5 */ |
| 220 | }; |
| 221 | |
| 222 | static const struct winbond_chip winbond_chips[] = { |
| 223 | {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf }, |
Michael Karcher | ea36c9c | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 224 | {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf}, |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 225 | {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf}, |
| 226 | }; |
| 227 | |
| 228 | /* Detects which Winbond Super I/O is responding at the given base |
| 229 | address, but takes no effort to make sure the chip is really a |
| 230 | Winbond Super I/O */ |
| 231 | |
| 232 | static const struct winbond_chip * winbond_superio_detect(uint16_t base) |
| 233 | { |
| 234 | uint8_t chipid; |
| 235 | const struct winbond_chip * chip = NULL; |
| 236 | int i; |
| 237 | |
| 238 | w836xx_ext_enter(base); |
| 239 | chipid = sio_read(base, 0x20); |
| 240 | for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) |
| 241 | if (winbond_chips[i].device_id == chipid) |
| 242 | { |
| 243 | chip = &winbond_chips[i]; |
| 244 | break; |
| 245 | } |
| 246 | |
| 247 | w836xx_ext_leave(base); |
| 248 | return chip; |
| 249 | } |
| 250 | |
| 251 | /* The chipid parameter goes away as soon as we have Super I/O matching in the |
| 252 | board enable table. The call to winbond_superio_detect goes away as |
| 253 | soon as we have generic Super I/O detection code. */ |
| 254 | static int winbond_gpio_set(uint16_t base, enum winbond_id chipid, |
| 255 | int pin, int raise) |
| 256 | { |
| 257 | const struct winbond_chip * chip = NULL; |
| 258 | const struct winbond_port * gpio; |
| 259 | int port = pin / 10; |
| 260 | int bit = pin % 10; |
| 261 | |
| 262 | chip = winbond_superio_detect(base); |
| 263 | if (!chip) { |
| 264 | msg_perr("\nERROR: No supported Winbond Super I/O found\n"); |
| 265 | return -1; |
| 266 | } |
Michael Karcher | 979d925 | 2010-06-29 14:44:40 +0000 | [diff] [blame] | 267 | if (chip->device_id != chipid) { |
| 268 | msg_perr("\nERROR: Found Winbond chip with ID 0x%x, " |
| 269 | "expected %x\n", chip->device_id, chipid); |
| 270 | return -1; |
| 271 | } |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 272 | if (bit >= 8 || port == 0 || port > chip->gpio_port_count) { |
| 273 | msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n", |
| 274 | pin); |
| 275 | return -1; |
| 276 | } |
| 277 | |
| 278 | gpio = &chip->port[port - 1]; |
| 279 | |
| 280 | if (gpio->ldn == 0) { |
| 281 | msg_perr("\nERROR: GPIO%d is not supported yet on this" |
| 282 | " winbond chip\n", port); |
| 283 | return -1; |
| 284 | } |
| 285 | |
| 286 | w836xx_ext_enter(base); |
| 287 | |
| 288 | /* Select logical device */ |
| 289 | sio_write(base, 0x07, gpio->ldn); |
| 290 | |
| 291 | /* Activate logical device. */ |
| 292 | sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit); |
| 293 | |
| 294 | /* Select GPIO function of that pin */ |
| 295 | if (gpio->mux && gpio->mux[bit].reg) |
| 296 | sio_mask(base, gpio->mux[bit].reg, |
| 297 | gpio->mux[bit].data, gpio->mux[bit].mask); |
| 298 | |
| 299 | sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */ |
| 300 | sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */ |
| 301 | sio_mask(base, gpio->base + 1, raise << bit, 1 << bit); |
| 302 | |
| 303 | w836xx_ext_leave(base); |
| 304 | |
| 305 | return 0; |
| 306 | } |
| 307 | |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 308 | /** |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 309 | * Winbond W83627HF: Raise GPIO24. |
Luc Verhaegen | 7977f4e | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 310 | * |
| 311 | * Suited for: |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 312 | * - Agami Aruma |
| 313 | * - IWILL DK8-HTX |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 314 | */ |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 315 | static int w83627hf_gpio24_raise_2e() |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 316 | { |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 317 | return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1); |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | /** |
Michael Karcher | ea36c9c | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 321 | * Winbond W83627EHF: Raise GPIO24. |
| 322 | * |
| 323 | * Suited for: |
Michael Karcher | 7af6cef | 2010-07-08 09:32:18 +0000 | [diff] [blame] | 324 | * - Asus A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51. |
Michael Karcher | ea36c9c | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 325 | */ |
| 326 | static int w83627ehf_gpio24_raise_2e() |
| 327 | { |
| 328 | return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1); |
| 329 | } |
| 330 | |
| 331 | /** |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 332 | * Winbond W83627THF: Raise GPIO 44. |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 333 | * |
| 334 | * Suited for: |
Peter Stuge | cce2682 | 2008-07-21 17:48:40 +0000 | [diff] [blame] | 335 | * - MSI K8T Neo2-F |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 336 | */ |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 337 | static int w83627thf_gpio44_raise_2e() |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 338 | { |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 339 | return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1); |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 342 | /** |
| 343 | * Winbond W83627THF: Raise GPIO 44. |
| 344 | * |
| 345 | * Suited for: |
| 346 | * - MSI K8N Neo3 |
| 347 | */ |
| 348 | static int w83627thf_gpio44_raise_4e() |
Peter Stuge | cce2682 | 2008-07-21 17:48:40 +0000 | [diff] [blame] | 349 | { |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 350 | return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1); |
Ronald G. Minnich | fa49692 | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 351 | } |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 352 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 353 | /** |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 354 | * w83627: Enable MEMW# and set ROM size to max. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 355 | */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 356 | static void w836xx_memw_enable(uint16_t port) |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 357 | { |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 358 | w836xx_ext_enter(port); |
| 359 | if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */ |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 360 | /* Enable MEMW# and set ROM size select to max. (4M). */ |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 361 | sio_mask(port, 0x24, 0x28, 0x28); |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 362 | } |
Carl-Daniel Hailfinger | 24c1a16 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 363 | w836xx_ext_leave(port); |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 364 | } |
| 365 | |
| 366 | /** |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 367 | * Suited for: |
| 368 | * - EPoX EP-8K5A2: VIA KT333 + VT8235. |
| 369 | * - Albatron PM266A Pro: VIA P4M266A + VT8235. |
| 370 | * - Shuttle AK31 (all versions): VIA KT266 + VT8233. |
| 371 | * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235 |
| 372 | * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237. |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 373 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 374 | static int w836xx_memw_enable_2e(void) |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 375 | { |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 376 | w836xx_memw_enable(0x2E); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 377 | |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 378 | return 0; |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 379 | } |
| 380 | |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 381 | /** |
Daniel Brandt | 4ad4c74 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 382 | * Suited for: |
| 383 | * - Termtek TK-3370 (rev. 2.5b) |
| 384 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 385 | static int w836xx_memw_enable_4e(void) |
Daniel Brandt | 4ad4c74 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 386 | { |
| 387 | w836xx_memw_enable(0x4E); |
| 388 | |
| 389 | return 0; |
| 390 | } |
| 391 | |
| 392 | /** |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 393 | * Suited for all boards with ITE IT8705F. |
| 394 | * The SIS950 Super I/O probably requires a similar flash write enable. |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 395 | */ |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 396 | int it8705f_write_enable(uint8_t port) |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 397 | { |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 398 | uint8_t tmp; |
| 399 | int ret = 0; |
| 400 | |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 401 | enter_conf_mode_ite(port); |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 402 | tmp = sio_read(port, 0x24); |
| 403 | /* Check if at least one flash segment is enabled. */ |
| 404 | if (tmp & 0xf0) { |
| 405 | /* The IT8705F will respond to LPC cycles and translate them. */ |
| 406 | buses_supported = CHIP_BUSTYPE_PARALLEL; |
| 407 | /* Flash ROM I/F Writes Enable */ |
| 408 | tmp |= 0x04; |
| 409 | msg_pdbg("Enabling IT8705F flash ROM interface write.\n"); |
| 410 | if (tmp & 0x02) { |
| 411 | /* The data sheet contradicts itself about max size. */ |
| 412 | max_rom_decode.parallel = 1024 * 1024; |
| 413 | msg_pinfo("IT8705F with very unusual settings. Please " |
| 414 | "send the output of \"flashrom -V\" to \n" |
| 415 | "flashrom@flashrom.org to help us finish " |
| 416 | "support for your Super I/O. Thanks.\n"); |
| 417 | ret = 1; |
| 418 | } else if (tmp & 0x08) { |
| 419 | max_rom_decode.parallel = 512 * 1024; |
| 420 | } else { |
| 421 | max_rom_decode.parallel = 256 * 1024; |
| 422 | } |
| 423 | /* Safety checks. The data sheet is unclear here: Segments 1+3 |
| 424 | * overlap, no segment seems to cover top - 1MB to top - 512kB. |
| 425 | * We assume that certain combinations make no sense. |
| 426 | */ |
| 427 | if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */ |
| 428 | (!(tmp & 0x10)) || /* 128 kB dis */ |
| 429 | (!(tmp & 0x40))) { /* 256/512 kB dis */ |
| 430 | msg_perr("Inconsistent IT8705F decode size!\n"); |
| 431 | ret = 1; |
| 432 | } |
| 433 | if (sio_read(port, 0x25) != 0) { |
| 434 | msg_perr("IT8705F flash data pins disabled!\n"); |
| 435 | ret = 1; |
| 436 | } |
| 437 | if (sio_read(port, 0x26) != 0) { |
| 438 | msg_perr("IT8705F flash address pins 0-7 disabled!\n"); |
| 439 | ret = 1; |
| 440 | } |
| 441 | if (sio_read(port, 0x27) != 0) { |
| 442 | msg_perr("IT8705F flash address pins 8-15 disabled!\n"); |
| 443 | ret = 1; |
| 444 | } |
| 445 | if ((sio_read(port, 0x29) & 0x10) != 0) { |
| 446 | msg_perr("IT8705F flash write enable pin disabled!\n"); |
| 447 | ret = 1; |
| 448 | } |
| 449 | if ((sio_read(port, 0x29) & 0x08) != 0) { |
| 450 | msg_perr("IT8705F flash chip select pin disabled!\n"); |
| 451 | ret = 1; |
| 452 | } |
| 453 | if ((sio_read(port, 0x29) & 0x04) != 0) { |
| 454 | msg_perr("IT8705F flash read strobe pin disabled!\n"); |
| 455 | ret = 1; |
| 456 | } |
| 457 | if ((sio_read(port, 0x29) & 0x03) != 0) { |
| 458 | msg_perr("IT8705F flash address pins 16-17 disabled!\n"); |
| 459 | /* Not really an error if you use flash chips smaller |
| 460 | * than 256 kByte, but such a configuration is unlikely. |
| 461 | */ |
| 462 | ret = 1; |
| 463 | } |
| 464 | msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n", |
| 465 | max_rom_decode.parallel); |
| 466 | if (ret) { |
| 467 | msg_pinfo("Not enabling IT8705F flash write.\n"); |
| 468 | } else { |
| 469 | sio_write(port, 0x24, tmp); |
| 470 | } |
| 471 | } else { |
| 472 | msg_pdbg("No IT8705F flash segment enabled.\n"); |
| 473 | /* Not sure if this is an error or not. */ |
| 474 | ret = 0; |
| 475 | } |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 476 | exit_conf_mode_ite(port); |
| 477 | |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 478 | return ret; |
Luc Verhaegen | 21f5496 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 479 | } |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 480 | |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 481 | static int pc87360_gpio_set(uint8_t gpio, int raise) |
| 482 | { |
| 483 | static const int bankbase[] = {0, 4, 8, 10, 12}; |
| 484 | int gpio_bank = gpio / 8; |
| 485 | int gpio_pin = gpio % 8; |
| 486 | uint16_t baseport; |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 487 | uint8_t id, val; |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 488 | |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 489 | if (gpio_bank > 4) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 490 | msg_perr("PC87360: Invalid GPIO %d\n", gpio); |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 491 | return -1; |
| 492 | } |
| 493 | |
| 494 | id = sio_read(0x2E, 0x20); |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 495 | if (id != 0xE1) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 496 | msg_perr("PC87360: unexpected ID %02x\n", id); |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 497 | return -1; |
| 498 | } |
| 499 | |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 500 | sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */ |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 501 | baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61); |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 502 | if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 503 | msg_perr("PC87360: invalid GPIO base address %04x\n", |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 504 | baseport); |
| 505 | return -1; |
| 506 | } |
| 507 | sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */ |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 508 | sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin); |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 509 | sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */ |
| 510 | |
| 511 | val = INB(baseport + bankbase[gpio_bank]); |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 512 | if (raise) |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 513 | val |= 1 << gpio_pin; |
| 514 | else |
| 515 | val &= ~(1 << gpio_pin); |
| 516 | OUTB(val, baseport + bankbase[gpio_bank]); |
| 517 | |
| 518 | return 0; |
| 519 | } |
| 520 | |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 521 | /** |
| 522 | * VT823x: Set one of the GPIO pins. |
| 523 | */ |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 524 | static int via_vt823x_gpio_set(uint8_t gpio, int raise) |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 525 | { |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 526 | struct pci_dev *dev; |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 527 | uint16_t base; |
David Bartley | f58d364 | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 528 | uint8_t val, bit, offset; |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 529 | |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 530 | dev = pci_dev_find_vendorclass(0x1106, 0x0601); |
| 531 | switch (dev->device_id) { |
| 532 | case 0x3177: /* VT8235 */ |
| 533 | case 0x3227: /* VT8237R */ |
| 534 | case 0x3337: /* VT8237A */ |
| 535 | break; |
| 536 | default: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 537 | msg_perr("\nERROR: VT823x ISA bridge not found.\n"); |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 538 | return -1; |
| 539 | } |
| 540 | |
Jon Harrison | 2eeff4e | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 541 | if ((gpio >= 12) && (gpio <= 15)) { |
| 542 | /* GPIO12-15 -> output */ |
| 543 | val = pci_read_byte(dev, 0xE4); |
| 544 | val |= 0x10; |
| 545 | pci_write_byte(dev, 0xE4, val); |
| 546 | } else if (gpio == 9) { |
| 547 | /* GPIO9 -> Output */ |
| 548 | val = pci_read_byte(dev, 0xE4); |
| 549 | val |= 0x20; |
| 550 | pci_write_byte(dev, 0xE4, val); |
David Bartley | f58d364 | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 551 | } else if (gpio == 5) { |
| 552 | val = pci_read_byte(dev, 0xE4); |
| 553 | val |= 0x01; |
| 554 | pci_write_byte(dev, 0xE4, val); |
Jon Harrison | 2eeff4e | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 555 | } else { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 556 | msg_perr("\nERROR: " |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 557 | "VT823x GPIO%02d is not implemented.\n", gpio); |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 558 | return -1; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 559 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 560 | |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 561 | /* We need the I/O Base Address for this board's flash enable. */ |
| 562 | base = pci_read_word(dev, 0x88) & 0xff80; |
| 563 | |
David Bartley | f58d364 | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 564 | offset = 0x4C + gpio / 8; |
| 565 | bit = 0x01 << (gpio % 8); |
| 566 | |
| 567 | val = INB(base + offset); |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 568 | if (raise) |
| 569 | val |= bit; |
| 570 | else |
| 571 | val &= ~bit; |
David Bartley | f58d364 | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 572 | OUTB(val, base + offset); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 573 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 574 | return 0; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 575 | } |
| 576 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 577 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 578 | * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 579 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 580 | static int via_vt823x_gpio5_raise(void) |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 581 | { |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 582 | /* On M2V-MX: GPO5 is connected to WP# and TBL#. */ |
| 583 | return via_vt823x_gpio_set(5, 1); |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 584 | } |
| 585 | |
| 586 | /** |
Michael Karcher | bcd2556 | 2010-06-12 17:27:44 +0000 | [diff] [blame] | 587 | * Suited for VIA EPIA EK & N & NL. |
Jon Harrison | 2eeff4e | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 588 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 589 | static int via_vt823x_gpio9_raise(void) |
Jon Harrison | 2eeff4e | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 590 | { |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 591 | return via_vt823x_gpio_set(9, 1); |
Jon Harrison | 2eeff4e | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 595 | * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs. |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 596 | * |
| 597 | * We don't need to do this for EPIA M when using coreboot, GPIO15 is never |
| 598 | * lowered there. |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 599 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 600 | static int via_vt823x_gpio15_raise(void) |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 601 | { |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 602 | return via_vt823x_gpio_set(15, 1); |
| 603 | } |
| 604 | |
| 605 | /** |
| 606 | * Winbond W83697HF Super I/O + VIA VT8235 southbridge |
| 607 | * |
| 608 | * Suited for: |
| 609 | * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235 |
| 610 | * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235 |
| 611 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 612 | static int board_msi_kt4v(void) |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 613 | { |
| 614 | int ret; |
| 615 | |
| 616 | ret = via_vt823x_gpio_set(12, 1); |
Luc Verhaegen | add6d9b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 617 | w836xx_memw_enable(0x2E); |
Luc Verhaegen | 9786608 | 2008-02-09 02:03:06 +0000 | [diff] [blame] | 618 | |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 619 | return ret; |
Luc Verhaegen | 9786608 | 2008-02-09 02:03:06 +0000 | [diff] [blame] | 620 | } |
| 621 | |
| 622 | /** |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 623 | * Suited for ASUS P5A. |
| 624 | * |
| 625 | * This is rather nasty code, but there's no way to do this cleanly. |
| 626 | * We're basically talking to some unknown device on SMBus, my guess |
| 627 | * is that it is the Winbond W83781D that lives near the DIP BIOS. |
| 628 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 629 | static int board_asus_p5a(void) |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 630 | { |
| 631 | uint8_t tmp; |
| 632 | int i; |
| 633 | |
| 634 | #define ASUSP5A_LOOP 5000 |
| 635 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 636 | OUTB(0x00, 0xE807); |
| 637 | OUTB(0xEF, 0xE803); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 638 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 639 | OUTB(0xFF, 0xE800); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 640 | |
| 641 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 642 | OUTB(0xE1, 0xFF); |
| 643 | if (INB(0xE800) & 0x04) |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 644 | break; |
| 645 | } |
| 646 | |
| 647 | if (i == ASUSP5A_LOOP) { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 648 | msg_perr("Unable to contact device.\n"); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 649 | return -1; |
| 650 | } |
| 651 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 652 | OUTB(0x20, 0xE801); |
| 653 | OUTB(0x20, 0xE1); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 654 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 655 | OUTB(0xFF, 0xE802); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 656 | |
| 657 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 658 | tmp = INB(0xE800); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 659 | if (tmp & 0x70) |
| 660 | break; |
| 661 | } |
| 662 | |
| 663 | if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 664 | msg_perr("Failed to read device.\n"); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 665 | return -1; |
| 666 | } |
| 667 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 668 | tmp = INB(0xE804); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 669 | tmp &= ~0x02; |
| 670 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 671 | OUTB(0x00, 0xE807); |
| 672 | OUTB(0xEE, 0xE803); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 673 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 674 | OUTB(tmp, 0xE804); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 675 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 676 | OUTB(0xFF, 0xE800); |
| 677 | OUTB(0xE1, 0xFF); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 678 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 679 | OUTB(0x20, 0xE801); |
| 680 | OUTB(0x20, 0xE1); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 681 | |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 682 | OUTB(0xFF, 0xE802); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 683 | |
| 684 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 685 | tmp = INB(0xE800); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 686 | if (tmp & 0x70) |
| 687 | break; |
| 688 | } |
| 689 | |
| 690 | if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) { |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 691 | msg_perr("Failed to write to device.\n"); |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 692 | return -1; |
| 693 | } |
| 694 | |
| 695 | return 0; |
| 696 | } |
| 697 | |
Luc Verhaegen | a7e3050 | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 698 | /* |
| 699 | * Set GPIO lines in the Broadcom HT-1000 southbridge. |
| 700 | * |
| 701 | * It's not a Super I/O but it uses the same index/data port method. |
| 702 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 703 | static int board_hp_dl145_g3_enable(void) |
Luc Verhaegen | a7e3050 | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 704 | { |
| 705 | /* GPIO 0 reg from PM regs */ |
| 706 | /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */ |
| 707 | sio_mask(0xcd6, 0x44, 0x24, 0x24); |
| 708 | |
| 709 | return 0; |
| 710 | } |
| 711 | |
Arne Georg Gleditsch | b0bd386 | 2010-07-01 11:16:28 +0000 | [diff] [blame] | 712 | /* |
| 713 | * Set GPIO lines in the Broadcom HT-1000 southbridge. |
| 714 | * |
| 715 | * It's not a Super I/O but it uses the same index/data port method. |
| 716 | */ |
| 717 | static int board_hp_dl165_g6_enable(void) |
| 718 | { |
| 719 | /* Variant of DL145, with slightly different pin placement. */ |
| 720 | sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */ |
| 721 | sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */ |
| 722 | |
| 723 | return 0; |
| 724 | } |
| 725 | |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 726 | static int board_ibm_x3455(void) |
Stefan Reinauer | 1c283f4 | 2007-06-05 12:51:52 +0000 | [diff] [blame] | 727 | { |
Luc Verhaegen | a7e3050 | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 728 | /* raise gpio13 */ |
Carl-Daniel Hailfinger | 500b423 | 2009-06-01 21:30:42 +0000 | [diff] [blame] | 729 | sio_mask(0xcd6, 0x45, 0x20, 0x20); |
Stefan Reinauer | 1c283f4 | 2007-06-05 12:51:52 +0000 | [diff] [blame] | 730 | |
| 731 | return 0; |
| 732 | } |
| 733 | |
Luc Verhaegen | 48f34c6 | 2009-06-03 07:50:39 +0000 | [diff] [blame] | 734 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 735 | * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4). |
Luc Verhaegen | 20fdce1 | 2009-10-21 12:05:50 +0000 | [diff] [blame] | 736 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 737 | static int board_shuttle_fn25(void) |
Luc Verhaegen | 20fdce1 | 2009-10-21 12:05:50 +0000 | [diff] [blame] | 738 | { |
| 739 | struct pci_dev *dev; |
| 740 | |
| 741 | dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */ |
| 742 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 743 | msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n"); |
Luc Verhaegen | 20fdce1 | 2009-10-21 12:05:50 +0000 | [diff] [blame] | 744 | return -1; |
| 745 | } |
| 746 | |
| 747 | /* one of those bits seems to be connected to TBL#, but -ENOINFO. */ |
| 748 | pci_write_byte(dev, 0x92, 0); |
| 749 | |
| 750 | return 0; |
| 751 | } |
| 752 | |
| 753 | /** |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 754 | * Very similar to AMD 8111 IO Hub. |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 755 | */ |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 756 | static int nvidia_mcp_gpio_set(int gpio, int raise) |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 757 | { |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 758 | struct pci_dev *dev; |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 759 | uint16_t base; |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 760 | uint16_t devclass; |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 761 | uint8_t tmp; |
| 762 | |
Luc Verhaegen | 23ebd75 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 763 | if ((gpio < 0) || (gpio >= 0x40)) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 764 | msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio); |
Luc Verhaegen | 48f34c6 | 2009-06-03 07:50:39 +0000 | [diff] [blame] | 765 | return -1; |
| 766 | } |
| 767 | |
Luc Verhaegen | 23ebd75 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 768 | /* First, check the ISA Bridge */ |
| 769 | dev = pci_dev_find_vendorclass(0x10DE, 0x0601); |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 770 | switch (dev->device_id) { |
| 771 | case 0x0030: /* CK804 */ |
| 772 | case 0x0050: /* MCP04 */ |
| 773 | case 0x0060: /* MCP2 */ |
Michael Karcher | 5f31ebe | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 774 | case 0x00E0: /* CK8 */ |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 775 | break; |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 776 | case 0x0260: /* MCP51 */ |
| 777 | case 0x0364: /* MCP55 */ |
| 778 | /* find SMBus controller on *this* southbridge */ |
| 779 | /* The infamous Tyan S2915-E has two south bridges; they are |
| 780 | easily told apart from each other by the class of the |
| 781 | LPC bridge, but have the same SMBus bridge IDs */ |
| 782 | if (dev->func != 0) { |
| 783 | msg_perr("MCP LPC bridge at unexpected function" |
| 784 | " number %d\n", dev->func); |
| 785 | return -1; |
| 786 | } |
| 787 | |
Carl-Daniel Hailfinger | 44cd9ab | 2010-07-17 22:28:05 +0000 | [diff] [blame] | 788 | #if PCI_LIB_VERSION >= 0x020200 |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 789 | dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1); |
Carl-Daniel Hailfinger | 44cd9ab | 2010-07-17 22:28:05 +0000 | [diff] [blame] | 790 | #else |
| 791 | /* pciutils/libpci before version 2.2 is too old to support |
| 792 | * PCI domains. Such old machines usually don't have domains |
| 793 | * besides domain 0, so this is not a problem. |
| 794 | */ |
| 795 | dev = pci_get_dev(pacc, dev->bus, dev->dev, 1); |
| 796 | #endif |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 797 | if (!dev) { |
| 798 | msg_perr("MCP SMBus controller could not be found\n"); |
| 799 | return -1; |
| 800 | } |
| 801 | devclass = pci_read_word(dev, PCI_CLASS_DEVICE); |
| 802 | if (devclass != 0x0C05) { |
| 803 | msg_perr("Unexpected device class %04x for SMBus" |
| 804 | " controller\n", devclass); |
| 805 | return -1; |
| 806 | } |
Luc Verhaegen | 23ebd75 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 807 | break; |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 808 | default: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 809 | msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n"); |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 810 | return -1; |
| 811 | } |
| 812 | |
| 813 | base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */ |
| 814 | base += 0xC0; |
| 815 | |
| 816 | tmp = INB(base + gpio); |
| 817 | tmp &= ~0x0F; /* null lower nibble */ |
| 818 | tmp |= 0x04; /* gpio -> output. */ |
| 819 | if (raise) |
| 820 | tmp |= 0x01; |
| 821 | OUTB(tmp, base + gpio); |
Luc Verhaegen | 48f34c6 | 2009-06-03 07:50:39 +0000 | [diff] [blame] | 822 | |
| 823 | return 0; |
| 824 | } |
| 825 | |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 826 | /** |
Sean Nelson | 392e05a | 2010-03-19 22:58:15 +0000 | [diff] [blame] | 827 | * Suited for ASUS A8N-LA: nVidia MCP51. |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 828 | * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51. |
Michael Karcher | b2184c1 | 2010-03-07 16:42:55 +0000 | [diff] [blame] | 829 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 830 | static int nvidia_mcp_gpio0_raise(void) |
Michael Karcher | b2184c1 | 2010-03-07 16:42:55 +0000 | [diff] [blame] | 831 | { |
| 832 | return nvidia_mcp_gpio_set(0x00, 1); |
| 833 | } |
| 834 | |
| 835 | /** |
Sean Nelson | 92bc6bd | 2010-03-19 22:37:29 +0000 | [diff] [blame] | 836 | * Suited for Abit KN8 Ultra: nVidia CK804. |
| 837 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 838 | static int nvidia_mcp_gpio2_lower(void) |
Sean Nelson | 92bc6bd | 2010-03-19 22:37:29 +0000 | [diff] [blame] | 839 | { |
| 840 | return nvidia_mcp_gpio_set(0x02, 0); |
| 841 | } |
| 842 | |
| 843 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 844 | * Suited for MSI K8N Neo4: NVIDIA CK804. |
| 845 | * Suited for MSI K8N GM2-L: NVIDIA MCP51. |
Luc Verhaegen | 6c5f733 | 2009-12-23 03:01:36 +0000 | [diff] [blame] | 846 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 847 | static int nvidia_mcp_gpio2_raise(void) |
Luc Verhaegen | 6c5f733 | 2009-12-23 03:01:36 +0000 | [diff] [blame] | 848 | { |
| 849 | return nvidia_mcp_gpio_set(0x02, 1); |
| 850 | } |
| 851 | |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 852 | |
| 853 | /** |
| 854 | * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55. |
| 855 | * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that |
| 856 | * board. We can't tell the SMBus logical devices apart, but we |
| 857 | * can tell the LPC bridge functions apart. |
| 858 | * We need to choose the SMBus bridge next to the LPC bridge with |
| 859 | * ID 0x364 and the "LPC bridge" class. |
| 860 | * b) #TBL is hardwired on that board to a pull-down. It can be |
| 861 | * overridden by connecting the two solder points next to F2. |
| 862 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 863 | static int nvidia_mcp_gpio5_raise(void) |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 864 | { |
| 865 | return nvidia_mcp_gpio_set(0x05, 1); |
| 866 | } |
| 867 | |
Luc Verhaegen | 6c5f733 | 2009-12-23 03:01:36 +0000 | [diff] [blame] | 868 | /** |
Michael Karcher | 8f10d24 | 2010-04-11 21:01:06 +0000 | [diff] [blame] | 869 | * Suited for Abit NF7-S: NVIDIA CK804. |
| 870 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 871 | static int nvidia_mcp_gpio8_raise(void) |
Michael Karcher | 8f10d24 | 2010-04-11 21:01:06 +0000 | [diff] [blame] | 872 | { |
| 873 | return nvidia_mcp_gpio_set(0x08, 1); |
| 874 | } |
| 875 | |
| 876 | /** |
Michael Karcher | 5f31ebe | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 877 | * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8. |
| 878 | */ |
Michael Karcher | 5182508 | 2010-06-12 23:14:03 +0000 | [diff] [blame] | 879 | static int nvidia_mcp_gpio0c_raise(void) |
Michael Karcher | 5f31ebe | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 880 | { |
| 881 | return nvidia_mcp_gpio_set(0x0c, 1); |
| 882 | } |
| 883 | |
| 884 | /** |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 885 | * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04. |
| 886 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 887 | static int nvidia_mcp_gpio10_raise(void) |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 888 | { |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 889 | return nvidia_mcp_gpio_set(0x10, 1); |
| 890 | } |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 891 | |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 892 | /** |
| 893 | * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge. |
| 894 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 895 | static int nvidia_mcp_gpio21_raise(void) |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 896 | { |
| 897 | return nvidia_mcp_gpio_set(0x21, 0x01); |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 898 | } |
| 899 | |
Luc Verhaegen | 2c04fab | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 900 | /** |
| 901 | * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2. |
| 902 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 903 | static int nvidia_mcp_gpio31_raise(void) |
Luc Verhaegen | 2c04fab | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 904 | { |
Luc Verhaegen | 96f88fb | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 905 | return nvidia_mcp_gpio_set(0x31, 0x01); |
Luc Verhaegen | 2c04fab | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 906 | } |
Luc Verhaegen | 8ff741e | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 907 | |
Luc Verhaegen | fdd0c58 | 2007-08-11 16:59:11 +0000 | [diff] [blame] | 908 | /** |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 909 | * Suited for Artec Group DBE61 and DBE62. |
| 910 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 911 | static int board_artecgroup_dbe6x(void) |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 912 | { |
| 913 | #define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015 |
| 914 | #define DBE6x_PRI_BOOT_LOC_SHIFT (2) |
| 915 | #define DBE6x_BOOT_OP_LATCHED_SHIFT (8) |
| 916 | #define DBE6x_SEC_BOOT_LOC_SHIFT (10) |
| 917 | #define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT) |
| 918 | #define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT) |
| 919 | #define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT) |
| 920 | #define DBE6x_BOOT_LOC_FLASH (2) |
| 921 | #define DBE6x_BOOT_LOC_FWHUB (3) |
| 922 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 923 | msr_t msr; |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 924 | unsigned long boot_loc; |
| 925 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 926 | /* Geode only has a single core */ |
| 927 | if (setup_cpu_msr(0)) |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 928 | return -1; |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 929 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 930 | msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS); |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 931 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 932 | if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) == |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 933 | (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT)) |
| 934 | boot_loc = DBE6x_BOOT_LOC_FWHUB; |
| 935 | else |
| 936 | boot_loc = DBE6x_BOOT_LOC_FLASH; |
| 937 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 938 | msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC); |
| 939 | msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 940 | (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT)); |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 941 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 942 | wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr); |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 943 | |
Stefan Reinauer | b4fe664 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 944 | cleanup_cpu_msr(); |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 945 | |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 946 | return 0; |
| 947 | } |
| 948 | |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 949 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 950 | * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}. |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 951 | */ |
| 952 | static int intel_piix4_gpo_set(unsigned int gpo, int raise) |
| 953 | { |
Michael Karcher | 01f6d7d | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 954 | unsigned int gpo_byte, gpo_bit; |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 955 | struct pci_dev *dev; |
| 956 | uint32_t tmp, base; |
| 957 | |
| 958 | dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */ |
| 959 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 960 | msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n"); |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 961 | return -1; |
| 962 | } |
| 963 | |
| 964 | /* sanity check */ |
| 965 | if (gpo > 30) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 966 | msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo); |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 967 | return -1; |
| 968 | } |
| 969 | |
| 970 | /* these are dual function pins which are most likely in use already */ |
| 971 | if (((gpo >= 1) && (gpo <= 7)) || |
| 972 | ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 973 | msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo); |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 974 | return -1; |
| 975 | } |
| 976 | |
| 977 | /* dual function that need special enable. */ |
| 978 | if ((gpo >= 22) && (gpo <= 26)) { |
| 979 | tmp = pci_read_long(dev, 0xB0); /* GENCFG */ |
| 980 | switch (gpo) { |
| 981 | case 22: /* XBUS: XDIR#/GPO22 */ |
| 982 | case 23: /* XBUS: XOE#/GPO23 */ |
| 983 | tmp |= 1 << 28; |
| 984 | break; |
| 985 | case 24: /* RTCSS#/GPO24 */ |
| 986 | tmp |= 1 << 29; |
| 987 | break; |
| 988 | case 25: /* RTCALE/GPO25 */ |
| 989 | tmp |= 1 << 30; |
| 990 | break; |
| 991 | case 26: /* KBCSS#/GPO26 */ |
| 992 | tmp |= 1 << 31; |
| 993 | break; |
| 994 | } |
| 995 | pci_write_long(dev, 0xB0, tmp); |
| 996 | } |
| 997 | |
| 998 | /* GPO {0,8,27,28,30} are always available. */ |
| 999 | |
| 1000 | dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */ |
| 1001 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1002 | msg_perr("\nERROR: Intel PIIX4 PM not found.\n"); |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1003 | return -1; |
| 1004 | } |
| 1005 | |
| 1006 | /* PM IO base */ |
| 1007 | base = pci_read_long(dev, 0x40) & 0x0000FFC0; |
| 1008 | |
Michael Karcher | 01f6d7d | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1009 | gpo_byte = gpo >> 3; |
| 1010 | gpo_bit = gpo & 7; |
| 1011 | tmp = INB(base + 0x34 + gpo_byte); /* GPO register */ |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1012 | if (raise) |
Michael Karcher | 01f6d7d | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1013 | tmp |= 0x01 << gpo_bit; |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1014 | else |
Michael Karcher | 01f6d7d | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1015 | tmp &= ~(0x01 << gpo_bit); |
| 1016 | OUTB(tmp, base + 0x34 + gpo_byte); |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1017 | |
| 1018 | return 0; |
| 1019 | } |
| 1020 | |
| 1021 | /** |
| 1022 | * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards. |
| 1023 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1024 | static int board_epox_ep_bx3(void) |
Luc Verhaegen | f522691 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1025 | { |
| 1026 | return intel_piix4_gpo_set(22, 1); |
| 1027 | } |
| 1028 | |
| 1029 | /** |
Michael Karcher | 51cd0c9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1030 | * Suited for Intel SE440BX-2 |
| 1031 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1032 | static int intel_piix4_gpo27_lower(void) |
Michael Karcher | 51cd0c9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1033 | { |
| 1034 | return intel_piix4_gpo_set(27, 0); |
| 1035 | } |
| 1036 | |
| 1037 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1038 | * Set a GPIO line on a given Intel ICH LPC controller. |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1039 | */ |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1040 | static int intel_ich_gpio_set(int gpio, int raise) |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1041 | { |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1042 | /* Table mapping the different Intel ICH LPC chipsets. */ |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1043 | static struct { |
| 1044 | uint16_t id; |
| 1045 | uint8_t base_reg; |
| 1046 | uint32_t bank0; |
| 1047 | uint32_t bank1; |
| 1048 | uint32_t bank2; |
| 1049 | } intel_ich_gpio_table[] = { |
| 1050 | {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */ |
| 1051 | {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */ |
| 1052 | {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */ |
| 1053 | {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */ |
| 1054 | {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */ |
| 1055 | {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */ |
| 1056 | {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */ |
| 1057 | {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */ |
| 1058 | {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */ |
| 1059 | {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */ |
| 1060 | {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */ |
| 1061 | {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */ |
| 1062 | {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */ |
| 1063 | {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */ |
| 1064 | {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */ |
| 1065 | {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */ |
| 1066 | {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */ |
| 1067 | {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */ |
| 1068 | {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */ |
| 1069 | {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */ |
| 1070 | {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */ |
| 1071 | {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */ |
| 1072 | {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */ |
| 1073 | {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */ |
| 1074 | {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */ |
| 1075 | {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */ |
| 1076 | {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */ |
| 1077 | {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */ |
| 1078 | {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */ |
| 1079 | {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */ |
| 1080 | {0, 0, 0, 0, 0} /* end marker */ |
| 1081 | }; |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1082 | |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1083 | struct pci_dev *dev; |
| 1084 | uint16_t base; |
| 1085 | uint32_t tmp; |
| 1086 | int i, allowed; |
| 1087 | |
| 1088 | /* First, look for a known LPC bridge */ |
Jonathan A. Kollasch | b87f23b | 2009-12-14 04:24:42 +0000 | [diff] [blame] | 1089 | for (dev = pacc->devices; dev; dev = dev->next) { |
Carl-Daniel Hailfinger | d175e06 | 2010-05-21 23:00:56 +0000 | [diff] [blame] | 1090 | uint16_t device_class; |
| 1091 | /* libpci before version 2.2.4 does not store class info. */ |
| 1092 | device_class = pci_read_word(dev, PCI_CLASS_DEVICE); |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1093 | if ((dev->vendor_id == 0x8086) && |
Carl-Daniel Hailfinger | d175e06 | 2010-05-21 23:00:56 +0000 | [diff] [blame] | 1094 | (device_class == 0x0601)) { /* ISA Bridge */ |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1095 | /* Is this device in our list? */ |
| 1096 | for (i = 0; intel_ich_gpio_table[i].id; i++) |
| 1097 | if (dev->device_id == intel_ich_gpio_table[i].id) |
| 1098 | break; |
| 1099 | |
| 1100 | if (intel_ich_gpio_table[i].id) |
| 1101 | break; |
| 1102 | } |
Jonathan A. Kollasch | b87f23b | 2009-12-14 04:24:42 +0000 | [diff] [blame] | 1103 | } |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1104 | |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1105 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1106 | msg_perr("\nERROR: No Known Intel LPC Bridge found.\n"); |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1107 | return -1; |
| 1108 | } |
| 1109 | |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1110 | /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1 |
| 1111 | strapped to zero. From some mobile ICH9 version on, this becomes |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1112 | 6:1. The mask below catches all. */ |
| 1113 | base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0; |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1114 | |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1115 | /* check whether the line is allowed */ |
| 1116 | if (gpio < 32) |
| 1117 | allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01; |
| 1118 | else if (gpio < 64) |
| 1119 | allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01; |
| 1120 | else |
| 1121 | allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01; |
| 1122 | |
| 1123 | if (!allowed) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1124 | msg_perr("\nERROR: This Intel LPC Bridge does not allow" |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1125 | " setting GPIO%02d\n", gpio); |
| 1126 | return -1; |
| 1127 | } |
| 1128 | |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1129 | msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n", |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1130 | raise ? "Rais" : "Dropp", gpio); |
| 1131 | |
| 1132 | if (gpio < 32) { |
| 1133 | /* Set line to GPIO */ |
| 1134 | tmp = INL(base); |
| 1135 | /* ICH/ICH0 multiplexes 27/28 on the line set. */ |
| 1136 | if ((gpio == 28) && |
| 1137 | ((dev->device_id == 0x2410) || (dev->device_id == 0x2420))) |
| 1138 | tmp |= 1 << 27; |
| 1139 | else |
| 1140 | tmp |= 1 << gpio; |
| 1141 | OUTL(tmp, base); |
| 1142 | |
| 1143 | /* As soon as we are talking to ICH8 and above, this register |
| 1144 | decides whether we can set the gpio or not. */ |
| 1145 | if (dev->device_id > 0x2800) { |
| 1146 | tmp = INL(base); |
| 1147 | if (!(tmp & (1 << gpio))) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1148 | msg_perr("\nERROR: This Intel LPC Bridge" |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1149 | " does not allow setting GPIO%02d\n", |
| 1150 | gpio); |
| 1151 | return -1; |
| 1152 | } |
| 1153 | } |
| 1154 | |
| 1155 | /* Set GPIO to OUTPUT */ |
| 1156 | tmp = INL(base + 0x04); |
| 1157 | tmp &= ~(1 << gpio); |
| 1158 | OUTL(tmp, base + 0x04); |
| 1159 | |
| 1160 | /* Raise GPIO line */ |
| 1161 | tmp = INL(base + 0x0C); |
| 1162 | if (raise) |
| 1163 | tmp |= 1 << gpio; |
| 1164 | else |
| 1165 | tmp &= ~(1 << gpio); |
| 1166 | OUTL(tmp, base + 0x0C); |
| 1167 | } else if (gpio < 64) { |
| 1168 | gpio -= 32; |
| 1169 | |
| 1170 | /* Set line to GPIO */ |
| 1171 | tmp = INL(base + 0x30); |
| 1172 | tmp |= 1 << gpio; |
| 1173 | OUTL(tmp, base + 0x30); |
| 1174 | |
| 1175 | /* As soon as we are talking to ICH8 and above, this register |
| 1176 | decides whether we can set the gpio or not. */ |
| 1177 | if (dev->device_id > 0x2800) { |
| 1178 | tmp = INL(base + 30); |
| 1179 | if (!(tmp & (1 << gpio))) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1180 | msg_perr("\nERROR: This Intel LPC Bridge" |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1181 | " does not allow setting GPIO%02d\n", |
| 1182 | gpio + 32); |
| 1183 | return -1; |
| 1184 | } |
| 1185 | } |
| 1186 | |
| 1187 | /* Set GPIO to OUTPUT */ |
| 1188 | tmp = INL(base + 0x34); |
| 1189 | tmp &= ~(1 << gpio); |
| 1190 | OUTL(tmp, base + 0x34); |
| 1191 | |
| 1192 | /* Raise GPIO line */ |
| 1193 | tmp = INL(base + 0x38); |
| 1194 | if (raise) |
| 1195 | tmp |= 1 << gpio; |
| 1196 | else |
| 1197 | tmp &= ~(1 << gpio); |
| 1198 | OUTL(tmp, base + 0x38); |
| 1199 | } else { |
| 1200 | gpio -= 64; |
| 1201 | |
| 1202 | /* Set line to GPIO */ |
| 1203 | tmp = INL(base + 0x40); |
| 1204 | tmp |= 1 << gpio; |
| 1205 | OUTL(tmp, base + 0x40); |
| 1206 | |
| 1207 | tmp = INL(base + 40); |
| 1208 | if (!(tmp & (1 << gpio))) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1209 | msg_perr("\nERROR: This Intel LPC Bridge does " |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1210 | "not allow setting GPIO%02d\n", gpio + 64); |
| 1211 | return -1; |
| 1212 | } |
| 1213 | |
| 1214 | /* Set GPIO to OUTPUT */ |
| 1215 | tmp = INL(base + 0x44); |
| 1216 | tmp &= ~(1 << gpio); |
| 1217 | OUTL(tmp, base + 0x44); |
| 1218 | |
| 1219 | /* Raise GPIO line */ |
| 1220 | tmp = INL(base + 0x48); |
| 1221 | if (raise) |
| 1222 | tmp |= 1 << gpio; |
| 1223 | else |
| 1224 | tmp &= ~(1 << gpio); |
| 1225 | OUTL(tmp, base + 0x48); |
| 1226 | } |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1227 | |
| 1228 | return 0; |
| 1229 | } |
| 1230 | |
| 1231 | /** |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1232 | * Suited for Abit IP35: Intel P35 + ICH9R. |
Michael Karcher | b4a3d1c | 2010-03-03 16:15:12 +0000 | [diff] [blame] | 1233 | * Suited for Abit IP35 Pro: Intel P35 + ICH9R. |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1234 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1235 | static int intel_ich_gpio16_raise(void) |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1236 | { |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1237 | return intel_ich_gpio_set(16, 1); |
Uwe Hermann | 93f66db | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1238 | } |
| 1239 | |
Peter Stuge | 09c1333 | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1240 | /** |
Michael Karcher | e57957c | 2010-07-24 11:14:37 +0000 | [diff] [blame^] | 1241 | * Suited for HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6. |
| 1242 | */ |
| 1243 | static int intel_ich_gpio18_raise(void) |
| 1244 | { |
| 1245 | return intel_ich_gpio_set(18, 1); |
| 1246 | } |
| 1247 | |
| 1248 | /** |
James Lancaster | 998c9dc | 2010-03-19 22:39:24 +0000 | [diff] [blame] | 1249 | * Suited for ASUS A8JM: Intel 945 + ICH7 |
| 1250 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1251 | static int intel_ich_gpio34_raise(void) |
James Lancaster | 998c9dc | 2010-03-19 22:39:24 +0000 | [diff] [blame] | 1252 | { |
| 1253 | return intel_ich_gpio_set(34, 1); |
| 1254 | } |
| 1255 | |
| 1256 | /** |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1257 | * Suited for MSI MS-7046: LGA775 + 915P + ICH6. |
Carl-Daniel Hailfinger | 2912426 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1258 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1259 | static int intel_ich_gpio19_raise(void) |
Carl-Daniel Hailfinger | 2912426 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1260 | { |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1261 | return intel_ich_gpio_set(19, 1); |
Carl-Daniel Hailfinger | 2912426 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |
| 1264 | /** |
Luc Verhaegen | 6c5d4cc | 2009-11-28 18:26:21 +0000 | [diff] [blame] | 1265 | * Suited for: |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1266 | * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2. |
| 1267 | * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5. |
| 1268 | * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R. |
Michael Karcher | 72eeab5 | 2010-07-24 10:41:42 +0000 | [diff] [blame] | 1269 | * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5. |
Peter Stuge | 09c1333 | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1270 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1271 | static int intel_ich_gpio21_raise(void) |
Peter Stuge | 09c1333 | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1272 | { |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1273 | return intel_ich_gpio_set(21, 1); |
Peter Stuge | 09c1333 | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1274 | } |
| 1275 | |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1276 | /** |
Michael Karcher | 03b80e9 | 2010-03-07 16:32:32 +0000 | [diff] [blame] | 1277 | * Suited for: |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1278 | * - ASUS P4B266: socket478 + Intel 845D + ICH2. |
| 1279 | * - ASUS P4B533-E: socket478 + 845E + ICH4 |
| 1280 | * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2 |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1281 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1282 | static int intel_ich_gpio22_raise(void) |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1283 | { |
| 1284 | return intel_ich_gpio_set(22, 1); |
| 1285 | } |
| 1286 | |
| 1287 | /** |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 1288 | * Suited for HP Vectra VL400: 815 + ICH + PC87360. |
| 1289 | */ |
| 1290 | |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1291 | static int board_hp_vl400(void) |
Michael Karcher | 5fbd18d | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 1292 | { |
| 1293 | int ret; |
| 1294 | ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */ |
| 1295 | if (!ret) |
| 1296 | ret = pc87360_gpio_set(0x09, 1); /* #WP ? */ |
| 1297 | if (!ret) |
| 1298 | ret = pc87360_gpio_set(0x27, 1); /* #TBL */ |
| 1299 | return ret; |
| 1300 | } |
| 1301 | |
| 1302 | /** |
Luc Verhaegen | 1265d8d | 2009-11-28 18:16:31 +0000 | [diff] [blame] | 1303 | * Suited for: |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1304 | * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R. |
Luc Verhaegen | 1265d8d | 2009-11-28 18:16:31 +0000 | [diff] [blame] | 1305 | * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R. |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1306 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1307 | static int intel_ich_gpio23_raise(void) |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1308 | { |
| 1309 | return intel_ich_gpio_set(23, 1); |
| 1310 | } |
| 1311 | |
| 1312 | /** |
Luc Verhaegen | f63c436 | 2010-03-19 23:01:34 +0000 | [diff] [blame] | 1313 | * Suited for IBase MB899: i945GM + ICH7. |
| 1314 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1315 | static int intel_ich_gpio26_raise(void) |
Luc Verhaegen | f63c436 | 2010-03-19 23:01:34 +0000 | [diff] [blame] | 1316 | { |
| 1317 | return intel_ich_gpio_set(26, 1); |
| 1318 | } |
| 1319 | |
| 1320 | /** |
Michael Karcher | 87c9099 | 2010-07-24 11:03:48 +0000 | [diff] [blame] | 1321 | * Suited for P4SD-LA (HP OEM): i865 + ICH5 |
| 1322 | */ |
| 1323 | static int intel_ich_gpio32_raise(const char *name) |
| 1324 | { |
| 1325 | return intel_ich_gpio_set(32, 1); |
| 1326 | } |
| 1327 | |
| 1328 | /** |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1329 | * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2. |
| 1330 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1331 | static int board_acorp_6a815epd(void) |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1332 | { |
| 1333 | int ret; |
| 1334 | |
| 1335 | /* Lower Blocks Lock -- pin 7 of PLCC32 */ |
| 1336 | ret = intel_ich_gpio_set(22, 1); |
| 1337 | if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */ |
| 1338 | ret = intel_ich_gpio_set(23, 1); |
| 1339 | |
| 1340 | return ret; |
| 1341 | } |
| 1342 | |
| 1343 | /** |
| 1344 | * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R. |
| 1345 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1346 | static int board_kontron_986lcd_m(void) |
Stefan Reinauer | ac37897 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1347 | { |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1348 | int ret; |
Stefan Reinauer | ac37897 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1349 | |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1350 | ret = intel_ich_gpio_set(34, 1); /* #TBL */ |
| 1351 | if (!ret) |
| 1352 | ret = intel_ich_gpio_set(35, 1); /* #WP */ |
Stefan Reinauer | ac37897 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1353 | |
Luc Verhaegen | 60ea7dc | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1354 | return ret; |
Stefan Reinauer | ac37897 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1355 | } |
| 1356 | |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1357 | /** |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1358 | * Suited for Soyo SY-7VCA: Pro133A + VT82C686. |
| 1359 | */ |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1360 | static int via_apollo_gpo_set(int gpio, int raise) |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1361 | { |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1362 | struct pci_dev *dev; |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1363 | uint32_t base; |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1364 | uint32_t tmp; |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1365 | |
| 1366 | /* VT82C686 Power management */ |
| 1367 | dev = pci_dev_find(0x1106, 0x3057); |
| 1368 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1369 | msg_perr("\nERROR: VT82C686 PM device not found.\n"); |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1370 | return -1; |
| 1371 | } |
| 1372 | |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1373 | msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n", |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1374 | raise ? "Rais" : "Dropp", gpio); |
| 1375 | |
| 1376 | /* select GPO function on multiplexed pins */ |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1377 | tmp = pci_read_byte(dev, 0x54); |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1378 | switch(gpio) |
| 1379 | { |
| 1380 | case 0: |
| 1381 | tmp &= ~0x03; |
| 1382 | break; |
| 1383 | case 1: |
| 1384 | tmp |= 0x04; |
| 1385 | break; |
| 1386 | case 2: |
| 1387 | tmp |= 0x08; |
| 1388 | break; |
| 1389 | case 3: |
| 1390 | tmp |= 0x10; |
| 1391 | break; |
| 1392 | } |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1393 | pci_write_byte(dev, 0x54, tmp); |
| 1394 | |
| 1395 | /* PM IO base */ |
| 1396 | base = pci_read_long(dev, 0x48) & 0x0000FF00; |
| 1397 | |
| 1398 | /* Drop GPO0 */ |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1399 | tmp = INL(base + 0x4C); |
| 1400 | if (raise) |
| 1401 | tmp |= 1U << gpio; |
| 1402 | else |
| 1403 | tmp &= ~(1U << gpio); |
| 1404 | OUTL(tmp, base + 0x4C); |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1405 | |
| 1406 | return 0; |
| 1407 | } |
| 1408 | |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1409 | /** |
Michael Karcher | 98eff46 | 2010-03-24 22:55:56 +0000 | [diff] [blame] | 1410 | * Suited for Abit VT6X4: Pro133x + VT82C686A |
Michael Karcher | 187a46a | 2010-03-19 22:30:49 +0000 | [diff] [blame] | 1411 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1412 | static int via_apollo_gpo4_lower(void) |
Michael Karcher | 187a46a | 2010-03-19 22:30:49 +0000 | [diff] [blame] | 1413 | { |
| 1414 | return via_apollo_gpo_set(4, 0); |
| 1415 | } |
| 1416 | |
| 1417 | /** |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1418 | * Suited for Soyo SY-7VCA: Pro133A + VT82C686. |
| 1419 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1420 | static int via_apollo_gpo0_lower(void) |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1421 | { |
| 1422 | return via_apollo_gpo_set(0, 0); |
| 1423 | } |
| 1424 | |
| 1425 | /** |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1426 | * Enable some GPIO pin on SiS southbridge. |
| 1427 | * Suited for MSI 651M-L: SiS651 / SiS962 |
| 1428 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1429 | static int board_msi_651ml(void) |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1430 | { |
| 1431 | struct pci_dev *dev; |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1432 | uint16_t base, temp; |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1433 | |
| 1434 | dev = pci_dev_find(0x1039, 0x0962); |
| 1435 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1436 | msg_perr("Expected south bridge not found\n"); |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1437 | return 1; |
| 1438 | } |
| 1439 | |
| 1440 | /* Registers 68 and 64 seem like bitmaps */ |
| 1441 | base = pci_read_word(dev, 0x74); |
| 1442 | temp = INW(base + 0x68); |
| 1443 | temp &= ~(1 << 0); /* Make pin output? */ |
Michael Karcher | 0435dfd | 2010-01-09 23:31:13 +0000 | [diff] [blame] | 1444 | OUTW(temp, base + 0x68); |
Michael Karcher | 9f9e613 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1445 | |
| 1446 | temp = INW(base + 0x64); |
| 1447 | temp |= (1 << 0); /* Raise output? */ |
| 1448 | OUTW(temp, base + 0x64); |
| 1449 | |
| 1450 | w836xx_memw_enable(0x2E); |
| 1451 | |
| 1452 | return 0; |
| 1453 | } |
| 1454 | |
Luc Verhaegen | 3920eda | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1455 | /** |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1456 | * Find the runtime registers of an SMSC Super I/O, after verifying its |
| 1457 | * chip ID. |
| 1458 | * |
| 1459 | * Returns the base port of the runtime register block, or 0 on error. |
| 1460 | */ |
| 1461 | static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id, |
| 1462 | uint8_t logical_device) |
| 1463 | { |
| 1464 | uint16_t rt_port = 0; |
| 1465 | |
| 1466 | /* Verify the chip ID. */ |
Uwe Hermann | 1432a60 | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1467 | OUTB(0x55, sio_port); /* Enable configuration. */ |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1468 | if (sio_read(sio_port, 0x20) != chip_id) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1469 | msg_perr("\nERROR: SMSC Super I/O not found.\n"); |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1470 | goto out; |
| 1471 | } |
| 1472 | |
| 1473 | /* If the runtime block is active, get its address. */ |
| 1474 | sio_write(sio_port, 0x07, logical_device); |
| 1475 | if (sio_read(sio_port, 0x30) & 1) { |
| 1476 | rt_port = (sio_read(sio_port, 0x60) << 8) |
| 1477 | | sio_read(sio_port, 0x61); |
| 1478 | } |
| 1479 | |
| 1480 | if (rt_port == 0) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1481 | msg_perr("\nERROR: " |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1482 | "Super I/O runtime interface not available.\n"); |
| 1483 | } |
| 1484 | out: |
Uwe Hermann | 1432a60 | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1485 | OUTB(0xaa, sio_port); /* Disable configuration. */ |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1486 | return rt_port; |
| 1487 | } |
| 1488 | |
| 1489 | /** |
| 1490 | * Disable write protection on the Mitac 6513WU. WP# on the FWH is |
| 1491 | * connected to GP30 on the Super I/O, and TBL# is always high. |
| 1492 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1493 | static int board_mitac_6513wu(void) |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1494 | { |
| 1495 | struct pci_dev *dev; |
| 1496 | uint16_t rt_port; |
| 1497 | uint8_t val; |
| 1498 | |
| 1499 | dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */ |
| 1500 | if (!dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1501 | msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n"); |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1502 | return -1; |
| 1503 | } |
| 1504 | |
Uwe Hermann | 1432a60 | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1505 | rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa); |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1506 | if (rt_port == 0) |
| 1507 | return -1; |
| 1508 | |
| 1509 | /* Configure the GPIO pin. */ |
| 1510 | val = INB(rt_port + 0x33); /* GP30 config */ |
Uwe Hermann | 1432a60 | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1511 | val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */ |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1512 | OUTB(val, rt_port + 0x33); |
| 1513 | |
| 1514 | /* Disable write protection. */ |
| 1515 | val = INB(rt_port + 0x4d); /* GP3 values */ |
Uwe Hermann | 1432a60 | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1516 | val |= 0x01; /* Set GP30 high. */ |
Michael Gold | 6d52e47 | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1517 | OUTB(val, rt_port + 0x4d); |
| 1518 | |
| 1519 | return 0; |
| 1520 | } |
| 1521 | |
| 1522 | /** |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1523 | * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A |
Luc Verhaegen | 78e4e12 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1524 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1525 | static int board_asus_a7v8x(void) |
Luc Verhaegen | 78e4e12 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1526 | { |
| 1527 | uint16_t id, base; |
| 1528 | uint8_t tmp; |
| 1529 | |
| 1530 | /* find the IT8703F */ |
| 1531 | w836xx_ext_enter(0x2E); |
| 1532 | id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21); |
| 1533 | w836xx_ext_leave(0x2E); |
| 1534 | |
| 1535 | if (id != 0x8701) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1536 | msg_perr("\nERROR: IT8703F Super I/O not found.\n"); |
Luc Verhaegen | 78e4e12 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1537 | return -1; |
| 1538 | } |
| 1539 | |
| 1540 | /* Get the GP567 IO base */ |
| 1541 | w836xx_ext_enter(0x2E); |
| 1542 | sio_write(0x2E, 0x07, 0x0C); |
| 1543 | base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61); |
| 1544 | w836xx_ext_leave(0x2E); |
| 1545 | |
| 1546 | if (!base) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1547 | msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO" |
Luc Verhaegen | 78e4e12 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1548 | " Base.\n"); |
| 1549 | return -1; |
| 1550 | } |
| 1551 | |
| 1552 | /* Raise GP51. */ |
| 1553 | tmp = INB(base); |
| 1554 | tmp |= 0x02; |
| 1555 | OUTB(tmp, base); |
| 1556 | |
| 1557 | return 0; |
| 1558 | } |
| 1559 | |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1560 | /* |
| 1561 | * General routine for raising/dropping GPIO lines on the ITE IT8712F. |
| 1562 | * There is only some limited checking on the port numbers. |
| 1563 | */ |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1564 | static int it8712f_gpio_set(unsigned int line, int raise) |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1565 | { |
| 1566 | unsigned int port; |
| 1567 | uint16_t id, base; |
| 1568 | uint8_t tmp; |
| 1569 | |
| 1570 | port = line / 10; |
| 1571 | port--; |
| 1572 | line %= 10; |
| 1573 | |
| 1574 | /* Check line */ |
| 1575 | if ((port > 4) || /* also catches unsigned -1 */ |
| 1576 | ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1577 | msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line); |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1578 | return -1; |
| 1579 | } |
| 1580 | |
| 1581 | /* find the IT8712F */ |
| 1582 | enter_conf_mode_ite(0x2E); |
| 1583 | id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21); |
| 1584 | exit_conf_mode_ite(0x2E); |
| 1585 | |
| 1586 | if (id != 0x8712) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1587 | msg_perr("\nERROR: IT8712F Super I/O not found.\n"); |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1588 | return -1; |
| 1589 | } |
| 1590 | |
| 1591 | /* Get the GPIO base */ |
| 1592 | enter_conf_mode_ite(0x2E); |
| 1593 | sio_write(0x2E, 0x07, 0x07); |
| 1594 | base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63); |
| 1595 | exit_conf_mode_ite(0x2E); |
| 1596 | |
| 1597 | if (!base) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1598 | msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO" |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1599 | " Base.\n"); |
| 1600 | return -1; |
| 1601 | } |
| 1602 | |
| 1603 | /* set GPIO. */ |
| 1604 | tmp = INB(base + port); |
| 1605 | if (raise) |
| 1606 | tmp |= 1 << line; |
| 1607 | else |
| 1608 | tmp &= ~(1 << line); |
| 1609 | OUTB(tmp, base + port); |
| 1610 | |
| 1611 | return 0; |
| 1612 | } |
| 1613 | |
| 1614 | /** |
Russ Dill | bd622d1 | 2010-03-09 16:57:06 +0000 | [diff] [blame] | 1615 | * Suited for: |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1616 | * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F |
| 1617 | * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1618 | */ |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1619 | static int it8712f_gpio3_1_raise(void) |
Luc Verhaegen | 7227291 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 1620 | { |
| 1621 | return it8712f_gpio_set(32, 1); |
| 1622 | } |
| 1623 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1624 | #endif |
| 1625 | |
Luc Verhaegen | 78e4e12 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1626 | /** |
Uwe Hermann | d0e347d | 2009-10-06 13:00:00 +0000 | [diff] [blame] | 1627 | * Below is the list of boards which need a special "board enable" code in |
| 1628 | * flashrom before their ROM chip can be accessed/written to. |
| 1629 | * |
| 1630 | * NOTE: Please add boards that _don't_ need such enables or don't work yet |
| 1631 | * to the respective tables in print.c. Thanks! |
| 1632 | * |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1633 | * We use 2 sets of IDs here, you're free to choose which is which. This |
| 1634 | * is to provide a very high degree of certainty when matching a board on |
| 1635 | * the basis of subsystem/card IDs. As not every vendor handles |
| 1636 | * subsystem/card IDs in a sane manner. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1637 | * |
Luc Verhaegen | c521016 | 2009-04-20 12:38:17 +0000 | [diff] [blame] | 1638 | * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs |
Carl-Daniel Hailfinger | 7a788f5 | 2010-02-04 11:12:04 +0000 | [diff] [blame] | 1639 | * NULLed if they don't identify the board fully and if you can't use DMI. |
| 1640 | * But please take care to provide an as complete set of pci ids as possible; |
| 1641 | * autodetection is the preferred behaviour and we would like to make sure that |
| 1642 | * matches are unique. |
Mart Raudsepp | faa62fb | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1643 | * |
Michael Karcher | 6701ee8 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 1644 | * If PCI IDs are not sufficient for board matching, the match can be further |
| 1645 | * constrained by a string that has to be present in the DMI database for |
Uwe Hermann | 4e3d0b3 | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1646 | * the baseboard or the system entry. The pattern is matched by case sensitive |
Michael Karcher | 6701ee8 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 1647 | * substring match, unless it is anchored to the beginning (with a ^ in front) |
| 1648 | * or the end (with a $ at the end). Both anchors may be specified at the |
| 1649 | * same time to match the full field. |
| 1650 | * |
Carl-Daniel Hailfinger | 7a788f5 | 2010-02-04 11:12:04 +0000 | [diff] [blame] | 1651 | * When a board is matched through DMI, the first and second main PCI IDs |
| 1652 | * and the first subsystem PCI ID have to match as well. If you specify the |
| 1653 | * first subsystem ID as 0x0:0x0, the DMI matching code expects that the |
| 1654 | * subsystem ID of that device is indeed zero. |
| 1655 | * |
Luc Verhaegen | c521016 | 2009-04-20 12:38:17 +0000 | [diff] [blame] | 1656 | * The coreboot ids are used two fold. When running with a coreboot firmware, |
| 1657 | * the ids uniquely matches the coreboot board identification string. When a |
| 1658 | * legacy bios is installed and when autodetection is not possible, these ids |
| 1659 | * can be used to identify the board through the -m command line argument. |
| 1660 | * |
| 1661 | * When a board is identified through its coreboot ids (in both cases), the |
| 1662 | * main pci ids are still required to match, as a safeguard. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1663 | */ |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1664 | |
Uwe Hermann | deeebe2 | 2009-05-08 16:23:34 +0000 | [diff] [blame] | 1665 | /* Please keep this list alphabetically ordered by vendor/board name. */ |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1666 | const struct board_pciid_enable board_pciid_enables[] = { |
Uwe Hermann | 5ab8889 | 2009-06-21 20:50:22 +0000 | [diff] [blame] | 1667 | |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1668 | /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */ |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1669 | #if defined(__i386__) || defined(__x86_64__) |
Sean Nelson | c94746d | 2010-03-19 23:00:07 +0000 | [diff] [blame] | 1670 | {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1671 | {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise}, |
Michael Karcher | b4a3d1c | 2010-03-03 16:15:12 +0000 | [diff] [blame] | 1672 | {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise}, |
Sean Nelson | 92bc6bd | 2010-03-19 22:37:29 +0000 | [diff] [blame] | 1673 | {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower}, |
Michael Karcher | 8f10d24 | 2010-04-11 21:01:06 +0000 | [diff] [blame] | 1674 | {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise}, |
Michael Karcher | 98eff46 | 2010-03-24 22:55:56 +0000 | [diff] [blame] | 1675 | {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1676 | {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1677 | {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e}, |
Peter Lemenkov | 4073c09 | 2010-05-26 22:29:51 +0000 | [diff] [blame] | 1678 | {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1679 | {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x}, |
| 1680 | {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1681 | {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise}, |
Russ Dill | bd622d1 | 2010-03-09 16:57:06 +0000 | [diff] [blame] | 1682 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1683 | {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1684 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x}, |
Russ Dill | bd622d1 | 2010-03-09 16:57:06 +0000 | [diff] [blame] | 1685 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise}, |
James Lancaster | 998c9dc | 2010-03-19 22:39:24 +0000 | [diff] [blame] | 1686 | {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise}, |
Sean Nelson | 392e05a | 2010-03-19 22:58:15 +0000 | [diff] [blame] | 1687 | {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1688 | {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, |
Michael Karcher | 7af6cef | 2010-07-08 09:32:18 +0000 | [diff] [blame] | 1689 | {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e}, |
Michael Karcher | b2184c1 | 2010-03-07 16:42:55 +0000 | [diff] [blame] | 1690 | {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1691 | {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1692 | {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1693 | {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise}, |
Michael Karcher | 255a9e0 | 2010-03-19 22:52:00 +0000 | [diff] [blame] | 1694 | {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise}, |
Michael Karcher | 6499d5a | 2010-03-17 06:19:23 +0000 | [diff] [blame] | 1695 | {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1696 | {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise}, |
Michael Karcher | 87c9099 | 2010-07-24 11:03:48 +0000 | [diff] [blame] | 1697 | {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1698 | {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a}, |
| 1699 | {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise}, |
Michael Karcher | 72eeab5 | 2010-07-24 10:41:42 +0000 | [diff] [blame] | 1700 | {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1701 | {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise}, |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 1702 | {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1703 | {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e}, |
| 1704 | {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise}, |
| 1705 | {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1706 | {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1707 | {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise}, |
Arne Georg Gleditsch | b0bd386 | 2010-07-01 11:16:28 +0000 | [diff] [blame] | 1708 | {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable}, |
| 1709 | {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable}, |
Michael Karcher | e57957c | 2010-07-24 11:14:37 +0000 | [diff] [blame^] | 1710 | {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1711 | {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400}, |
Michael Karcher | 03b80e9 | 2010-03-07 16:32:32 +0000 | [diff] [blame] | 1712 | {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise}, |
Michael Karcher | 2ead2e2 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 1713 | {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise}, |
Luc Verhaegen | f63c436 | 2010-03-19 23:01:34 +0000 | [diff] [blame] | 1714 | {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1715 | {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455}, |
| 1716 | {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi}, |
Michael Karcher | 51cd0c9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1717 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1718 | {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e}, |
James Lancaster | 998c9dc | 2010-03-19 22:39:24 +0000 | [diff] [blame] | 1719 | {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1720 | {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1721 | {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1722 | {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v}, |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 1723 | {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1724 | {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v}, |
| 1725 | {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml}, |
Michael Karcher | 5f31ebe | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 1726 | {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1727 | {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise}, |
Michael Karcher | bcd80cd | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 1728 | {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e}, |
Michael Karcher | 5fdf270 | 2010-03-07 16:52:59 +0000 | [diff] [blame] | 1729 | {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise}, |
Michael Karcher | b3fe2fc | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 1730 | {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1731 | {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e}, |
Carl-Daniel Hailfinger | 76d4b37 | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 1732 | {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1733 | {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25}, |
Michael Karcher | 0647733 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1734 | {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1735 | {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL}, |
Daniel Brandt | 4ad4c74 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 1736 | {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e}, |
Peter Lemenkov | eb75ced | 2010-05-26 22:26:44 +0000 | [diff] [blame] | 1737 | {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e}, |
Michael Karcher | bcd2556 | 2010-06-12 17:27:44 +0000 | [diff] [blame] | 1738 | {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise}, |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1739 | {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise}, |
| 1740 | {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise}, |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1741 | #endif |
Michael Karcher | 0bdc092 | 2010-02-28 01:33:48 +0000 | [diff] [blame] | 1742 | { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */ |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1743 | }; |
| 1744 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1745 | /** |
Stefan Reinauer | e3f3e2e | 2008-01-18 15:33:10 +0000 | [diff] [blame] | 1746 | * Match boards on coreboot table gathered vendor and part name. |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1747 | * Require main PCI IDs to match too as extra safety. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1748 | */ |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1749 | static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1750 | const char *part) |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1751 | { |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1752 | const struct board_pciid_enable *board = board_pciid_enables; |
| 1753 | const struct board_pciid_enable *partmatch = NULL; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1754 | |
Uwe Hermann | a93045c | 2009-05-09 00:47:04 +0000 | [diff] [blame] | 1755 | for (; board->vendor_name; board++) { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1756 | if (vendor && (!board->lb_vendor |
| 1757 | || strcasecmp(board->lb_vendor, vendor))) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1758 | continue; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1759 | |
Peter Stuge | 0b9c5f3 | 2008-07-02 00:47:30 +0000 | [diff] [blame] | 1760 | if (!board->lb_part || strcasecmp(board->lb_part, part)) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1761 | continue; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1762 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1763 | if (!pci_dev_find(board->first_vendor, board->first_device)) |
| 1764 | continue; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1765 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1766 | if (board->second_vendor && |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1767 | !pci_dev_find(board->second_vendor, board->second_device)) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1768 | continue; |
Peter Stuge | 6b53fed | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 1769 | |
| 1770 | if (vendor) |
| 1771 | return board; |
| 1772 | |
| 1773 | if (partmatch) { |
| 1774 | /* a second entry has a matching part name */ |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1775 | msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part); |
| 1776 | msg_pinfo("At least vendors '%s' and '%s' match.\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1777 | partmatch->lb_vendor, board->lb_vendor); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1778 | msg_perr("Please use the full -m vendor:part syntax.\n"); |
Peter Stuge | 6b53fed | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 1779 | return NULL; |
| 1780 | } |
| 1781 | partmatch = board; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1782 | } |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1783 | |
Peter Stuge | 6b53fed | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 1784 | if (partmatch) |
| 1785 | return partmatch; |
| 1786 | |
Carl-Daniel Hailfinger | bc25f94 | 2009-07-30 13:30:17 +0000 | [diff] [blame] | 1787 | if (!partvendor_from_cbtable) { |
| 1788 | /* Only warn if the mainboard type was not gathered from the |
| 1789 | * coreboot table. If it was, the coreboot implementor is |
| 1790 | * expected to fix flashrom, too. |
| 1791 | */ |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1792 | msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n", |
Carl-Daniel Hailfinger | bc25f94 | 2009-07-30 13:30:17 +0000 | [diff] [blame] | 1793 | vendor, part); |
| 1794 | } |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1795 | return NULL; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1796 | } |
| 1797 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 1798 | /** |
| 1799 | * Match boards on PCI IDs and subsystem IDs. |
| 1800 | * Second set of IDs can be main only or missing completely. |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1801 | */ |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1802 | const static struct board_pciid_enable *board_match_pci_card_ids(void) |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1803 | { |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1804 | const struct board_pciid_enable *board = board_pciid_enables; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1805 | |
Uwe Hermann | a93045c | 2009-05-09 00:47:04 +0000 | [diff] [blame] | 1806 | for (; board->vendor_name; board++) { |
Michael Karcher | 2eab70d | 2010-02-04 10:58:50 +0000 | [diff] [blame] | 1807 | if ((!board->first_card_vendor || !board->first_card_device) && |
| 1808 | !board->dmi_pattern) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1809 | continue; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1810 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1811 | if (!pci_card_find(board->first_vendor, board->first_device, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1812 | board->first_card_vendor, |
| 1813 | board->first_card_device)) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1814 | continue; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1815 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1816 | if (board->second_vendor) { |
| 1817 | if (board->second_card_vendor) { |
| 1818 | if (!pci_card_find(board->second_vendor, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1819 | board->second_device, |
| 1820 | board->second_card_vendor, |
| 1821 | board->second_card_device)) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1822 | continue; |
| 1823 | } else { |
| 1824 | if (!pci_dev_find(board->second_vendor, |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1825 | board->second_device)) |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1826 | continue; |
| 1827 | } |
| 1828 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1829 | |
Michael Karcher | 6701ee8 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 1830 | if (board->dmi_pattern) { |
| 1831 | if (!has_dmi_support) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1832 | msg_perr("WARNING: Can't autodetect %s %s," |
Michael Karcher | 6701ee8 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 1833 | " DMI info unavailable.\n", |
| 1834 | board->vendor_name, board->board_name); |
| 1835 | continue; |
| 1836 | } else { |
| 1837 | if (!dmi_match(board->dmi_pattern)) |
| 1838 | continue; |
| 1839 | } |
| 1840 | } |
| 1841 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1842 | return board; |
| 1843 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1844 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1845 | return NULL; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1846 | } |
| 1847 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1848 | int board_flash_enable(const char *vendor, const char *part) |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1849 | { |
Carl-Daniel Hailfinger | ad3cc55 | 2010-07-03 11:02:10 +0000 | [diff] [blame] | 1850 | const struct board_pciid_enable *board = NULL; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1851 | int ret = 0; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1852 | |
Peter Stuge | 6b53fed | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 1853 | if (part) |
Stefan Reinauer | e3f3e2e | 2008-01-18 15:33:10 +0000 | [diff] [blame] | 1854 | board = board_match_coreboot_name(vendor, part); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1855 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1856 | if (!board) |
| 1857 | board = board_match_pci_card_ids(); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1858 | |
Michael Karcher | 0b9e2a7 | 2010-03-11 23:04:16 +0000 | [diff] [blame] | 1859 | if (board && board->status == NT) { |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1860 | if (!force_boardenable) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1861 | msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n" |
Michael Karcher | 7f0c3ec | 2010-03-07 22:29:28 +0000 | [diff] [blame] | 1862 | "code has not been tested, and thus will not not be executed by default.\n" |
| 1863 | "Depending on your hardware environment, erasing, writing or even probing\n" |
| 1864 | "can fail without running the board specific code.\n\n" |
| 1865 | "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n" |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1866 | "\"internal programmer\") for details.\n", |
Michael Karcher | 7f0c3ec | 2010-03-07 22:29:28 +0000 | [diff] [blame] | 1867 | board->vendor_name, board->board_name); |
| 1868 | board = NULL; |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1869 | } else { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1870 | msg_pinfo("NOTE: Running an untested board enable procedure.\n" |
Uwe Hermann | 4395970 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1871 | "Please report success/failure to flashrom@flashrom.org.\n"); |
| 1872 | } |
Michael Karcher | 7f0c3ec | 2010-03-07 22:29:28 +0000 | [diff] [blame] | 1873 | } |
| 1874 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1875 | if (board) { |
Luc Verhaegen | 93938c3 | 2010-01-20 14:45:03 +0000 | [diff] [blame] | 1876 | if (board->max_rom_decode_parallel) |
| 1877 | max_rom_decode.parallel = |
| 1878 | board->max_rom_decode_parallel * 1024; |
| 1879 | |
Uwe Hermann | b1bd3e8 | 2010-01-28 19:02:36 +0000 | [diff] [blame] | 1880 | if (board->enable != NULL) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1881 | msg_pinfo("Disabling flash write protection for " |
Uwe Hermann | b1bd3e8 | 2010-01-28 19:02:36 +0000 | [diff] [blame] | 1882 | "board \"%s %s\"... ", board->vendor_name, |
| 1883 | board->board_name); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1884 | |
Uwe Hermann | 36dec8b | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1885 | ret = board->enable(); |
Uwe Hermann | b1bd3e8 | 2010-01-28 19:02:36 +0000 | [diff] [blame] | 1886 | if (ret) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1887 | msg_pinfo("FAILED!\n"); |
Uwe Hermann | b1bd3e8 | 2010-01-28 19:02:36 +0000 | [diff] [blame] | 1888 | else |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1889 | msg_pinfo("OK.\n"); |
Uwe Hermann | b1bd3e8 | 2010-01-28 19:02:36 +0000 | [diff] [blame] | 1890 | } |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1891 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1892 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1893 | return ret; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1894 | } |