blob: ee7963e4e3c74424ebe1b3ad51ccf8fbeb255c74 [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Helge Wagnerdd73d832012-08-24 23:03:46 +00009 * Copyright (C) 2011, 2012 Stefan Tauner
Ollie Lho184a4042005-11-26 21:55:36 +000010 *
Uwe Hermannd1107642007-08-29 17:52:32 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000014 *
Uwe Hermannd1107642007-08-29 17:52:32 +000015 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
23 */
24
25/*
26 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000027 */
28
Lane Brooksd54958a2007-11-13 16:45:22 +000029#define _LARGEFILE64_SOURCE
30
Ollie Lhocbbf1252004-03-17 22:22:08 +000031#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000032#include <string.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000033#include <unistd.h>
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +000034#include <inttypes.h>
35#include <errno.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000036#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000037#include "programmer.h"
Patrick Georgi32508eb2012-07-20 20:35:14 +000038#include "hwaccess.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000039
Michael Karcher89bed6d2010-06-13 10:16:12 +000040#define NOT_DONE_YET 1
41
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +000042#if defined(__i386__) || defined(__x86_64__)
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000045{
46 uint8_t tmp;
47
Uwe Hermann372eeb52007-12-04 21:49:06 +000048 /*
49 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
50 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
51 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000052 tmp = pci_read_byte(dev, 0x47);
53 tmp |= 0x46;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000054 rpci_write_byte(dev, 0x47, tmp);
Luc Verhaegen6b141752007-05-20 16:16:13 +000055
56 return 0;
57}
58
Rudolf Marek23907d82012-02-07 21:29:48 +000059static int enable_flash_rdc_r8610(struct pci_dev *dev, const char *name)
60{
61 uint8_t tmp;
62
63 /* enable ROMCS for writes */
64 tmp = pci_read_byte(dev, 0x43);
65 tmp |= 0x80;
66 pci_write_byte(dev, 0x43, tmp);
67
68 /* read the bootstrapping register */
69 tmp = pci_read_byte(dev, 0x40) & 0x3;
70 switch (tmp) {
71 case 3:
72 internal_buses_supported = BUS_FWH;
73 break;
74 case 2:
75 internal_buses_supported = BUS_LPC;
76 break;
77 default:
78 internal_buses_supported = BUS_PARALLEL;
79 break;
80 }
81
82 return 0;
83}
84
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000085static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
86{
87 uint8_t tmp;
88
89 tmp = pci_read_byte(dev, 0xd0);
90 tmp |= 0xf8;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000091 rpci_write_byte(dev, 0xd0, tmp);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000092
93 return 0;
94}
95
96static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
97{
Stefan Taunere34e3e82013-01-01 00:06:51 +000098 #define SIS_MAPREG 0x40
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000099 uint8_t new, newer;
100
101 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
102 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000103 new = pci_read_byte(dev, SIS_MAPREG);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000104 new &= (~0x04); /* No idea why we clear bit 2. */
105 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000106 rpci_write_byte(dev, SIS_MAPREG, new);
107 newer = pci_read_byte(dev, SIS_MAPREG);
108 if (newer != new) { /* FIXME: share this with other code? */
109 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
110 SIS_MAPREG, new, name);
111 msg_pinfo("Stuck at 0x%02x.\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000112 return -1;
113 }
114 return 0;
115}
116
117static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
118{
119 struct pci_dev *sbdev;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000120
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000121 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
122 if (!sbdev)
123 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
124 if (!sbdev)
125 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
126 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000127 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000128 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +0000129 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000130 sbdev->vendor_id, sbdev->device_id,
131 sbdev->bus, sbdev->dev, sbdev->func);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000132 return sbdev;
133}
134
135static int enable_flash_sis501(struct pci_dev *dev, const char *name)
136{
137 uint8_t tmp;
138 int ret = 0;
139 struct pci_dev *sbdev;
140
141 sbdev = find_southbridge(dev->vendor_id, name);
142 if (!sbdev)
143 return -1;
144
145 ret = enable_flash_sis_mapping(sbdev, name);
146
147 tmp = sio_read(0x22, 0x80);
148 tmp &= (~0x20);
149 tmp |= 0x4;
150 sio_write(0x22, 0x80, tmp);
151
152 tmp = sio_read(0x22, 0x70);
153 tmp &= (~0x20);
154 tmp |= 0x4;
155 sio_write(0x22, 0x70, tmp);
156
157 return ret;
158}
159
160static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
161{
162 uint8_t tmp;
163 int ret = 0;
164 struct pci_dev *sbdev;
165
166 sbdev = find_southbridge(dev->vendor_id, name);
167 if (!sbdev)
168 return -1;
169
170 ret = enable_flash_sis_mapping(sbdev, name);
171
172 tmp = sio_read(0x22, 0x50);
173 tmp &= (~0x20);
174 tmp |= 0x4;
175 sio_write(0x22, 0x50, tmp);
176
177 return ret;
178}
179
Stefan Taunere34e3e82013-01-01 00:06:51 +0000180static int enable_flash_sis5x0(struct pci_dev *dev, const char *name, uint8_t dis_mask, uint8_t en_mask)
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000181{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000182 #define SIS_REG 0x45
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000183 uint8_t new, newer;
184 int ret = 0;
185 struct pci_dev *sbdev;
186
187 sbdev = find_southbridge(dev->vendor_id, name);
188 if (!sbdev)
189 return -1;
190
191 ret = enable_flash_sis_mapping(sbdev, name);
192
Stefan Taunere34e3e82013-01-01 00:06:51 +0000193 new = pci_read_byte(sbdev, SIS_REG);
194 new &= (~dis_mask);
195 new |= en_mask;
196 rpci_write_byte(sbdev, SIS_REG, new);
197 newer = pci_read_byte(sbdev, SIS_REG);
198 if (newer != new) { /* FIXME: share this with other code? */
199 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SIS_REG, new, name);
200 msg_pinfo("Stuck at 0x%02x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000201 ret = -1;
202 }
203
204 return ret;
205}
206
Stefan Taunere34e3e82013-01-01 00:06:51 +0000207static int enable_flash_sis530(struct pci_dev *dev, const char *name)
208{
209 return enable_flash_sis5x0(dev, name, 0x20, 0x04);
210}
211
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000212static int enable_flash_sis540(struct pci_dev *dev, const char *name)
213{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000214 return enable_flash_sis5x0(dev, name, 0x80, 0x40);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000215}
216
Uwe Hermann987942d2006-11-07 11:16:21 +0000217/* Datasheet:
218 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
219 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
220 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
221 * - Order Number: 290562-001
222 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000223static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000224{
225 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000226 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000227
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000228 internal_buses_supported = BUS_PARALLEL;
Maciej Pijankaa661e152009-12-08 17:26:24 +0000229
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000230 old = pci_read_word(dev, xbcs);
231
232 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000233 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000234 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000235 * Set bit 7: Extended BIOS Enable (PCI master accesses to
236 * FFF80000-FFFDFFFF are forwarded to ISA).
237 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
238 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
239 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
240 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
241 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
242 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
243 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000244 if (dev->device_id == 0x122e || dev->device_id == 0x7000
245 || dev->device_id == 0x1234)
246 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000247 else
248 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000249
250 if (new == old)
251 return 0;
252
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000253 rpci_write_word(dev, xbcs, new);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000254
Stefan Taunere34e3e82013-01-01 00:06:51 +0000255 if (pci_read_word(dev, xbcs) != new) { /* FIXME: share this with other code? */
256 msg_pinfo("Setting register 0x%04x to 0x%04x on %s failed (WARNING ONLY).\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000257 return -1;
258 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000259
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000260 return 0;
261}
262
Uwe Hermann372eeb52007-12-04 21:49:06 +0000263/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000264 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
265 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000266 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000267static int enable_flash_ich(struct pci_dev *dev, const char *name, uint8_t bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000268{
Stefan Taunerd5c4ab42011-09-09 12:46:32 +0000269 uint8_t old, new, wanted;
Stefan Reinauereb366472006-09-06 15:48:48 +0000270
Uwe Hermann372eeb52007-12-04 21:49:06 +0000271 /*
Stefan Reinauer62218c32012-08-26 02:35:13 +0000272 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, in Tunnel Creek it is even 32b, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000273 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000274 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000275 wanted = old = pci_read_byte(dev, bios_cntl);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000276
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000277 /*
278 * Quote from the 6 Series datasheet (Document Number: 324645-004):
279 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
280 * 1 = BIOS region SMM protection is enabled.
281 * The BIOS Region is not writable unless all processors are in SMM."
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000282 * In earlier chipsets this bit is reserved.
Stefan Reinauer62218c32012-08-26 02:35:13 +0000283 *
284 * Try to unset it in any case.
285 * It won't hurt and makes sense in some cases according to Stefan Reinauer.
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000286 */
Stefan Reinauer62218c32012-08-26 02:35:13 +0000287 wanted &= ~(1 << 5);
288
289 /* Set BIOS Write Enable */
290 wanted |= (1 << 0);
291
292 /* Only write the register if it's necessary */
293 if (wanted != old) {
294 rpci_write_byte(dev, bios_cntl, wanted);
295 new = pci_read_byte(dev, bios_cntl);
296 } else
297 new = old;
298
299 msg_pdbg("\nBIOS_CNTL = 0x%02x: ", new);
300 msg_pdbg("BIOS Lock Enable: %sabled, ", (new & (1 << 1)) ? "en" : "dis");
301 msg_pdbg("BIOS Write Enable: %sabled\n", (new & (1 << 0)) ? "en" : "dis");
302 if (new & (1 << 5))
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000303 msg_pwarn("Warning: BIOS region SMM protection is enabled!\n");
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000304
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000305
Stefan Reinauer62218c32012-08-26 02:35:13 +0000306 if (new != wanted)
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000307 msg_pwarn("Warning: Setting Bios Control at 0x%x from 0x%02x to 0x%02x on %s failed.\n"
Stefan Reinauer62218c32012-08-26 02:35:13 +0000308 "New value is 0x%02x.\n", bios_cntl, old, wanted, name, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000309
Stefan Reinauer62218c32012-08-26 02:35:13 +0000310 /* Return an error if we could not set the write enable */
311 if (!(new & (1 << 0)))
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000312 return -1;
Uwe Hermannffec5f32007-08-23 16:08:21 +0000313
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000314 return 0;
315}
316
Uwe Hermann372eeb52007-12-04 21:49:06 +0000317static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000318{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000319 /*
320 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
321 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
322 * FB_DEC_EN2.
323 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000324 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000325 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000326}
327
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000328static int enable_flash_ich_fwh_decode(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000329{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000330 uint32_t fwh_conf;
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000331 uint8_t fwh_sel1, fwh_sel2, fwh_dec_en_lo, fwh_dec_en_hi;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000332 int i, tmp;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000333 char *idsel = NULL;
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +0000334 int max_decode_fwh_idsel = 0, max_decode_fwh_decode = 0;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000335 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000336
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000337 /* Register map from ICH6 onwards. */
338 fwh_sel1 = 0xd0;
339 fwh_sel2 = 0xd4;
340 fwh_dec_en_lo = 0xd8;
341 fwh_dec_en_hi = 0xd9;
342
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000343 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000344 if (idsel && strlen(idsel)) {
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000345 uint64_t fwh_idsel_old, fwh_idsel;
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000346 errno = 0;
347 /* Base 16, nothing else makes sense. */
348 fwh_idsel = (uint64_t)strtoull(idsel, NULL, 16);
349 if (errno) {
350 msg_perr("Error: fwh_idsel= specified, but value could "
351 "not be converted.\n");
352 goto idsel_garbage_out;
353 }
354 if (fwh_idsel & 0xffff000000000000ULL) {
355 msg_perr("Error: fwh_idsel= specified, but value had "
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000356 "unused bits set.\n");
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000357 goto idsel_garbage_out;
358 }
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000359 fwh_idsel_old = pci_read_long(dev, fwh_sel1);
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000360 fwh_idsel_old <<= 16;
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000361 fwh_idsel_old |= pci_read_word(dev, fwh_sel2);
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000362 msg_pdbg("\nSetting IDSEL from 0x%012" PRIx64 " to "
363 "0x%012" PRIx64 " for top 16 MB.", fwh_idsel_old,
364 fwh_idsel);
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000365 rpci_write_long(dev, fwh_sel1, (fwh_idsel >> 16) & 0xffffffff);
366 rpci_write_word(dev, fwh_sel2, fwh_idsel & 0xffff);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000367 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000368 } else if (idsel) {
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000369 msg_perr("Error: fwh_idsel= specified, but no value given.\n");
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +0000370idsel_garbage_out:
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000371 free(idsel);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000372 return ERROR_FATAL;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000373 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000374 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000375
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000376 /* Ignore all legacy ranges below 1 MB.
377 * We currently only support flashing the chip which responds to
378 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
379 * have to be adjusted.
380 */
381 /* FWH_SEL1 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000382 fwh_conf = pci_read_long(dev, fwh_sel1);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000383 for (i = 7; i >= 0; i--) {
384 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000385 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000386 (0x1ff8 + i) * 0x80000,
387 (0x1ff0 + i) * 0x80000,
388 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000389 if ((tmp == 0) && contiguous) {
390 max_decode_fwh_idsel = (8 - i) * 0x80000;
391 } else {
392 contiguous = 0;
393 }
394 }
395 /* FWH_SEL2 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000396 fwh_conf = pci_read_word(dev, fwh_sel2);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000397 for (i = 3; i >= 0; i--) {
398 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000399 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000400 (0xff4 + i) * 0x100000,
401 (0xff0 + i) * 0x100000,
402 tmp);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000403 if ((tmp == 0) && contiguous) {
404 max_decode_fwh_idsel = (8 - i) * 0x100000;
405 } else {
406 contiguous = 0;
407 }
408 }
409 contiguous = 1;
410 /* FWH_DEC_EN1 */
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000411 fwh_conf = pci_read_byte(dev, fwh_dec_en_hi);
412 fwh_conf <<= 8;
413 fwh_conf |= pci_read_byte(dev, fwh_dec_en_lo);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000414 for (i = 7; i >= 0; i--) {
415 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000416 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000417 (0x1ff8 + i) * 0x80000,
418 (0x1ff0 + i) * 0x80000,
419 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000420 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000421 max_decode_fwh_decode = (8 - i) * 0x80000;
422 } else {
423 contiguous = 0;
424 }
425 }
426 for (i = 3; i >= 0; i--) {
427 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000428 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000429 (0xff4 + i) * 0x100000,
430 (0xff0 + i) * 0x100000,
431 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000432 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000433 max_decode_fwh_decode = (8 - i) * 0x100000;
434 } else {
435 contiguous = 0;
436 }
437 }
438 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000439 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000440
Kyösti Mälkki743babc2013-09-14 23:36:53 +0000441 return 0;
442}
443
444static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
445{
446 int err;
447
448 /* Configure FWH IDSEL decoder maps. */
449 if ((err = enable_flash_ich_fwh_decode(dev, name)) != 0)
450 return err;
451
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000452 /* If we're called by enable_flash_ich_dc_spi, it will override
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000453 * internal_buses_supported anyway.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000454 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000455 internal_buses_supported = BUS_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000456 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000457}
458
Adam Jurkowskie4984102009-12-21 15:30:46 +0000459static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
460{
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000461 uint16_t old, new;
462 int err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000463
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000464 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
465 return err;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000466
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000467 old = pci_read_byte(dev, 0xd9);
468 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
469 (old & 1) ? "en" : "dis");
470 new = old & ~1;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000471
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000472 if (new != old)
473 rpci_write_byte(dev, 0xd9, new);
Adam Jurkowskie4984102009-12-21 15:30:46 +0000474
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000475 internal_buses_supported = BUS_FWH;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000476 return 0;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000477}
478
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000479static int enable_flash_tunnelcreek(struct pci_dev *dev, const char *name)
480{
481 uint16_t old, new;
482 uint32_t tmp, bnt;
483 void *rcrb;
484 int ret;
485
486 /* Enable Flash Writes */
487 ret = enable_flash_ich(dev, name, 0xd8);
488 if (ret == ERROR_FATAL)
489 return ret;
490
491 /* Make sure BIOS prefetch mechanism is disabled */
492 old = pci_read_byte(dev, 0xd9);
493 msg_pdbg("BIOS Prefetch Enable: %sabled, ", (old & 1) ? "en" : "dis");
494 new = old & ~1;
495 if (new != old)
496 rpci_write_byte(dev, 0xd9, new);
497
498 /* Get physical address of Root Complex Register Block */
499 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
500 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
501
502 /* Map RCBA to virtual memory */
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000503 rcrb = rphysmap("ICH RCRB", tmp, 0x4000);
504 if (rcrb == ERROR_PTR)
Niklas Söderlund5d307202013-09-14 09:02:27 +0000505 return ERROR_FATAL;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000506
507 /* Test Boot BIOS Strap Status */
508 bnt = mmio_readl(rcrb + 0x3410);
509 if (bnt & 0x02) {
510 /* If strapped to LPC, no SPI initialization is required */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000511 internal_buses_supported = BUS_FWH;
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000512 return 0;
513 }
514
515 /* This adds BUS_SPI */
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +0000516 if (ich_init_spi(dev, tmp, rcrb, 7) != 0) {
517 if (!ret)
518 ret = ERROR_NONFATAL;
519 }
520
521 return ret;
522}
523
Uwe Hermann394131e2008-10-18 21:14:13 +0000524static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000525 enum ich_chipset ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000526{
Stefan Tauner50e7c602011-11-08 10:55:54 +0000527 int ret, ret_spi;
Michael Karchera4448d92010-07-22 18:04:15 +0000528 uint8_t bbs, buc;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000529 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000530 void *rcrb;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000531 const char *const *straps_names;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000532
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000533 static const char *const straps_names_EP80579[] = { "SPI", "reserved", "reserved", "LPC" };
534 static const char *const straps_names_ich7_nm10[] = { "reserved", "SPI", "PCI", "LPC" };
535 static const char *const straps_names_ich8910[] = { "SPI", "SPI", "PCI", "LPC" };
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000536 static const char *const straps_names_pch567[] = { "LPC", "reserved", "PCI", "SPI" };
Duncan Laurie90eb2262013-03-15 03:12:29 +0000537 static const char *const straps_names_pch8[] = { "LPC", "reserved", "reserved", "SPI" };
538 static const char *const straps_names_pch8_lp[] = { "SPI", "LPC", "unknown", "unknown" };
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000539 static const char *const straps_names_unknown[] = { "unknown", "unknown", "unknown", "unknown" };
540
541 switch (ich_generation) {
Stefan Taunera8d838d2011-11-06 23:51:09 +0000542 case CHIPSET_ICH7:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000543 /* EP80579 may need further changes, but this is the least
544 * intrusive way to get correct BOOT Strap printing without
545 * changing the rest of its code path). */
546 if (strcmp(name, "EP80579") == 0)
547 straps_names = straps_names_EP80579;
548 else
549 straps_names = straps_names_ich7_nm10;
550 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000551 case CHIPSET_ICH8:
552 case CHIPSET_ICH9:
553 case CHIPSET_ICH10:
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000554 straps_names = straps_names_ich8910;
555 break;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000556 case CHIPSET_5_SERIES_IBEX_PEAK:
557 case CHIPSET_6_SERIES_COUGAR_POINT:
Helge Wagnera0fce5f2012-07-24 16:33:55 +0000558 case CHIPSET_7_SERIES_PANTHER_POINT:
559 straps_names = straps_names_pch567;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000560 break;
Duncan Laurie90eb2262013-03-15 03:12:29 +0000561 case CHIPSET_8_SERIES_LYNX_POINT:
562 straps_names = straps_names_pch8;
563 break;
564 case CHIPSET_8_SERIES_LYNX_POINT_LP:
565 straps_names = straps_names_pch8_lp;
566 break;
567 case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet
568 straps_names = straps_names_unknown;
569 break;
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000570 default:
571 msg_gerr("%s: unknown ICH generation. Please report!\n",
572 __func__);
573 straps_names = straps_names_unknown;
574 break;
575 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000576
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000577 /* Enable Flash Writes */
578 ret = enable_flash_ich_dc(dev, name);
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +0000579 if (ret == ERROR_FATAL)
580 return ret;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000581
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000582 /* Get physical address of Root Complex Register Block */
583 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Paul Menzel018d4822011-10-21 12:33:07 +0000584 msg_pdbg("Root Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000585
586 /* Map RCBA to virtual memory */
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000587 rcrb = rphysmap("ICH RCRB", tmp, 0x4000);
588 if (rcrb == ERROR_PTR)
Niklas Söderlund5d307202013-09-14 09:02:27 +0000589 return ERROR_FATAL;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000590
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000591 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000592 msg_pdbg("GCS = 0x%x: ", gcs);
593 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000594 (gcs & 0x1) ? "en" : "dis");
Duncan Laurie90eb2262013-03-15 03:12:29 +0000595
596 switch (ich_generation) {
597 case CHIPSET_8_SERIES_LYNX_POINT_LP:
598 case CHIPSET_8_SERIES_WELLSBURG: // FIXME: check datasheet
599 /* Lynx Point LP uses a single bit for GCS */
600 bbs = (gcs >> 10) & 0x1;
601 break;
602 default:
603 /* Older chipsets use two bits for GCS */
604 bbs = (gcs >> 10) & 0x3;
605 break;
606 }
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000607 msg_pdbg("Boot BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000608
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000609 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000610 msg_pdbg("Top Swap : %s\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000611 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000612
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000613 /* It seems the ICH7 does not support SPI and LPC chips at the same
614 * time. At least not with our current code. So we prevent searching
615 * on ICH7 when the southbridge is strapped to LPC
616 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000617 internal_buses_supported = BUS_FWH;
Stefan Taunera8d838d2011-11-06 23:51:09 +0000618 if (ich_generation == CHIPSET_ICH7) {
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000619 if (bbs == 0x03) {
620 /* If strapped to LPC, no further SPI initialization is
621 * required. */
Michael Karchera4448d92010-07-22 18:04:15 +0000622 return ret;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000623 } else {
Michael Karchera4448d92010-07-22 18:04:15 +0000624 /* Disable LPC/FWH if strapped to PCI or SPI */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000625 internal_buses_supported = BUS_NONE;
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000626 }
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000627 }
628
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000629 /* This adds BUS_SPI */
Stefan Tauner50e7c602011-11-08 10:55:54 +0000630 ret_spi = ich_init_spi(dev, tmp, rcrb, ich_generation);
631 if (ret_spi == ERROR_FATAL)
632 return ret_spi;
633
634 if (ret || ret_spi)
635 ret = ERROR_NONFATAL;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000636
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000637 return ret;
638}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000639
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000640static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000641{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000642 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000643}
644
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000645static int enable_flash_ich8(struct pci_dev *dev, const char *name)
646{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000647 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000648}
649
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000650static int enable_flash_ich9(struct pci_dev *dev, const char *name)
651{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000652 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000653}
654
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000655static int enable_flash_ich10(struct pci_dev *dev, const char *name)
656{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000657 return enable_flash_ich_dc_spi(dev, name, CHIPSET_ICH10);
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000658}
659
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000660/* Ibex Peak aka. 5 series & 3400 series */
661static int enable_flash_pch5(struct pci_dev *dev, const char *name)
662{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000663 return enable_flash_ich_dc_spi(dev, name, CHIPSET_5_SERIES_IBEX_PEAK);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000664}
665
666/* Cougar Point aka. 6 series & c200 series */
667static int enable_flash_pch6(struct pci_dev *dev, const char *name)
668{
Stefan Taunera8d838d2011-11-06 23:51:09 +0000669 return enable_flash_ich_dc_spi(dev, name, CHIPSET_6_SERIES_COUGAR_POINT);
Stefan Taunerbd0c70a2011-08-27 21:19:56 +0000670}
671
Stefan Tauner2abab942012-04-27 20:41:23 +0000672/* Panther Point aka. 7 series */
673static int enable_flash_pch7(struct pci_dev *dev, const char *name)
674{
675 return enable_flash_ich_dc_spi(dev, name, CHIPSET_7_SERIES_PANTHER_POINT);
676}
677
678/* Lynx Point aka. 8 series */
679static int enable_flash_pch8(struct pci_dev *dev, const char *name)
680{
681 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT);
682}
683
Duncan Laurie90eb2262013-03-15 03:12:29 +0000684/* Lynx Point aka. 8 series low-power */
685static int enable_flash_pch8_lp(struct pci_dev *dev, const char *name)
686{
687 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_LYNX_POINT_LP);
688}
689
690/* Wellsburg (for Haswell-EP Xeons) */
691static int enable_flash_pch8_wb(struct pci_dev *dev, const char *name)
692{
693 return enable_flash_ich_dc_spi(dev, name, CHIPSET_8_SERIES_WELLSBURG);
694}
695
Michael Karcher89bed6d2010-06-13 10:16:12 +0000696static int via_no_byte_merge(struct pci_dev *dev, const char *name)
697{
698 uint8_t val;
699
700 val = pci_read_byte(dev, 0x71);
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000701 if (val & 0x40) {
Michael Karcher89bed6d2010-06-13 10:16:12 +0000702 msg_pdbg("Disabling byte merging\n");
703 val &= ~0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000704 rpci_write_byte(dev, 0x71, val);
Michael Karcher89bed6d2010-06-13 10:16:12 +0000705 }
706 return NOT_DONE_YET; /* need to find south bridge, too */
707}
708
Uwe Hermann372eeb52007-12-04 21:49:06 +0000709static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000710{
Ollie Lho184a4042005-11-26 21:55:36 +0000711 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000712
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000713 /* Enable ROM decode range (1MB) FFC00000 - FFFFFFFF. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000714 rpci_write_byte(dev, 0x41, 0x7f);
Bari Ari9477c4e2008-04-29 13:46:38 +0000715
Uwe Hermannffec5f32007-08-23 16:08:21 +0000716 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000717 val = pci_read_byte(dev, 0x40);
718 val |= 0x10;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000719 rpci_write_byte(dev, 0x40, val);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000720
721 if (pci_read_byte(dev, 0x40) != val) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +0000722 msg_pwarn("\nWarning: Failed to enable flash write on \"%s\"\n", name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000723 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000724 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000725
Helge Wagnerdd73d832012-08-24 23:03:46 +0000726 if (dev->device_id == 0x3227) { /* VT8237/VT8237R */
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000727 /* All memory cycles, not just ROM ones, go to LPC. */
728 val = pci_read_byte(dev, 0x59);
729 val &= ~0x80;
730 rpci_write_byte(dev, 0x59, val);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000731 }
732
Uwe Hermanna7e05482007-05-09 10:17:44 +0000733 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000734}
735
Helge Wagnerdd73d832012-08-24 23:03:46 +0000736static int enable_flash_vt_vx(struct pci_dev *dev, const char *name)
737{
738 struct pci_dev *south_north = pci_dev_find(0x1106, 0xa353);
739 if (south_north == NULL) {
740 msg_perr("Could not find South-North Module Interface Control device!\n");
741 return ERROR_FATAL;
742 }
743
744 msg_pdbg("Strapped to ");
745 if ((pci_read_byte(south_north, 0x56) & 0x01) == 0) {
746 msg_pdbg("LPC.\n");
747 return enable_flash_vt823x(dev, name);
748 }
749 msg_pdbg("SPI.\n");
750
751 uint32_t mmio_base;
752 void *mmio_base_physmapped;
753 uint32_t spi_cntl;
754 #define SPI_CNTL_LEN 0x08
755 uint32_t spi0_mm_base = 0;
756 switch(dev->device_id) {
757 case 0x8353: /* VX800/VX820 */
758 spi0_mm_base = pci_read_long(dev, 0xbc) << 8;
759 break;
760 case 0x8409: /* VX855/VX875 */
761 case 0x8410: /* VX900 */
762 mmio_base = pci_read_long(dev, 0xbc) << 8;
763 mmio_base_physmapped = physmap("VIA VX MMIO register", mmio_base, SPI_CNTL_LEN);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000764 if (mmio_base_physmapped == ERROR_PTR)
Helge Wagnerdd73d832012-08-24 23:03:46 +0000765 return ERROR_FATAL;
Helge Wagnerdd73d832012-08-24 23:03:46 +0000766
767 /* Offset 0 - Bit 0 holds SPI Bus0 Enable Bit. */
768 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x00;
769 if ((spi_cntl & 0x01) == 0) {
770 msg_pdbg ("SPI Bus0 disabled!\n");
771 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
772 return ERROR_FATAL;
773 }
774 /* Offset 1-3 has SPI Bus Memory Map Base Address: */
775 spi0_mm_base = spi_cntl & 0xFFFFFF00;
776
777 /* Offset 4 - Bit 0 holds SPI Bus1 Enable Bit. */
778 spi_cntl = mmio_readl(mmio_base_physmapped) + 0x04;
779 if ((spi_cntl & 0x01) == 1)
780 msg_pdbg2("SPI Bus1 is enabled too.\n");
781
782 physunmap(mmio_base_physmapped, SPI_CNTL_LEN);
783 break;
784 default:
785 msg_perr("%s: Unsupported chipset %x:%x!\n", __func__, dev->vendor_id, dev->device_id);
786 return ERROR_FATAL;
787 }
788
789 return via_init_spi(dev, spi0_mm_base);
790}
791
792static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
793{
794 return via_init_spi(dev, pci_read_long(dev, 0xbc) << 8);
795}
796
Uwe Hermann372eeb52007-12-04 21:49:06 +0000797static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000798{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000799 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000800
Uwe Hermann394131e2008-10-18 21:14:13 +0000801#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
802#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000803#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
804#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000805
Uwe Hermann394131e2008-10-18 21:14:13 +0000806#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
807#define ROM_WRITE_ENABLE (1 << 1)
808#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
809#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000810#define CS5530_ISA_MASTER (1 << 7)
811#define CS5530_ENABLE_SA2320 (1 << 2)
812#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000813
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000814 internal_buses_supported = BUS_PARALLEL;
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000815 /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
816 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000817 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
818 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000819 * Make the configured ROM areas writable.
820 */
821 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
822 reg8 |= LOWER_ROM_ADDRESS_RANGE;
823 reg8 |= UPPER_ROM_ADDRESS_RANGE;
824 reg8 |= ROM_WRITE_ENABLE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000825 rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000826
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000827 /* Set positive decode on ROM. */
828 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
829 reg8 |= BIOS_ROM_POSITIVE_DECODE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000830 rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000831
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000832 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
833 if (reg8 & CS5530_ISA_MASTER) {
834 /* We have A0-A23 available. */
835 max_rom_decode.parallel = 16 * 1024 * 1024;
836 } else {
837 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
838 if (reg8 & CS5530_ENABLE_SA2320) {
839 /* We have A0-19, A20-A23 available. */
840 max_rom_decode.parallel = 16 * 1024 * 1024;
841 } else if (reg8 & CS5530_ENABLE_SA20) {
842 /* We have A0-19, A20 available. */
843 max_rom_decode.parallel = 2 * 1024 * 1024;
844 } else {
845 /* A20 and above are not active. */
846 max_rom_decode.parallel = 1024 * 1024;
847 }
848 }
849
Ollie Lhocbbf1252004-03-17 22:22:08 +0000850 return 0;
851}
852
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000853/*
Mart Raudseppe1344da2008-02-08 10:10:57 +0000854 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000855 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000856 *
857 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
858 * To enable write to NOR Boot flash for the benefit of systems that have such
859 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000860 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000861static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000862{
Uwe Hermann394131e2008-10-18 21:14:13 +0000863#define MSR_RCONF_DEFAULT 0x1808
864#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000865
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000866 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000867
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000868 /* Geode only has a single core */
869 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000870 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000871
872 msr = rdmsr(MSR_RCONF_DEFAULT);
873 if ((msr.hi >> 24) != 0x22) {
874 msr.hi &= 0xfbffffff;
875 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000876 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000877
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000878 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000879 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000880 msr.lo |= 0x08;
881 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000882
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000883 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000884
Uwe Hermann394131e2008-10-18 21:14:13 +0000885#undef MSR_RCONF_DEFAULT
886#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000887 return 0;
888}
889
Uwe Hermann372eeb52007-12-04 21:49:06 +0000890static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000891{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000892 #define SC_REG 0x52
Ollie Lho184a4042005-11-26 21:55:36 +0000893 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000894
Stefan Taunere34e3e82013-01-01 00:06:51 +0000895 rpci_write_byte(dev, SC_REG, 0xee);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000896
Stefan Taunere34e3e82013-01-01 00:06:51 +0000897 new = pci_read_byte(dev, SC_REG);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000898
Stefan Taunere34e3e82013-01-01 00:06:51 +0000899 if (new != 0xee) { /* FIXME: share this with other code? */
900 msg_pinfo("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n", SC_REG, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000901 return -1;
902 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000903
Ollie Lhocbbf1252004-03-17 22:22:08 +0000904 return 0;
905}
906
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000907/* Works for AMD-768, AMD-8111, VIA VT82C586A/B, VIA VT82C596, VIA VT82C686A/B.
908 *
909 * ROM decode control register matrix
910 * AMD-768 AMD-8111 VT82C586A/B VT82C596 VT82C686A/B
911 * 7 FFC0_0000h–FFFF_FFFFh <- FFFE0000h-FFFEFFFFh <- <-
912 * 6 FFB0_0000h–FFBF_FFFFh <- FFF80000h-FFFDFFFFh <- <-
913 * 5 00E8... <- <- FFF00000h-FFF7FFFFh <-
914 */
915static int enable_flash_amd_via(struct pci_dev *dev, const char *name, uint8_t decode_val)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000916{
Stefan Taunere34e3e82013-01-01 00:06:51 +0000917 #define AMD_MAPREG 0x43
918 #define AMD_ENREG 0x40
Ollie Lho184a4042005-11-26 21:55:36 +0000919 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000920
Stefan Taunere34e3e82013-01-01 00:06:51 +0000921 old = pci_read_byte(dev, AMD_MAPREG);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000922 new = old | decode_val;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000923 if (new != old) {
Stefan Taunere34e3e82013-01-01 00:06:51 +0000924 rpci_write_byte(dev, AMD_MAPREG, new);
925 if (pci_read_byte(dev, AMD_MAPREG) != new) {
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000926 msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
Stefan Taunere34e3e82013-01-01 00:06:51 +0000927 AMD_MAPREG, new, name);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000928 } else
929 msg_pdbg("Changed ROM decode range to 0x%02x successfully.\n", new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000930 }
931
Uwe Hermann190f8492008-10-25 18:03:50 +0000932 /* Enable 'ROM write' bit. */
Stefan Taunere34e3e82013-01-01 00:06:51 +0000933 old = pci_read_byte(dev, AMD_ENREG);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000934 new = old | 0x01;
935 if (new == old)
936 return 0;
Stefan Taunere34e3e82013-01-01 00:06:51 +0000937 rpci_write_byte(dev, AMD_ENREG, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000938
Stefan Taunere34e3e82013-01-01 00:06:51 +0000939 if (pci_read_byte(dev, AMD_ENREG) != new) {
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000940 msg_pwarn("Setting register 0x%x to 0x%02x on %s failed (WARNING ONLY).\n",
Stefan Taunere34e3e82013-01-01 00:06:51 +0000941 AMD_ENREG, new, name);
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000942 return ERROR_NONFATAL;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000943 }
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000944 msg_pdbg2("Set ROM enable bit successfully.\n");
Uwe Hermannffec5f32007-08-23 16:08:21 +0000945
Ollie Lhocbbf1252004-03-17 22:22:08 +0000946 return 0;
947}
948
Stefan Tauner6c67f1c2013-09-12 08:38:23 +0000949static int enable_flash_amd_768_8111(struct pci_dev *dev, const char *name)
950{
951 /* Enable decoding of 0xFFB00000 to 0xFFFFFFFF (5 MB). */
952 max_rom_decode.lpc = 5 * 1024 * 1024;
953 return enable_flash_amd_via(dev, name, 0xC0);
954}
955
956static int enable_flash_vt82c586(struct pci_dev *dev, const char *name)
957{
958 /* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (512 kB) */
959 max_rom_decode.parallel = 512 * 1024;
960 return enable_flash_amd_via(dev, name, 0xC0);
961}
962
963/* Works for VT82C686A/B too. */
964static int enable_flash_vt82c596(struct pci_dev *dev, const char *name)
965{
966 /* Enable decoding of 0xFFF80000 to 0xFFFFFFFF. (1 MB) */
967 max_rom_decode.parallel = 1024 * 1024;
968 return enable_flash_amd_via(dev, name, 0xE0);
969}
970
Marc Jones3af487d2008-10-15 17:50:29 +0000971static int enable_flash_sb600(struct pci_dev *dev, const char *name)
972{
Michael Karcherb05b9e12010-07-22 18:04:19 +0000973 uint32_t prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000974 uint8_t reg;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000975 int ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000976
Jason Wanga3f04be2008-11-28 21:36:51 +0000977 /* Clear ROM protect 0-3. */
978 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000979 prot = pci_read_long(dev, reg);
980 /* No protection flags for this region?*/
981 if ((prot & 0x3) == 0)
982 continue;
Mathias Krause9fbdc032011-01-01 10:54:09 +0000983 msg_pinfo("SB600 %s%sprotected from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000984 (prot & 0x1) ? "write " : "",
985 (prot & 0x2) ? "read " : "",
986 (prot & 0xfffff800),
987 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000988 prot &= 0xfffffffc;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000989 rpci_write_byte(dev, reg, prot);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000990 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000991 if (prot & 0x3)
Mathias Krause9fbdc032011-01-01 10:54:09 +0000992 msg_perr("SB600 %s%sunprotect failed from 0x%08x to 0x%08x\n",
Uwe Hermann91f4afa2011-07-28 08:13:25 +0000993 (prot & 0x1) ? "write " : "",
994 (prot & 0x2) ? "read " : "",
995 (prot & 0xfffff800),
996 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Jason Wanga3f04be2008-11-28 21:36:51 +0000997 }
998
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000999 internal_buses_supported = BUS_LPC | BUS_FWH;
Michael Karcherb05b9e12010-07-22 18:04:19 +00001000
1001 ret = sb600_probe_spi(dev);
Jason Wanga3f04be2008-11-28 21:36:51 +00001002
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001003 /* Read ROM strap override register. */
1004 OUTB(0x8f, 0xcd6);
1005 reg = INB(0xcd7);
1006 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +00001007 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001008 if (reg & 0x02) {
1009 switch ((reg & 0x0c) >> 2) {
1010 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +00001011 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001012 break;
1013 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +00001014 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001015 break;
1016 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +00001017 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001018 break;
1019 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +00001020 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001021 break;
1022 }
1023 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001024 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001025
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001026 /* Force enable SPI ROM in SB600 PM register.
1027 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +00001028 * But how can we know which ROM we are going to handle? So we have
1029 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001030 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
1031 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +00001032 */
1033 /*
Jason Wanga3f04be2008-11-28 21:36:51 +00001034 OUTB(0x8f, 0xcd6);
1035 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +00001036 */
Marc Jones3af487d2008-10-15 17:50:29 +00001037
Michael Karcherb05b9e12010-07-22 18:04:19 +00001038 return ret;
Marc Jones3af487d2008-10-15 17:50:29 +00001039}
1040
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001041/* sets bit 0 in 0x6d */
1042static int enable_flash_nvidia_common(struct pci_dev *dev, const char *name)
1043{
1044 uint8_t old, new;
1045
1046 old = pci_read_byte(dev, 0x6d);
1047 new = old | 0x01;
1048 if (new == old)
1049 return 0;
1050
1051 rpci_write_byte(dev, 0x6d, new);
1052 if (pci_read_byte(dev, 0x6d) != new) {
1053 msg_pinfo("Setting register 0x6d to 0x%02x on %s failed.\n", new, name);
1054 return 1;
1055 }
1056 return 0;
1057}
1058
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001059static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
1060{
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001061 rpci_write_byte(dev, 0x92, 0);
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001062 if (enable_flash_nvidia_common(dev, name))
1063 return ERROR_NONFATAL;
1064 else
1065 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001066}
1067
Uwe Hermann372eeb52007-12-04 21:49:06 +00001068static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +00001069{
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001070 uint32_t segctrl;
1071 uint8_t reg, old, new;
1072 unsigned int err = 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001073
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001074 /* 0x8A is special: it is a single byte and only one nibble is touched. */
1075 reg = 0x8A;
1076 segctrl = pci_read_byte(dev, reg);
1077 if ((segctrl & 0x3) != 0x0) {
1078 if ((segctrl & 0xC) != 0x0) {
1079 msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1080 err++;
1081 } else {
1082 msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1083 rpci_write_byte(dev, reg, segctrl & 0xF0);
1084
1085 segctrl = pci_read_byte(dev, reg);
1086 if ((segctrl & 0x3) != 0x0) {
1087 msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%x).\n",
1088 reg, segctrl);
1089 err++;
1090 } else
1091 msg_pdbg("OK\n");
1092 }
Jonathan Kollasch9ce498e2011-08-06 12:45:21 +00001093 }
1094
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001095 for (reg = 0x8C; reg <= 0x94; reg += 4) {
1096 segctrl = pci_read_long(dev, reg);
1097 if ((segctrl & 0x33333333) == 0x00000000) {
1098 /* reads and writes are unlocked */
1099 continue;
1100 }
1101 if ((segctrl & 0xCCCCCCCC) != 0x00000000) {
1102 msg_pinfo("Can not unlock existing protection in register 0x%02x.\n", reg);
1103 err++;
1104 continue;
1105 }
1106 msg_pdbg("Unlocking protection in register 0x%02x... ", reg);
1107 rpci_write_long(dev, reg, 0x00000000);
1108
1109 segctrl = pci_read_long(dev, reg);
1110 if ((segctrl & 0x33333333) != 0x00000000) {
1111 msg_pinfo("Could not unlock protection in register 0x%02x (new value: 0x%08x).\n",
1112 reg, segctrl);
1113 err++;
1114 } else
1115 msg_pdbg("OK\n");
1116 }
1117
1118 if (err > 0) {
1119 msg_pinfo("%d locks could not be disabled, disabling writes (reads may also fail).\n", err);
1120 programmer_may_write = 0;
1121 }
1122
1123 reg = 0x88;
1124 old = pci_read_byte(dev, reg);
1125 new = old | 0xC0;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001126 if (new != old) {
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001127 rpci_write_byte(dev, reg, new);
Stefan Taunere34e3e82013-01-01 00:06:51 +00001128 if (pci_read_byte(dev, reg) != new) { /* FIXME: share this with other code? */
1129 msg_pinfo("Setting register 0x%02x to 0x%02x on %s failed.\n", reg, new, name);
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001130 err++;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001131 }
1132 }
Yinghai Lu952dfce2005-07-06 17:13:46 +00001133
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001134 if (enable_flash_nvidia_common(dev, name))
Jonathan Kollaschc8190002012-09-04 03:55:04 +00001135 err++;
1136
1137 if (err > 0)
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001138 return ERROR_NONFATAL;
1139 else
Uwe Hermanna7e05482007-05-09 10:17:44 +00001140 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001141}
1142
Joshua Roys85835d82010-09-15 14:47:56 +00001143static int enable_flash_osb4(struct pci_dev *dev, const char *name)
1144{
1145 uint8_t tmp;
1146
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001147 internal_buses_supported = BUS_PARALLEL;
Joshua Roys85835d82010-09-15 14:47:56 +00001148
1149 tmp = INB(0xc06);
1150 tmp |= 0x1;
1151 OUTB(tmp, 0xc06);
1152
1153 tmp = INB(0xc6f);
1154 tmp |= 0x40;
1155 OUTB(tmp, 0xc6f);
1156
1157 return 0;
1158}
1159
Uwe Hermann372eeb52007-12-04 21:49:06 +00001160/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
1161static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +00001162{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001163 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001164 struct pci_dev *smbusdev;
1165
Uwe Hermann372eeb52007-12-04 21:49:06 +00001166 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +00001167 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001168
Uwe Hermanna7e05482007-05-09 10:17:44 +00001169 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001170 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Tadas Slotkus0e3f1cf2011-09-06 18:49:31 +00001171 return ERROR_FATAL;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001172 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001173
Uwe Hermann372eeb52007-12-04 21:49:06 +00001174 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001175 tmp = pci_read_byte(smbusdev, 0x79);
1176 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001177 rpci_write_byte(smbusdev, 0x79, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001178
Uwe Hermann372eeb52007-12-04 21:49:06 +00001179 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001180 tmp = pci_read_byte(dev, 0x48);
1181 tmp |= 0x21;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001182 rpci_write_byte(dev, 0x48, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001183
Uwe Hermann372eeb52007-12-04 21:49:06 +00001184 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +00001185 tmp = INB(0xc6f);
1186 OUTB(tmp, 0xeb);
1187 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001188 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001189 OUTB(tmp, 0xc6f);
1190 OUTB(tmp, 0xeb);
1191 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001192
1193 return 0;
1194}
1195
Uwe Hermann372eeb52007-12-04 21:49:06 +00001196static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001197{
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001198 uint8_t val;
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001199 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001200
Uwe Hermann372eeb52007-12-04 21:49:06 +00001201 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001202 val = pci_read_byte(dev, 0x88);
1203 val |= 0xff; /* 256K */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001204 rpci_write_byte(dev, 0x88, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001205 val = pci_read_byte(dev, 0x8c);
1206 val |= 0xff; /* 1M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001207 rpci_write_byte(dev, 0x8c, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001208 wordval = pci_read_word(dev, 0x90);
1209 wordval |= 0x7fff; /* 16M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001210 rpci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001211
Stefan Taunerb66ba1e2012-09-04 01:49:49 +00001212 if (enable_flash_nvidia_common(dev, name))
1213 return ERROR_NONFATAL;
1214 else
Uwe Hermanna7e05482007-05-09 10:17:44 +00001215 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001216}
1217
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001218/*
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001219 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
1220 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1221 * code provided in enable_flash_mcp6x_7x_common.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001222 */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001223static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001224{
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001225 int ret = 0, want_spi = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001226 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001227
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001228 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1229
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001230 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001231 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001232 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001233 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001234
Michael Karchercfa674f2010-02-25 11:38:23 +00001235 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001236 case 0x0:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001237 ret = enable_flash_mcp55(dev, name);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001238 internal_buses_supported = BUS_LPC;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001239 msg_pdbg("Flash bus type is LPC\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001240 break;
1241 case 0x2:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001242 want_spi = 1;
1243 /* SPI is added in mcp6x_spi_init if it works.
1244 * Do we really want to disable LPC in this case?
1245 */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001246 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001247 msg_pdbg("Flash bus type is SPI\n");
Stefan Tauner25b5a592011-07-13 20:48:54 +00001248 msg_pinfo("SPI on this chipset is WIP. Please report any "
1249 "success or failure by mailing us the verbose "
1250 "output to flashrom@flashrom.org, thanks!\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001251 break;
1252 default:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001253 /* Should not happen. */
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +00001254 internal_buses_supported = BUS_NONE;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001255 msg_pdbg("Flash bus type is unknown (none)\n");
1256 msg_pinfo("Something went wrong with bus type detection.\n");
1257 goto out_msg;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001258 break;
1259 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001260
1261 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001262#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001263 val |= (1 << 6);
1264 val &= ~(1 << 5);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001265 rpci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001266#endif
1267
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001268 if (mcp6x_spi_init(want_spi))
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001269 ret = 1;
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001270
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001271out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001272 msg_pinfo("Please send the output of \"flashrom -V\" to "
Paul Menzelab6328f2010-10-08 11:03:02 +00001273 "flashrom@flashrom.org with\n"
1274 "your board name: flashrom -V as the subject to help us "
1275 "finish support for your\n"
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001276 "chipset. Thanks.\n");
1277
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001278 return ret;
1279}
1280
Uwe Hermann372eeb52007-12-04 21:49:06 +00001281static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001282{
Michael Karchercfa674f2010-02-25 11:38:23 +00001283 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001284
Uwe Hermanne823ee02007-06-05 15:02:18 +00001285 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001286 val = pci_read_byte(dev, 0x41);
1287 val |= 0x0e;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001288 rpci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001289
Michael Karchercfa674f2010-02-25 11:38:23 +00001290 val = pci_read_byte(dev, 0x43);
1291 val |= (1 << 4);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +00001292 rpci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001293
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001294 return 0;
1295}
1296
Uwe Hermann48ec1b12010-08-08 17:01:18 +00001297/*
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001298 * Usually on the x86 architectures (and on other PC-like platforms like some
1299 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1300 * Elan SC520 only a small piece of the system flash is mapped there, but the
1301 * complete flash is mapped somewhere below 1G. The position can be determined
1302 * by the BOOTCS PAR register.
1303 */
1304static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1305{
1306 int i, bootcs_found = 0;
1307 uint32_t parx = 0;
1308 void *mmcr;
1309
1310 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001311 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Niklas Söderlund5d307202013-09-14 09:02:27 +00001312 if (mmcr == ERROR_PTR)
1313 return ERROR_FATAL;
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001314
1315 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1316 * BOOTCS region (PARx[31:29] = 100b)e
1317 */
1318 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001319 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001320 if ((parx >> 29) == 4) {
1321 bootcs_found = 1;
1322 break; /* BOOTCS found */
1323 }
1324 }
1325
1326 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1327 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1328 */
1329 if (bootcs_found) {
1330 if (parx & (1 << 25)) {
1331 parx &= (1 << 14) - 1; /* Mask [13:0] */
1332 flashbase = parx << 16;
1333 } else {
1334 parx &= (1 << 18) - 1; /* Mask [17:0] */
1335 flashbase = parx << 12;
1336 }
1337 } else {
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001338 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. "
Carl-Daniel Hailfinger082c8b52011-08-15 19:54:20 +00001339 "Assuming flash at 4G.\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001340 }
1341
1342 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001343 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001344 return 0;
1345}
1346
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001347#endif
1348
Idwer Vollering326a0602011-06-18 18:45:41 +00001349/* Please keep this list numerically sorted by vendor/device ID. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001350const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001351#if defined(__i386__) || defined(__x86_64__)
Idwer Vollering326a0602011-06-18 18:45:41 +00001352 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001353 {0x1002, 0x438d, OK, "AMD", "SB600", enable_flash_sb600},
Paul Menzelac427b22012-02-16 21:07:07 +00001354 {0x1002, 0x439d, OK, "AMD", "SB7x0/SB8x0/SB9x0", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001355 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
Idwer Vollering326a0602011-06-18 18:45:41 +00001356 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
1357 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
1358 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
Stefan Tauner6c67f1c2013-09-12 08:38:23 +00001359 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd_768_8111},
1360 {0x1022, 0x7468, OK, "AMD", "AMD-8111", enable_flash_amd_768_8111},
Stefan Tauner463dd692013-08-08 12:00:19 +00001361 {0x1022, 0x780e, OK, "AMD", "FCH", enable_flash_sb600},
Idwer Vollering326a0602011-06-18 18:45:41 +00001362 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1363 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
Paul Menzel018d4822011-10-21 12:33:07 +00001364 {0x1039, 0x0530, OK, "SiS", "530", enable_flash_sis530},
Idwer Vollering326a0602011-06-18 18:45:41 +00001365 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1366 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1367 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1368 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1369 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1370 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001371 {0x1039, 0x0646, OK, "SiS", "645DX", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001372 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
Stefan Taunere34e3e82013-01-01 00:06:51 +00001373 {0x1039, 0x0650, OK, "SiS", "650", enable_flash_sis540},
Stefan Tauner716e0982011-07-25 20:38:52 +00001374 {0x1039, 0x0651, OK, "SiS", "651", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001375 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1376 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
Paul Menzelac427b22012-02-16 21:07:07 +00001377 {0x1039, 0x0730, OK, "SiS", "730", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001378 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1379 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1380 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1381 {0x1039, 0x0741, OK, "SiS", "741", enable_flash_sis540},
1382 {0x1039, 0x0745, OK, "SiS", "745", enable_flash_sis540},
1383 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1384 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
Stefan Tauner2abab942012-04-27 20:41:23 +00001385 {0x1039, 0x0755, OK, "SiS", "755", enable_flash_sis540},
Idwer Vollering326a0602011-06-18 18:45:41 +00001386 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1387 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1388 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1389 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
1390 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1391 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1392 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001393 {0x10b9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
Stefan Taunerd06d9412011-06-12 19:47:55 +00001394 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001395 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1396 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Stefan Taunerd06d9412011-06-12 19:47:55 +00001397 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
1398 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001399 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001400 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
Stefan Taunera9cbbac2011-08-07 13:17:20 +00001401 {0x10de, 0x0260, OK, "NVIDIA", "MCP51", enable_flash_ck804},
Uwe Hermannb0039912009-05-07 13:24:49 +00001402 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1403 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1404 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1405 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001406 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1407 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1408 * Until we have PCI device class matching or some fallback mechanism,
1409 * this is needed to get flashrom working on Tyan S2915 and maybe other
1410 * dual-MCP55 boards.
1411 */
1412#if 0
1413 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1414#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001415 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1416 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1417 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1418 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1419 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1420 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Paul Menzelac427b22012-02-16 21:07:07 +00001421 {0x10de, 0x03e0, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001422 {0x10de, 0x03e1, OK, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001423 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1424 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1425 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1426 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1427 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1428 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
Stefan Taunere34e3e82013-01-01 00:06:51 +00001429 {0x10de, 0x075c, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzel018d4822011-10-21 12:33:07 +00001430 {0x10de, 0x075d, OK, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
Paul Menzelac427b22012-02-16 21:07:07 +00001431 {0x10de, 0x07d7, OK, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1432 {0x10de, 0x0aac, OK, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001433 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1434 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1435 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Stefan Tauner0554ca52013-07-25 22:54:25 +00001436 {0x10de, 0x0d80, NT, "NVIDIA", "MCP89", enable_flash_mcp6x_7x},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001437 /* VIA northbridges */
1438 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1439 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1440 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001441 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
Paul Menzelac427b22012-02-16 21:07:07 +00001442 {0x1106, 0x0691, OK, "VIA", "VT82C69x", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001443 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1444 /* VIA southbridges */
Stefan Tauner6c67f1c2013-09-12 08:38:23 +00001445 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_vt82c586},
1446 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_vt82c596},
1447 {0x1106, 0x0686, OK, "VIA", "VT82C686A/B", enable_flash_vt82c596},
Paul Menzel018d4822011-10-21 12:33:07 +00001448 {0x1106, 0x3074, OK, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001449 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001450 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001451 {0x1106, 0x3227, OK, "VIA", "VT8237(R)", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001452 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1453 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Idwer Vollering326a0602011-06-18 18:45:41 +00001454 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
1455 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
Helge Wagnerdd73d832012-08-24 23:03:46 +00001456 {0x1106, 0x8353, NT, "VIA", "VX800/VX820", enable_flash_vt_vx},
1457 {0x1106, 0x8409, NT, "VIA", "VX855/VX875", enable_flash_vt_vx},
1458 {0x1106, 0x8410, NT, "VIA", "VX900", enable_flash_vt_vx},
Idwer Vollering326a0602011-06-18 18:45:41 +00001459 {0x1166, 0x0200, OK, "Broadcom", "OSB4", enable_flash_osb4},
1460 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Rudolf Marek23907d82012-02-07 21:29:48 +00001461 {0x17f3, 0x6030, OK, "RDC", "R8610/R3210", enable_flash_rdc_r8610},
Idwer Vollering326a0602011-06-18 18:45:41 +00001462 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
1463 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
Paul Menzel018d4822011-10-21 12:33:07 +00001464 {0x8086, 0x1c44, OK, "Intel", "Z68", enable_flash_pch6},
1465 {0x8086, 0x1c46, OK, "Intel", "P67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001466 {0x8086, 0x1c47, NT, "Intel", "UM67", enable_flash_pch6},
1467 {0x8086, 0x1c49, NT, "Intel", "HM65", enable_flash_pch6},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001468 {0x8086, 0x1c4a, OK, "Intel", "H67", enable_flash_pch6},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001469 {0x8086, 0x1c4b, NT, "Intel", "HM67", enable_flash_pch6},
1470 {0x8086, 0x1c4c, NT, "Intel", "Q65", enable_flash_pch6},
1471 {0x8086, 0x1c4d, NT, "Intel", "QS67", enable_flash_pch6},
1472 {0x8086, 0x1c4e, NT, "Intel", "Q67", enable_flash_pch6},
1473 {0x8086, 0x1c4f, NT, "Intel", "QM67", enable_flash_pch6},
1474 {0x8086, 0x1c50, NT, "Intel", "B65", enable_flash_pch6},
1475 {0x8086, 0x1c52, NT, "Intel", "C202", enable_flash_pch6},
1476 {0x8086, 0x1c54, NT, "Intel", "C204", enable_flash_pch6},
1477 {0x8086, 0x1c56, NT, "Intel", "C206", enable_flash_pch6},
Stefan Tauner2abab942012-04-27 20:41:23 +00001478 {0x8086, 0x1c5c, OK, "Intel", "H61", enable_flash_pch6},
Paul Menzelac427b22012-02-16 21:07:07 +00001479 {0x8086, 0x1d40, OK, "Intel", "X79", enable_flash_pch6},
Stefan Taunereb582572012-09-21 12:52:50 +00001480 {0x8086, 0x1d41, OK, "Intel", "X79", enable_flash_pch6},
Stefan Taunerd7d423b2012-10-20 09:13:16 +00001481 {0x8086, 0x1e44, OK, "Intel", "Z77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001482 {0x8086, 0x1e46, NT, "Intel", "Z75", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001483 {0x8086, 0x1e47, NT, "Intel", "Q77", enable_flash_pch7},
1484 {0x8086, 0x1e48, NT, "Intel", "Q75", enable_flash_pch7},
Stefan Tauner0554ca52013-07-25 22:54:25 +00001485 {0x8086, 0x1e49, OK, "Intel", "B75", enable_flash_pch7},
1486 {0x8086, 0x1e4a, OK, "Intel", "H77", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001487 {0x8086, 0x1e53, NT, "Intel", "C216", enable_flash_pch7},
Helge Wagnera0fce5f2012-07-24 16:33:55 +00001488 {0x8086, 0x1e55, OK, "Intel", "QM77", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001489 {0x8086, 0x1e56, NT, "Intel", "QS77", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001490 {0x8086, 0x1e57, NT, "Intel", "HM77", enable_flash_pch7},
1491 {0x8086, 0x1e58, NT, "Intel", "UM77", enable_flash_pch7},
1492 {0x8086, 0x1e59, NT, "Intel", "HM76", enable_flash_pch7},
1493 {0x8086, 0x1e5d, NT, "Intel", "HM75", enable_flash_pch7},
1494 {0x8086, 0x1e5e, NT, "Intel", "HM70", enable_flash_pch7},
Stefan Taunereb582572012-09-21 12:52:50 +00001495 {0x8086, 0x1e5f, NT, "Intel", "NM70", enable_flash_pch7},
Stefan Tauner2abab942012-04-27 20:41:23 +00001496 {0x8086, 0x2310, NT, "Intel", "DH89xxCC", enable_flash_pch7},
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001497 {0x8086, 0x2390, NT, "Intel", "Coleto Creek", enable_flash_pch7},
Idwer Vollering326a0602011-06-18 18:45:41 +00001498 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
1499 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
1500 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1501 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001502 {0x8086, 0x2450, NT, "Intel", "C-ICH", enable_flash_ich_4e},
Idwer Vollering326a0602011-06-18 18:45:41 +00001503 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
1504 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
1505 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1506 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1507 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
1508 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1509 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1510 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001511 {0x8086, 0x2642, NT, "Intel", "ICH6W/ICH6RW", enable_flash_ich_dc},
Idwer Vollering326a0602011-06-18 18:45:41 +00001512 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1513 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1514 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1515 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1516 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
1517 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
1518 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
1519 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1520 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1521 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
1522 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
1523 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
1524 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1525 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
1526 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
1527 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1528 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
1529 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001530 {0x8086, 0x3a10, NT, "Intel", "ICH10R Engineering Sample", enable_flash_ich10},
Idwer Vollering326a0602011-06-18 18:45:41 +00001531 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1532 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
1533 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1534 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001535 {0x8086, 0x3a1e, NT, "Intel", "ICH10 Engineering Sample", enable_flash_ich10},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001536 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_pch5},
1537 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_pch5},
1538 {0x8086, 0x3b02, NT, "Intel", "P55", enable_flash_pch5},
1539 {0x8086, 0x3b03, NT, "Intel", "PM55", enable_flash_pch5},
Sylvain "ythier" Hitier3093f8f2011-09-03 11:22:27 +00001540 {0x8086, 0x3b06, OK, "Intel", "H55", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001541 {0x8086, 0x3b07, OK, "Intel", "QM57", enable_flash_pch5},
1542 {0x8086, 0x3b08, NT, "Intel", "H57", enable_flash_pch5},
1543 {0x8086, 0x3b09, NT, "Intel", "HM55", enable_flash_pch5},
1544 {0x8086, 0x3b0a, NT, "Intel", "Q57", enable_flash_pch5},
1545 {0x8086, 0x3b0b, NT, "Intel", "HM57", enable_flash_pch5},
1546 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_pch5},
1547 {0x8086, 0x3b0e, NT, "Intel", "B55", enable_flash_pch5},
1548 {0x8086, 0x3b0f, OK, "Intel", "QS57", enable_flash_pch5},
1549 {0x8086, 0x3b12, NT, "Intel", "3400", enable_flash_pch5},
Stefan Taunerd94d25d2012-07-28 03:17:15 +00001550 {0x8086, 0x3b14, OK, "Intel", "3420", enable_flash_pch5},
Stefan Taunerbd0c70a2011-08-27 21:19:56 +00001551 {0x8086, 0x3b16, NT, "Intel", "3450", enable_flash_pch5},
1552 {0x8086, 0x3b1e, NT, "Intel", "B55", enable_flash_pch5},
Idwer Vollering326a0602011-06-18 18:45:41 +00001553 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
1554 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1555 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1556 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Idwer Vollering570dcc72011-06-18 18:45:50 +00001557 {0x8086, 0x8119, OK, "Intel", "SCH Poulsbo", enable_flash_poulsbo},
Ingo Feldschmiddadc0a62011-09-07 19:18:25 +00001558 {0x8086, 0x8186, OK, "Intel", "Atom E6xx(T)/Tunnel Creek", enable_flash_tunnelcreek},
Stefan Tauner2abab942012-04-27 20:41:23 +00001559 {0x8086, 0x8c40, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001560 {0x8086, 0x8c41, NT, "Intel", "Lynx Point Mobile Engineering Sample", enable_flash_pch8},
1561 {0x8086, 0x8c42, NT, "Intel", "Lynx Point Desktop Engineering Sample", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001562 {0x8086, 0x8c43, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001563 {0x8086, 0x8c44, NT, "Intel", "Z87", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001564 {0x8086, 0x8c45, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001565 {0x8086, 0x8c46, NT, "Intel", "Z85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001566 {0x8086, 0x8c47, NT, "Intel", "Lynx Point", enable_flash_pch8},
1567 {0x8086, 0x8c48, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001568 {0x8086, 0x8c49, NT, "Intel", "HM86", enable_flash_pch8},
Stefan Taunerdbac46c2013-08-13 22:10:41 +00001569 {0x8086, 0x8c4a, OK, "Intel", "H87", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001570 {0x8086, 0x8c4b, NT, "Intel", "HM87", enable_flash_pch8},
1571 {0x8086, 0x8c4c, NT, "Intel", "Q85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001572 {0x8086, 0x8c4d, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001573 {0x8086, 0x8c4e, NT, "Intel", "Q87", enable_flash_pch8},
1574 {0x8086, 0x8c4f, NT, "Intel", "QM87", enable_flash_pch8},
1575 {0x8086, 0x8c50, NT, "Intel", "B85", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001576 {0x8086, 0x8c51, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001577 {0x8086, 0x8c52, NT, "Intel", "C222", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001578 {0x8086, 0x8c53, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001579 {0x8086, 0x8c54, NT, "Intel", "C224", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001580 {0x8086, 0x8c55, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001581 {0x8086, 0x8c56, NT, "Intel", "C226", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001582 {0x8086, 0x8c57, NT, "Intel", "Lynx Point", enable_flash_pch8},
1583 {0x8086, 0x8c58, NT, "Intel", "Lynx Point", enable_flash_pch8},
1584 {0x8086, 0x8c59, NT, "Intel", "Lynx Point", enable_flash_pch8},
1585 {0x8086, 0x8c5a, NT, "Intel", "Lynx Point", enable_flash_pch8},
1586 {0x8086, 0x8c5b, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001587 {0x8086, 0x8c5c, NT, "Intel", "H81", enable_flash_pch8},
Stefan Tauner2abab942012-04-27 20:41:23 +00001588 {0x8086, 0x8c5d, NT, "Intel", "Lynx Point", enable_flash_pch8},
1589 {0x8086, 0x8c5e, NT, "Intel", "Lynx Point", enable_flash_pch8},
1590 {0x8086, 0x8c5f, NT, "Intel", "Lynx Point", enable_flash_pch8},
Duncan Laurie90eb2262013-03-15 03:12:29 +00001591 {0x8086, 0x9c41, NT, "Intel", "Lynx Point LP Engineering Sample", enable_flash_pch8_lp},
1592 {0x8086, 0x9c43, NT, "Intel", "Lynx Point LP Premium", enable_flash_pch8_lp},
1593 {0x8086, 0x9c45, NT, "Intel", "Lynx Point LP Mainstream", enable_flash_pch8_lp},
1594 {0x8086, 0x9c47, NT, "Intel", "Lynx Point LP Value", enable_flash_pch8_lp},
1595 {0x8086, 0x8d40, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1596 {0x8086, 0x8d41, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1597 {0x8086, 0x8d42, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1598 {0x8086, 0x8d43, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1599 {0x8086, 0x8d44, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1600 {0x8086, 0x8d45, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1601 {0x8086, 0x8d46, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1602 {0x8086, 0x8d47, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1603 {0x8086, 0x8d48, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1604 {0x8086, 0x8d49, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1605 {0x8086, 0x8d4a, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1606 {0x8086, 0x8d4b, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1607 {0x8086, 0x8d4c, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1608 {0x8086, 0x8d4d, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1609 {0x8086, 0x8d4e, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1610 {0x8086, 0x8d4f, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1611 {0x8086, 0x8d50, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1612 {0x8086, 0x8d51, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1613 {0x8086, 0x8d52, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1614 {0x8086, 0x8d53, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1615 {0x8086, 0x8d54, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1616 {0x8086, 0x8d55, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1617 {0x8086, 0x8d56, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1618 {0x8086, 0x8d57, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1619 {0x8086, 0x8d58, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1620 {0x8086, 0x8d59, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1621 {0x8086, 0x8d5a, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1622 {0x8086, 0x8d5b, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1623 {0x8086, 0x8d5c, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1624 {0x8086, 0x8d5d, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1625 {0x8086, 0x8d5e, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
1626 {0x8086, 0x8d5f, NT, "Intel", "Wellsburg", enable_flash_pch8_wb},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001627#endif
Carl-Daniel Hailfinger1c6d2ff2012-08-27 00:44:42 +00001628 {0},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001629};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001630
Uwe Hermanna7e05482007-05-09 10:17:44 +00001631int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001632{
Peter Huewe73f8ec82011-01-24 19:15:51 +00001633 struct pci_dev *dev = NULL;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001634 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001635 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001636
Uwe Hermann372eeb52007-12-04 21:49:06 +00001637 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001638 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1639 dev = pci_dev_find(chipset_enables[i].vendor_id,
1640 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001641 if (!dev)
1642 continue;
1643 if (ret != -2) {
Stefan Taunerc6fa32d2013-01-04 22:54:07 +00001644 msg_pwarn("Warning: unexpected second chipset match: "
Paul Menzelab6328f2010-10-08 11:03:02 +00001645 "\"%s %s\"\n"
1646 "ignoring, please report lspci and board URL "
1647 "to flashrom@flashrom.org\n"
Stefan Reinauerbf282b12011-03-29 21:41:41 +00001648 "with \'CHIPSET: your board name\' in the "
Paul Menzelab6328f2010-10-08 11:03:02 +00001649 "subject line.\n",
Michael Karcher89bed6d2010-06-13 10:16:12 +00001650 chipset_enables[i].vendor_name,
1651 chipset_enables[i].device_name);
1652 continue;
1653 }
Stefan Taunerec8c2482011-07-21 19:59:34 +00001654 msg_pinfo("Found chipset \"%s %s\"",
1655 chipset_enables[i].vendor_name,
1656 chipset_enables[i].device_name);
Stefan Tauner716e0982011-07-25 20:38:52 +00001657 msg_pdbg(" with PCI ID %04x:%04x",
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001658 chipset_enables[i].vendor_id,
1659 chipset_enables[i].device_id);
Stefan Taunerec8c2482011-07-21 19:59:34 +00001660 msg_pinfo(". ");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001661
Stefan Taunerec8c2482011-07-21 19:59:34 +00001662 if (chipset_enables[i].status == NT) {
1663 msg_pinfo("\nThis chipset is marked as untested. If "
1664 "you are using an up-to-date version\nof "
Stefan Tauner2abab942012-04-27 20:41:23 +00001665 "flashrom *and* were (not) able to "
1666 "successfully update your firmware with it,\n"
1667 "then please email a report to "
1668 "flashrom@flashrom.org including a verbose "
1669 "(-V) log.\nThank you!\n");
Stefan Taunerec8c2482011-07-21 19:59:34 +00001670 }
1671 msg_pinfo("Enabling flash write... ");
Uwe Hermann05fab752009-05-16 23:42:17 +00001672 ret = chipset_enables[i].doit(dev,
1673 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001674 if (ret == NOT_DONE_YET) {
1675 ret = -2;
1676 msg_pinfo("OK - searching further chips.\n");
1677 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001678 msg_pinfo("FAILED!\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001679 else if (ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001680 msg_pinfo("OK.\n");
Uwe Hermann91f4afa2011-07-28 08:13:25 +00001681 else if (ret == ERROR_NONFATAL)
Michael Karchera4448d92010-07-22 18:04:15 +00001682 msg_pinfo("PROBLEMS, continuing anyway\n");
Tadas Slotkusad470342011-09-03 17:15:00 +00001683 if (ret == ERROR_FATAL) {
1684 msg_perr("FATAL ERROR!\n");
1685 return ret;
1686 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001687 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001688
Uwe Hermanna7e05482007-05-09 10:17:44 +00001689 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001690}