blob: 7d731c396e564e4e0f2cb603ad341c0598b37976 [file] [log] [blame]
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
Carl-Daniel Hailfinger92242622007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000027#include <string.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000028#include "flash.h"
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000029
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000031/*
Uwe Hermannffec5f32007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000033 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000034/* Enter extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000036{
Andriy Gapon65c1b862008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000039}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000040
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000041/* Leave extended functions */
Peter Stuge9d9399c2009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000043{
Andriy Gapon65c1b862008-05-22 13:22:45 +000044 OUTB(0xAA, port);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000045}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000046
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000049{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000052}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000053
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000055{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000058}
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000059
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
Luc Verhaegen7977f4e2007-05-04 04:47:04 +000061{
Ronald G. Minnichfa496922007-10-12 21:22:40 +000062 uint8_t tmp;
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000063
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
Mondrian Nuessleaef1c7c2007-05-03 10:09:23 +000067}
68
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
Uwe Hermann43959702010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
Sean Nelson316a29f2010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
Carl-Daniel Hailfinger14e100c2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
Uwe Hermannffec5f32007-08-23 16:08:21 +000098/**
Michael Karcherb3fe2fc2010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000133{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
Michael Karcherb3fe2fc2010-05-24 16:03:57 +0000135}
136
137/**
Uwe Hermannffec5f32007-08-23 16:08:21 +0000138 * Winbond W83627HF: Raise GPIO24.
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000139 *
140 * Suited for:
Uwe Hermannffec5f32007-08-23 16:08:21 +0000141 * - Agami Aruma
142 * - IWILL DK8-HTX
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000143 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000144static int w83627hf_gpio24_raise(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000145{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000146 w836xx_ext_enter(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000147
Uwe Hermann372eeb52007-12-04 21:49:06 +0000148 /* Is this the W83627HF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000149 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000150 msg_perr("\nERROR: W83627HF: Wrong ID: 0x%02X.\n",
151 sio_read(port, 0x20));
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000152 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000153 return -1;
154 }
155
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000156 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000157 sio_mask(port, 0x2B, 0x10, 0x10);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000158
Uwe Hermann372eeb52007-12-04 21:49:06 +0000159 /* Select logical device 8: GPIO port 2 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000160 sio_write(port, 0x07, 0x08);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000161
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000162 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
163 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
164 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
165 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
Luc Verhaegen7977f4e2007-05-04 04:47:04 +0000166
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000167 w836xx_ext_leave(port);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000168
169 return 0;
170}
171
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000172static int w83627hf_gpio24_raise_2e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000173{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000174 return w83627hf_gpio24_raise(0x2e);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000175}
176
177/**
178 * Winbond W83627THF: GPIO 4, bit 4
179 *
180 * Suited for:
Peter Stugecce26822008-07-21 17:48:40 +0000181 * - MSI K8T Neo2-F
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000182 * - MSI K8N-NEO3
183 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000184static int w83627thf_gpio4_4_raise(uint16_t port)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000185{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000186 w836xx_ext_enter(port);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000187
188 /* Is this the W83627THF? */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000189 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000190 msg_perr("\nERROR: W83627THF: Wrong ID: 0x%02X.\n",
191 sio_read(port, 0x20));
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000192 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000193 return -1;
194 }
195
196 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
197
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000198 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
199 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
200 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
201 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
202 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000203
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000204 w836xx_ext_leave(port);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000205
206 return 0;
207}
208
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000209static int w83627thf_gpio4_4_raise_2e(void)
Peter Stugecce26822008-07-21 17:48:40 +0000210{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000211 return w83627thf_gpio4_4_raise(0x2e);
Peter Stugecce26822008-07-21 17:48:40 +0000212}
213
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000214static int w83627thf_gpio4_4_raise_4e(void)
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000215{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000216 return w83627thf_gpio4_4_raise(0x4e);
Ronald G. Minnichfa496922007-10-12 21:22:40 +0000217}
Uwe Hermann372eeb52007-12-04 21:49:06 +0000218
Uwe Hermannffec5f32007-08-23 16:08:21 +0000219/**
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000220 * w83627: Enable MEMW# and set ROM size to max.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000221 */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000222static void w836xx_memw_enable(uint16_t port)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000223{
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000224 w836xx_ext_enter(port);
225 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000226 /* Enable MEMW# and set ROM size select to max. (4M). */
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000227 sio_mask(port, 0x24, 0x28, 0x28);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000228 }
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000229 w836xx_ext_leave(port);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000230}
231
232/**
Luc Verhaegen73d21192009-12-23 00:54:26 +0000233 * Suited for:
234 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
235 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
236 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
237 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
238 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000239 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000240static int w836xx_memw_enable_2e(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000241{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000242 w836xx_memw_enable(0x2E);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000243
Luc Verhaegen73d21192009-12-23 00:54:26 +0000244 return 0;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000245}
246
Luc Verhaegen21f54962010-01-20 14:45:07 +0000247/**
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000248 * Suited for:
249 * - Termtek TK-3370 (rev. 2.5b)
250 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000251static int w836xx_memw_enable_4e(void)
Daniel Brandt4ad4c742010-03-21 13:36:20 +0000252{
253 w836xx_memw_enable(0x4E);
254
255 return 0;
256}
257
258/**
Luc Verhaegen21f54962010-01-20 14:45:07 +0000259 *
260 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000261static int it8705f_write_enable(uint8_t port)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000262{
263 enter_conf_mode_ite(port);
264 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
265 exit_conf_mode_ite(port);
266
267 return 0;
268}
269
270/**
271 * Suited for:
272 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
273 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
274 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
275 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
276 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
277 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
278 *
Uwe Hermann43959702010-03-13 17:28:29 +0000279 * The SIS950 Super I/O probably requires the same flash write enable.
Luc Verhaegen21f54962010-01-20 14:45:07 +0000280 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000281static int it8705f_write_enable_2e(void)
Luc Verhaegen21f54962010-01-20 14:45:07 +0000282{
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000283 return it8705f_write_enable(0x2e);
Luc Verhaegen21f54962010-01-20 14:45:07 +0000284}
Luc Verhaegen73d21192009-12-23 00:54:26 +0000285
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000286static int pc87360_gpio_set(uint8_t gpio, int raise)
287{
288 static const int bankbase[] = {0, 4, 8, 10, 12};
289 int gpio_bank = gpio / 8;
290 int gpio_pin = gpio % 8;
291 uint16_t baseport;
Uwe Hermann43959702010-03-13 17:28:29 +0000292 uint8_t id, val;
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000293
Uwe Hermann43959702010-03-13 17:28:29 +0000294 if (gpio_bank > 4) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000295 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000296 return -1;
297 }
298
299 id = sio_read(0x2E, 0x20);
Uwe Hermann43959702010-03-13 17:28:29 +0000300 if (id != 0xE1) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000301 msg_perr("PC87360: unexpected ID %02x\n", id);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000302 return -1;
303 }
304
Uwe Hermann43959702010-03-13 17:28:29 +0000305 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000306 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
Uwe Hermann43959702010-03-13 17:28:29 +0000307 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000308 msg_perr("PC87360: invalid GPIO base address %04x\n",
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000309 baseport);
310 return -1;
311 }
312 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
Uwe Hermann43959702010-03-13 17:28:29 +0000313 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000314 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
315
316 val = INB(baseport + bankbase[gpio_bank]);
Uwe Hermann43959702010-03-13 17:28:29 +0000317 if (raise)
Michael Karcher5fbd18d2010-02-27 18:35:54 +0000318 val |= 1 << gpio_pin;
319 else
320 val &= ~(1 << gpio_pin);
321 OUTB(val, baseport + bankbase[gpio_bank]);
322
323 return 0;
324}
325
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000326/**
327 * VT823x: Set one of the GPIO pins.
328 */
Luc Verhaegen73d21192009-12-23 00:54:26 +0000329static int via_vt823x_gpio_set(uint8_t gpio, int raise)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000330{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000331 struct pci_dev *dev;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000332 uint16_t base;
David Bartleyf58d3642009-12-09 07:53:01 +0000333 uint8_t val, bit, offset;
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000334
Luc Verhaegen73d21192009-12-23 00:54:26 +0000335 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
336 switch (dev->device_id) {
337 case 0x3177: /* VT8235 */
338 case 0x3227: /* VT8237R */
339 case 0x3337: /* VT8237A */
340 break;
341 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000342 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
Luc Verhaegen73d21192009-12-23 00:54:26 +0000343 return -1;
344 }
345
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000346 if ((gpio >= 12) && (gpio <= 15)) {
347 /* GPIO12-15 -> output */
348 val = pci_read_byte(dev, 0xE4);
349 val |= 0x10;
350 pci_write_byte(dev, 0xE4, val);
351 } else if (gpio == 9) {
352 /* GPIO9 -> Output */
353 val = pci_read_byte(dev, 0xE4);
354 val |= 0x20;
355 pci_write_byte(dev, 0xE4, val);
David Bartleyf58d3642009-12-09 07:53:01 +0000356 } else if (gpio == 5) {
357 val = pci_read_byte(dev, 0xE4);
358 val |= 0x01;
359 pci_write_byte(dev, 0xE4, val);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000360 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +0000361 msg_perr("\nERROR: "
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000362 "VT823x GPIO%02d is not implemented.\n", gpio);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000363 return -1;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000364 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000365
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000366 /* We need the I/O Base Address for this board's flash enable. */
367 base = pci_read_word(dev, 0x88) & 0xff80;
368
David Bartleyf58d3642009-12-09 07:53:01 +0000369 offset = 0x4C + gpio / 8;
370 bit = 0x01 << (gpio % 8);
371
372 val = INB(base + offset);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000373 if (raise)
374 val |= bit;
375 else
376 val &= ~bit;
David Bartleyf58d3642009-12-09 07:53:01 +0000377 OUTB(val, base + offset);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000378
Uwe Hermanna7e05482007-05-09 10:17:44 +0000379 return 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000380}
381
Uwe Hermannffec5f32007-08-23 16:08:21 +0000382/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000383 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000384 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000385static int via_vt823x_gpio5_raise(void)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000386{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000387 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
388 return via_vt823x_gpio_set(5, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000389}
390
391/**
Michael Karcherbcd25562010-06-12 17:27:44 +0000392 * Suited for VIA EPIA EK & N & NL.
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000393 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000394static int via_vt823x_gpio9_raise(void)
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000395{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000396 return via_vt823x_gpio_set(9, 1);
Jon Harrison2eeff4e2009-06-19 13:53:59 +0000397}
398
399/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000400 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
Luc Verhaegen73d21192009-12-23 00:54:26 +0000401 *
402 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
403 * lowered there.
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000404 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000405static int via_vt823x_gpio15_raise(void)
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000406{
Luc Verhaegen73d21192009-12-23 00:54:26 +0000407 return via_vt823x_gpio_set(15, 1);
408}
409
410/**
411 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
412 *
413 * Suited for:
414 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
415 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
416 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000417static int board_msi_kt4v(void)
Luc Verhaegen73d21192009-12-23 00:54:26 +0000418{
419 int ret;
420
421 ret = via_vt823x_gpio_set(12, 1);
Luc Verhaegenadd6d9b2009-05-09 14:26:04 +0000422 w836xx_memw_enable(0x2E);
Luc Verhaegen97866082008-02-09 02:03:06 +0000423
Luc Verhaegen73d21192009-12-23 00:54:26 +0000424 return ret;
Luc Verhaegen97866082008-02-09 02:03:06 +0000425}
426
427/**
Luc Verhaegen6b141752007-05-20 16:16:13 +0000428 * Suited for ASUS P5A.
429 *
430 * This is rather nasty code, but there's no way to do this cleanly.
431 * We're basically talking to some unknown device on SMBus, my guess
432 * is that it is the Winbond W83781D that lives near the DIP BIOS.
433 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000434static int board_asus_p5a(void)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000435{
436 uint8_t tmp;
437 int i;
438
439#define ASUSP5A_LOOP 5000
440
Andriy Gapon65c1b862008-05-22 13:22:45 +0000441 OUTB(0x00, 0xE807);
442 OUTB(0xEF, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000443
Andriy Gapon65c1b862008-05-22 13:22:45 +0000444 OUTB(0xFF, 0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000445
446 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000447 OUTB(0xE1, 0xFF);
448 if (INB(0xE800) & 0x04)
Luc Verhaegen6b141752007-05-20 16:16:13 +0000449 break;
450 }
451
452 if (i == ASUSP5A_LOOP) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000453 msg_perr("Unable to contact device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000454 return -1;
455 }
456
Andriy Gapon65c1b862008-05-22 13:22:45 +0000457 OUTB(0x20, 0xE801);
458 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000459
Andriy Gapon65c1b862008-05-22 13:22:45 +0000460 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000461
462 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000463 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000464 if (tmp & 0x70)
465 break;
466 }
467
468 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000469 msg_perr("Failed to read device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000470 return -1;
471 }
472
Andriy Gapon65c1b862008-05-22 13:22:45 +0000473 tmp = INB(0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000474 tmp &= ~0x02;
475
Andriy Gapon65c1b862008-05-22 13:22:45 +0000476 OUTB(0x00, 0xE807);
477 OUTB(0xEE, 0xE803);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000478
Andriy Gapon65c1b862008-05-22 13:22:45 +0000479 OUTB(tmp, 0xE804);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000480
Andriy Gapon65c1b862008-05-22 13:22:45 +0000481 OUTB(0xFF, 0xE800);
482 OUTB(0xE1, 0xFF);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000483
Andriy Gapon65c1b862008-05-22 13:22:45 +0000484 OUTB(0x20, 0xE801);
485 OUTB(0x20, 0xE1);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000486
Andriy Gapon65c1b862008-05-22 13:22:45 +0000487 OUTB(0xFF, 0xE802);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000488
489 for (i = 0; i < ASUSP5A_LOOP; i++) {
Andriy Gapon65c1b862008-05-22 13:22:45 +0000490 tmp = INB(0xE800);
Luc Verhaegen6b141752007-05-20 16:16:13 +0000491 if (tmp & 0x70)
492 break;
493 }
494
495 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000496 msg_perr("Failed to write to device.\n");
Luc Verhaegen6b141752007-05-20 16:16:13 +0000497 return -1;
498 }
499
500 return 0;
501}
502
Luc Verhaegena7e30502009-12-09 11:39:02 +0000503/*
504 * Set GPIO lines in the Broadcom HT-1000 southbridge.
505 *
506 * It's not a Super I/O but it uses the same index/data port method.
507 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000508static int board_hp_dl145_g3_enable(void)
Luc Verhaegena7e30502009-12-09 11:39:02 +0000509{
510 /* GPIO 0 reg from PM regs */
511 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
512 sio_mask(0xcd6, 0x44, 0x24, 0x24);
513
514 return 0;
515}
516
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000517static int board_ibm_x3455(void)
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000518{
Luc Verhaegena7e30502009-12-09 11:39:02 +0000519 /* raise gpio13 */
Carl-Daniel Hailfinger500b4232009-06-01 21:30:42 +0000520 sio_mask(0xcd6, 0x45, 0x20, 0x20);
Stefan Reinauer1c283f42007-06-05 12:51:52 +0000521
522 return 0;
523}
524
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000525/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000526 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000527 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000528static int board_shuttle_fn25(void)
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000529{
530 struct pci_dev *dev;
531
532 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
533 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000534 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
Luc Verhaegen20fdce12009-10-21 12:05:50 +0000535 return -1;
536 }
537
538 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
539 pci_write_byte(dev, 0x92, 0);
540
541 return 0;
542}
543
544/**
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000545 * Very similar to AMD 8111 IO Hub.
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000546 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000547static int nvidia_mcp_gpio_set(int gpio, int raise)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000548{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000549 struct pci_dev *dev;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000550 uint16_t base;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000551 uint16_t devclass;
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000552 uint8_t tmp;
553
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000554 if ((gpio < 0) || (gpio >= 0x40)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000555 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000556 return -1;
557 }
558
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000559 /* First, check the ISA Bridge */
560 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000561 switch (dev->device_id) {
562 case 0x0030: /* CK804 */
563 case 0x0050: /* MCP04 */
564 case 0x0060: /* MCP2 */
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000565 case 0x00E0: /* CK8 */
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000566 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000567 case 0x0260: /* MCP51 */
568 case 0x0364: /* MCP55 */
569 /* find SMBus controller on *this* southbridge */
570 /* The infamous Tyan S2915-E has two south bridges; they are
571 easily told apart from each other by the class of the
572 LPC bridge, but have the same SMBus bridge IDs */
573 if (dev->func != 0) {
574 msg_perr("MCP LPC bridge at unexpected function"
575 " number %d\n", dev->func);
576 return -1;
577 }
578
579 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
580 if (!dev) {
581 msg_perr("MCP SMBus controller could not be found\n");
582 return -1;
583 }
584 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
585 if (devclass != 0x0C05) {
586 msg_perr("Unexpected device class %04x for SMBus"
587 " controller\n", devclass);
588 return -1;
589 }
Luc Verhaegen23ebd752009-12-22 13:04:13 +0000590 break;
Michael Karcher2ead2e22010-06-01 16:09:06 +0000591 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000592 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000593 return -1;
594 }
595
596 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
597 base += 0xC0;
598
599 tmp = INB(base + gpio);
600 tmp &= ~0x0F; /* null lower nibble */
601 tmp |= 0x04; /* gpio -> output. */
602 if (raise)
603 tmp |= 0x01;
604 OUTB(tmp, base + gpio);
Luc Verhaegen48f34c62009-06-03 07:50:39 +0000605
606 return 0;
607}
608
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000609/**
Sean Nelson392e05a2010-03-19 22:58:15 +0000610 * Suited for ASUS A8N-LA: nVidia MCP51.
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000611 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
Michael Karcherb2184c12010-03-07 16:42:55 +0000612 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000613static int nvidia_mcp_gpio0_raise(void)
Michael Karcherb2184c12010-03-07 16:42:55 +0000614{
615 return nvidia_mcp_gpio_set(0x00, 1);
616}
617
618/**
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000619 * Suited for Abit KN8 Ultra: nVidia CK804.
620 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000621static int nvidia_mcp_gpio2_lower(void)
Sean Nelson92bc6bd2010-03-19 22:37:29 +0000622{
623 return nvidia_mcp_gpio_set(0x02, 0);
624}
625
626/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000627 * Suited for MSI K8N Neo4: NVIDIA CK804.
628 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000629 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000630static int nvidia_mcp_gpio2_raise(void)
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000631{
632 return nvidia_mcp_gpio_set(0x02, 1);
633}
634
Michael Karcher2ead2e22010-06-01 16:09:06 +0000635
636/**
637 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
638 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
639 * board. We can't tell the SMBus logical devices apart, but we
640 * can tell the LPC bridge functions apart.
641 * We need to choose the SMBus bridge next to the LPC bridge with
642 * ID 0x364 and the "LPC bridge" class.
643 * b) #TBL is hardwired on that board to a pull-down. It can be
644 * overridden by connecting the two solder points next to F2.
645 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000646static int nvidia_mcp_gpio5_raise(void)
Michael Karcher2ead2e22010-06-01 16:09:06 +0000647{
648 return nvidia_mcp_gpio_set(0x05, 1);
649}
650
Luc Verhaegen6c5f7332009-12-23 03:01:36 +0000651/**
Michael Karcher8f10d242010-04-11 21:01:06 +0000652 * Suited for Abit NF7-S: NVIDIA CK804.
653 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000654static int nvidia_mcp_gpio8_raise(void)
Michael Karcher8f10d242010-04-11 21:01:06 +0000655{
656 return nvidia_mcp_gpio_set(0x08, 1);
657}
658
659/**
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000660 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
661 */
Michael Karcher51825082010-06-12 23:14:03 +0000662static int nvidia_mcp_gpio0c_raise(void)
Michael Karcher5f31ebe2010-06-12 23:07:26 +0000663{
664 return nvidia_mcp_gpio_set(0x0c, 1);
665}
666
667/**
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000668 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
669 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000670static int nvidia_mcp_gpio10_raise(void)
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000671{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000672 return nvidia_mcp_gpio_set(0x10, 1);
673}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000674
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000675/**
676 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
677 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000678static int nvidia_mcp_gpio21_raise(void)
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000679{
680 return nvidia_mcp_gpio_set(0x21, 0x01);
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000681}
682
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000683/**
684 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
685 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000686static int nvidia_mcp_gpio31_raise(void)
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000687{
Luc Verhaegen96f88fb2009-12-03 12:25:34 +0000688 return nvidia_mcp_gpio_set(0x31, 0x01);
Luc Verhaegen2c04fab2009-10-05 18:46:35 +0000689}
Luc Verhaegen8ff741e2009-10-05 16:07:00 +0000690
Luc Verhaegenfdd0c582007-08-11 16:59:11 +0000691/**
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000692 * Suited for Artec Group DBE61 and DBE62.
693 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000694static int board_artecgroup_dbe6x(void)
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000695{
696#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
697#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
698#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
699#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
700#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
701#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
702#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
703#define DBE6x_BOOT_LOC_FLASH (2)
704#define DBE6x_BOOT_LOC_FWHUB (3)
705
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000706 msr_t msr;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000707 unsigned long boot_loc;
708
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000709 /* Geode only has a single core */
710 if (setup_cpu_msr(0))
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000711 return -1;
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000712
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000713 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000714
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000715 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000716 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
717 boot_loc = DBE6x_BOOT_LOC_FWHUB;
718 else
719 boot_loc = DBE6x_BOOT_LOC_FLASH;
720
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000721 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
722 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
Uwe Hermann394131e2008-10-18 21:14:13 +0000723 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000724
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000725 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000726
Stefan Reinauerb4fe6642009-08-12 18:25:24 +0000727 cleanup_cpu_msr();
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000728
Mart Raudseppfaa62fb2008-02-20 11:11:18 +0000729 return 0;
730}
731
Uwe Hermann93f66db2008-05-22 21:19:38 +0000732/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000733 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
Luc Verhaegenf5226912009-12-14 10:41:58 +0000734 */
735static int intel_piix4_gpo_set(unsigned int gpo, int raise)
736{
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000737 unsigned int gpo_byte, gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000738 struct pci_dev *dev;
739 uint32_t tmp, base;
740
741 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
742 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000743 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000744 return -1;
745 }
746
747 /* sanity check */
748 if (gpo > 30) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000749 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000750 return -1;
751 }
752
753 /* these are dual function pins which are most likely in use already */
754 if (((gpo >= 1) && (gpo <= 7)) ||
755 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000756 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000757 return -1;
758 }
759
760 /* dual function that need special enable. */
761 if ((gpo >= 22) && (gpo <= 26)) {
762 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
763 switch (gpo) {
764 case 22: /* XBUS: XDIR#/GPO22 */
765 case 23: /* XBUS: XOE#/GPO23 */
766 tmp |= 1 << 28;
767 break;
768 case 24: /* RTCSS#/GPO24 */
769 tmp |= 1 << 29;
770 break;
771 case 25: /* RTCALE/GPO25 */
772 tmp |= 1 << 30;
773 break;
774 case 26: /* KBCSS#/GPO26 */
775 tmp |= 1 << 31;
776 break;
777 }
778 pci_write_long(dev, 0xB0, tmp);
779 }
780
781 /* GPO {0,8,27,28,30} are always available. */
782
783 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
784 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000785 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
Luc Verhaegenf5226912009-12-14 10:41:58 +0000786 return -1;
787 }
788
789 /* PM IO base */
790 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
791
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000792 gpo_byte = gpo >> 3;
793 gpo_bit = gpo & 7;
794 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
Luc Verhaegenf5226912009-12-14 10:41:58 +0000795 if (raise)
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000796 tmp |= 0x01 << gpo_bit;
Luc Verhaegenf5226912009-12-14 10:41:58 +0000797 else
Michael Karcher01f6d7d2010-02-24 00:00:21 +0000798 tmp &= ~(0x01 << gpo_bit);
799 OUTB(tmp, base + 0x34 + gpo_byte);
Luc Verhaegenf5226912009-12-14 10:41:58 +0000800
801 return 0;
802}
803
804/**
805 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
806 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000807static int board_epox_ep_bx3(void)
Luc Verhaegenf5226912009-12-14 10:41:58 +0000808{
809 return intel_piix4_gpo_set(22, 1);
810}
811
812/**
Michael Karcher51cd0c92010-03-19 22:35:21 +0000813 * Suited for Intel SE440BX-2
814 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +0000815static int intel_piix4_gpo27_lower(void)
Michael Karcher51cd0c92010-03-19 22:35:21 +0000816{
817 return intel_piix4_gpo_set(27, 0);
818}
819
820/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000821 * Set a GPIO line on a given Intel ICH LPC controller.
Uwe Hermann93f66db2008-05-22 21:19:38 +0000822 */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000823static int intel_ich_gpio_set(int gpio, int raise)
Uwe Hermann93f66db2008-05-22 21:19:38 +0000824{
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000825 /* Table mapping the different Intel ICH LPC chipsets. */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000826 static struct {
827 uint16_t id;
828 uint8_t base_reg;
829 uint32_t bank0;
830 uint32_t bank1;
831 uint32_t bank2;
832 } intel_ich_gpio_table[] = {
833 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
834 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
835 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
836 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
837 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
838 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
839 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
840 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
841 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
842 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
843 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
844 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
845 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
846 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
847 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
848 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
849 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
850 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
851 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
852 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
853 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
854 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
855 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
856 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
857 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
858 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
859 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
860 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
861 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
862 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
863 {0, 0, 0, 0, 0} /* end marker */
864 };
Uwe Hermann93f66db2008-05-22 21:19:38 +0000865
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000866 struct pci_dev *dev;
867 uint16_t base;
868 uint32_t tmp;
869 int i, allowed;
870
871 /* First, look for a known LPC bridge */
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000872 for (dev = pacc->devices; dev; dev = dev->next) {
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000873 uint16_t device_class;
874 /* libpci before version 2.2.4 does not store class info. */
875 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000876 if ((dev->vendor_id == 0x8086) &&
Carl-Daniel Hailfingerd175e062010-05-21 23:00:56 +0000877 (device_class == 0x0601)) { /* ISA Bridge */
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000878 /* Is this device in our list? */
879 for (i = 0; intel_ich_gpio_table[i].id; i++)
880 if (dev->device_id == intel_ich_gpio_table[i].id)
881 break;
882
883 if (intel_ich_gpio_table[i].id)
884 break;
885 }
Jonathan A. Kollaschb87f23b2009-12-14 04:24:42 +0000886 }
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000887
Uwe Hermann93f66db2008-05-22 21:19:38 +0000888 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000889 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
Uwe Hermann93f66db2008-05-22 21:19:38 +0000890 return -1;
891 }
892
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000893 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
894 strapped to zero. From some mobile ICH9 version on, this becomes
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000895 6:1. The mask below catches all. */
896 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
Uwe Hermann93f66db2008-05-22 21:19:38 +0000897
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000898 /* check whether the line is allowed */
899 if (gpio < 32)
900 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
901 else if (gpio < 64)
902 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
903 else
904 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
905
906 if (!allowed) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000907 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000908 " setting GPIO%02d\n", gpio);
909 return -1;
910 }
911
Sean Nelson316a29f2010-05-07 20:09:04 +0000912 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000913 raise ? "Rais" : "Dropp", gpio);
914
915 if (gpio < 32) {
916 /* Set line to GPIO */
917 tmp = INL(base);
918 /* ICH/ICH0 multiplexes 27/28 on the line set. */
919 if ((gpio == 28) &&
920 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
921 tmp |= 1 << 27;
922 else
923 tmp |= 1 << gpio;
924 OUTL(tmp, base);
925
926 /* As soon as we are talking to ICH8 and above, this register
927 decides whether we can set the gpio or not. */
928 if (dev->device_id > 0x2800) {
929 tmp = INL(base);
930 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000931 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000932 " does not allow setting GPIO%02d\n",
933 gpio);
934 return -1;
935 }
936 }
937
938 /* Set GPIO to OUTPUT */
939 tmp = INL(base + 0x04);
940 tmp &= ~(1 << gpio);
941 OUTL(tmp, base + 0x04);
942
943 /* Raise GPIO line */
944 tmp = INL(base + 0x0C);
945 if (raise)
946 tmp |= 1 << gpio;
947 else
948 tmp &= ~(1 << gpio);
949 OUTL(tmp, base + 0x0C);
950 } else if (gpio < 64) {
951 gpio -= 32;
952
953 /* Set line to GPIO */
954 tmp = INL(base + 0x30);
955 tmp |= 1 << gpio;
956 OUTL(tmp, base + 0x30);
957
958 /* As soon as we are talking to ICH8 and above, this register
959 decides whether we can set the gpio or not. */
960 if (dev->device_id > 0x2800) {
961 tmp = INL(base + 30);
962 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000963 msg_perr("\nERROR: This Intel LPC Bridge"
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000964 " does not allow setting GPIO%02d\n",
965 gpio + 32);
966 return -1;
967 }
968 }
969
970 /* Set GPIO to OUTPUT */
971 tmp = INL(base + 0x34);
972 tmp &= ~(1 << gpio);
973 OUTL(tmp, base + 0x34);
974
975 /* Raise GPIO line */
976 tmp = INL(base + 0x38);
977 if (raise)
978 tmp |= 1 << gpio;
979 else
980 tmp &= ~(1 << gpio);
981 OUTL(tmp, base + 0x38);
982 } else {
983 gpio -= 64;
984
985 /* Set line to GPIO */
986 tmp = INL(base + 0x40);
987 tmp |= 1 << gpio;
988 OUTL(tmp, base + 0x40);
989
990 tmp = INL(base + 40);
991 if (!(tmp & (1 << gpio))) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000992 msg_perr("\nERROR: This Intel LPC Bridge does "
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +0000993 "not allow setting GPIO%02d\n", gpio + 64);
994 return -1;
995 }
996
997 /* Set GPIO to OUTPUT */
998 tmp = INL(base + 0x44);
999 tmp &= ~(1 << gpio);
1000 OUTL(tmp, base + 0x44);
1001
1002 /* Raise GPIO line */
1003 tmp = INL(base + 0x48);
1004 if (raise)
1005 tmp |= 1 << gpio;
1006 else
1007 tmp &= ~(1 << gpio);
1008 OUTL(tmp, base + 0x48);
1009 }
Uwe Hermann93f66db2008-05-22 21:19:38 +00001010
1011 return 0;
1012}
1013
1014/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001015 * Suited for Abit IP35: Intel P35 + ICH9R.
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001016 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
Uwe Hermann93f66db2008-05-22 21:19:38 +00001017 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001018static int intel_ich_gpio16_raise(void)
Uwe Hermann93f66db2008-05-22 21:19:38 +00001019{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001020 return intel_ich_gpio_set(16, 1);
Uwe Hermann93f66db2008-05-22 21:19:38 +00001021}
1022
Peter Stuge09c13332009-02-02 22:55:26 +00001023/**
James Lancaster998c9dc2010-03-19 22:39:24 +00001024 * Suited for ASUS A8JM: Intel 945 + ICH7
1025 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001026static int intel_ich_gpio34_raise(void)
James Lancaster998c9dc2010-03-19 22:39:24 +00001027{
1028 return intel_ich_gpio_set(34, 1);
1029}
1030
1031/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001032 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001033 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001034static int intel_ich_gpio19_raise(void)
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001035{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001036 return intel_ich_gpio_set(19, 1);
Carl-Daniel Hailfinger29124262009-09-23 02:05:12 +00001037}
1038
1039/**
Luc Verhaegen6c5d4cc2009-11-28 18:26:21 +00001040 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001041 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1042 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1043 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
Peter Stuge09c13332009-02-02 22:55:26 +00001044 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001045static int intel_ich_gpio21_raise(void)
Peter Stuge09c13332009-02-02 22:55:26 +00001046{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001047 return intel_ich_gpio_set(21, 1);
Peter Stuge09c13332009-02-02 22:55:26 +00001048}
1049
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001050/**
Michael Karcher03b80e92010-03-07 16:32:32 +00001051 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001052 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1053 * - ASUS P4B533-E: socket478 + 845E + ICH4
1054 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001055 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001056static int intel_ich_gpio22_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001057{
1058 return intel_ich_gpio_set(22, 1);
1059}
1060
1061/**
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001062 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1063 */
1064
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001065static int board_hp_vl400(void)
Michael Karcher5fbd18d2010-02-27 18:35:54 +00001066{
1067 int ret;
1068 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1069 if (!ret)
1070 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1071 if (!ret)
1072 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1073 return ret;
1074}
1075
1076/**
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001077 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001078 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
Luc Verhaegen1265d8d2009-11-28 18:16:31 +00001079 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001080 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001081static int intel_ich_gpio23_raise(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001082{
1083 return intel_ich_gpio_set(23, 1);
1084}
1085
1086/**
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001087 * Suited for IBase MB899: i945GM + ICH7.
1088 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001089static int intel_ich_gpio26_raise(void)
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001090{
1091 return intel_ich_gpio_set(26, 1);
1092}
1093
1094/**
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001095 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1096 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001097static int board_acorp_6a815epd(void)
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001098{
1099 int ret;
1100
1101 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1102 ret = intel_ich_gpio_set(22, 1);
1103 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1104 ret = intel_ich_gpio_set(23, 1);
1105
1106 return ret;
1107}
1108
1109/**
1110 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1111 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001112static int board_kontron_986lcd_m(void)
Stefan Reinauerac378972008-03-17 22:59:40 +00001113{
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001114 int ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001115
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001116 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1117 if (!ret)
1118 ret = intel_ich_gpio_set(35, 1); /* #WP */
Stefan Reinauerac378972008-03-17 22:59:40 +00001119
Luc Verhaegen60ea7dc2009-11-28 18:07:51 +00001120 return ret;
Stefan Reinauerac378972008-03-17 22:59:40 +00001121}
1122
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001123/**
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001124 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1125 */
Michael Karcher06477332010-03-19 22:49:09 +00001126static int via_apollo_gpo_set(int gpio, int raise)
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001127{
Michael Karcher06477332010-03-19 22:49:09 +00001128 struct pci_dev *dev;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001129 uint32_t base;
Michael Karcher06477332010-03-19 22:49:09 +00001130 uint32_t tmp;
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001131
1132 /* VT82C686 Power management */
1133 dev = pci_dev_find(0x1106, 0x3057);
1134 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001135 msg_perr("\nERROR: VT82C686 PM device not found.\n");
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001136 return -1;
1137 }
1138
Sean Nelson316a29f2010-05-07 20:09:04 +00001139 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
Michael Karcher06477332010-03-19 22:49:09 +00001140 raise ? "Rais" : "Dropp", gpio);
1141
1142 /* select GPO function on multiplexed pins */
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001143 tmp = pci_read_byte(dev, 0x54);
Michael Karcher06477332010-03-19 22:49:09 +00001144 switch(gpio)
1145 {
1146 case 0:
1147 tmp &= ~0x03;
1148 break;
1149 case 1:
1150 tmp |= 0x04;
1151 break;
1152 case 2:
1153 tmp |= 0x08;
1154 break;
1155 case 3:
1156 tmp |= 0x10;
1157 break;
1158 }
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001159 pci_write_byte(dev, 0x54, tmp);
1160
1161 /* PM IO base */
1162 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1163
1164 /* Drop GPO0 */
Michael Karcher06477332010-03-19 22:49:09 +00001165 tmp = INL(base + 0x4C);
1166 if (raise)
1167 tmp |= 1U << gpio;
1168 else
1169 tmp &= ~(1U << gpio);
1170 OUTL(tmp, base + 0x4C);
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001171
1172 return 0;
1173}
1174
Michael Karcher9f9e6132010-01-09 17:36:06 +00001175/**
Michael Karcher98eff462010-03-24 22:55:56 +00001176 * Suited for Abit VT6X4: Pro133x + VT82C686A
Michael Karcher187a46a2010-03-19 22:30:49 +00001177 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001178static int via_apollo_gpo4_lower(void)
Michael Karcher187a46a2010-03-19 22:30:49 +00001179{
1180 return via_apollo_gpo_set(4, 0);
1181}
1182
1183/**
Michael Karcher06477332010-03-19 22:49:09 +00001184 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1185 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001186static int via_apollo_gpo0_lower(void)
Michael Karcher06477332010-03-19 22:49:09 +00001187{
1188 return via_apollo_gpo_set(0, 0);
1189}
1190
1191/**
Michael Karcher9f9e6132010-01-09 17:36:06 +00001192 * Enable some GPIO pin on SiS southbridge.
1193 * Suited for MSI 651M-L: SiS651 / SiS962
1194 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001195static int board_msi_651ml(void)
Michael Karcher9f9e6132010-01-09 17:36:06 +00001196{
1197 struct pci_dev *dev;
Uwe Hermann43959702010-03-13 17:28:29 +00001198 uint16_t base, temp;
Michael Karcher9f9e6132010-01-09 17:36:06 +00001199
1200 dev = pci_dev_find(0x1039, 0x0962);
1201 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001202 msg_perr("Expected south bridge not found\n");
Michael Karcher9f9e6132010-01-09 17:36:06 +00001203 return 1;
1204 }
1205
1206 /* Registers 68 and 64 seem like bitmaps */
1207 base = pci_read_word(dev, 0x74);
1208 temp = INW(base + 0x68);
1209 temp &= ~(1 << 0); /* Make pin output? */
Michael Karcher0435dfd2010-01-09 23:31:13 +00001210 OUTW(temp, base + 0x68);
Michael Karcher9f9e6132010-01-09 17:36:06 +00001211
1212 temp = INW(base + 0x64);
1213 temp |= (1 << 0); /* Raise output? */
1214 OUTW(temp, base + 0x64);
1215
1216 w836xx_memw_enable(0x2E);
1217
1218 return 0;
1219}
1220
Luc Verhaegen3920eda2009-06-17 14:43:24 +00001221/**
Michael Gold6d52e472009-06-19 13:00:24 +00001222 * Find the runtime registers of an SMSC Super I/O, after verifying its
1223 * chip ID.
1224 *
1225 * Returns the base port of the runtime register block, or 0 on error.
1226 */
1227static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1228 uint8_t logical_device)
1229{
1230 uint16_t rt_port = 0;
1231
1232 /* Verify the chip ID. */
Uwe Hermann1432a602009-06-28 23:26:37 +00001233 OUTB(0x55, sio_port); /* Enable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001234 if (sio_read(sio_port, 0x20) != chip_id) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001235 msg_perr("\nERROR: SMSC Super I/O not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001236 goto out;
1237 }
1238
1239 /* If the runtime block is active, get its address. */
1240 sio_write(sio_port, 0x07, logical_device);
1241 if (sio_read(sio_port, 0x30) & 1) {
1242 rt_port = (sio_read(sio_port, 0x60) << 8)
1243 | sio_read(sio_port, 0x61);
1244 }
1245
1246 if (rt_port == 0) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001247 msg_perr("\nERROR: "
Michael Gold6d52e472009-06-19 13:00:24 +00001248 "Super I/O runtime interface not available.\n");
1249 }
1250out:
Uwe Hermann1432a602009-06-28 23:26:37 +00001251 OUTB(0xaa, sio_port); /* Disable configuration. */
Michael Gold6d52e472009-06-19 13:00:24 +00001252 return rt_port;
1253}
1254
1255/**
1256 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1257 * connected to GP30 on the Super I/O, and TBL# is always high.
1258 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001259static int board_mitac_6513wu(void)
Michael Gold6d52e472009-06-19 13:00:24 +00001260{
1261 struct pci_dev *dev;
1262 uint16_t rt_port;
1263 uint8_t val;
1264
1265 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1266 if (!dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001267 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
Michael Gold6d52e472009-06-19 13:00:24 +00001268 return -1;
1269 }
1270
Uwe Hermann1432a602009-06-28 23:26:37 +00001271 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
Michael Gold6d52e472009-06-19 13:00:24 +00001272 if (rt_port == 0)
1273 return -1;
1274
1275 /* Configure the GPIO pin. */
1276 val = INB(rt_port + 0x33); /* GP30 config */
Uwe Hermann1432a602009-06-28 23:26:37 +00001277 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
Michael Gold6d52e472009-06-19 13:00:24 +00001278 OUTB(val, rt_port + 0x33);
1279
1280 /* Disable write protection. */
1281 val = INB(rt_port + 0x4d); /* GP3 values */
Uwe Hermann1432a602009-06-28 23:26:37 +00001282 val |= 0x01; /* Set GP30 high. */
Michael Gold6d52e472009-06-19 13:00:24 +00001283 OUTB(val, rt_port + 0x4d);
1284
1285 return 0;
1286}
1287
1288/**
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001289 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001290 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001291static int board_asus_a7v8x(void)
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001292{
1293 uint16_t id, base;
1294 uint8_t tmp;
1295
1296 /* find the IT8703F */
1297 w836xx_ext_enter(0x2E);
1298 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1299 w836xx_ext_leave(0x2E);
1300
1301 if (id != 0x8701) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001302 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001303 return -1;
1304 }
1305
1306 /* Get the GP567 IO base */
1307 w836xx_ext_enter(0x2E);
1308 sio_write(0x2E, 0x07, 0x0C);
1309 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1310 w836xx_ext_leave(0x2E);
1311
1312 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001313 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001314 " Base.\n");
1315 return -1;
1316 }
1317
1318 /* Raise GP51. */
1319 tmp = INB(base);
1320 tmp |= 0x02;
1321 OUTB(tmp, base);
1322
1323 return 0;
1324}
1325
Luc Verhaegen72272912009-09-01 21:22:23 +00001326/*
1327 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1328 * There is only some limited checking on the port numbers.
1329 */
Uwe Hermann43959702010-03-13 17:28:29 +00001330static int it8712f_gpio_set(unsigned int line, int raise)
Luc Verhaegen72272912009-09-01 21:22:23 +00001331{
1332 unsigned int port;
1333 uint16_t id, base;
1334 uint8_t tmp;
1335
1336 port = line / 10;
1337 port--;
1338 line %= 10;
1339
1340 /* Check line */
1341 if ((port > 4) || /* also catches unsigned -1 */
1342 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001343 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
Luc Verhaegen72272912009-09-01 21:22:23 +00001344 return -1;
1345 }
1346
1347 /* find the IT8712F */
1348 enter_conf_mode_ite(0x2E);
1349 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1350 exit_conf_mode_ite(0x2E);
1351
1352 if (id != 0x8712) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001353 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
Luc Verhaegen72272912009-09-01 21:22:23 +00001354 return -1;
1355 }
1356
1357 /* Get the GPIO base */
1358 enter_conf_mode_ite(0x2E);
1359 sio_write(0x2E, 0x07, 0x07);
1360 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1361 exit_conf_mode_ite(0x2E);
1362
1363 if (!base) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001364 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
Luc Verhaegen72272912009-09-01 21:22:23 +00001365 " Base.\n");
1366 return -1;
1367 }
1368
1369 /* set GPIO. */
1370 tmp = INB(base + port);
1371 if (raise)
1372 tmp |= 1 << line;
1373 else
1374 tmp &= ~(1 << line);
1375 OUTB(tmp, base + port);
1376
1377 return 0;
1378}
1379
1380/**
Russ Dillbd622d12010-03-09 16:57:06 +00001381 * Suited for:
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001382 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1383 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
Luc Verhaegen72272912009-09-01 21:22:23 +00001384 */
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001385static int it8712f_gpio3_1_raise(void)
Luc Verhaegen72272912009-09-01 21:22:23 +00001386{
1387 return it8712f_gpio_set(32, 1);
1388}
1389
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001390#endif
1391
Luc Verhaegen78e4e122009-07-13 12:40:17 +00001392/**
Uwe Hermannd0e347d2009-10-06 13:00:00 +00001393 * Below is the list of boards which need a special "board enable" code in
1394 * flashrom before their ROM chip can be accessed/written to.
1395 *
1396 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1397 * to the respective tables in print.c. Thanks!
1398 *
Uwe Hermannffec5f32007-08-23 16:08:21 +00001399 * We use 2 sets of IDs here, you're free to choose which is which. This
1400 * is to provide a very high degree of certainty when matching a board on
1401 * the basis of subsystem/card IDs. As not every vendor handles
1402 * subsystem/card IDs in a sane manner.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001403 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001404 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001405 * NULLed if they don't identify the board fully and if you can't use DMI.
1406 * But please take care to provide an as complete set of pci ids as possible;
1407 * autodetection is the preferred behaviour and we would like to make sure that
1408 * matches are unique.
Mart Raudseppfaa62fb2008-02-20 11:11:18 +00001409 *
Michael Karcher6701ee82010-01-20 14:14:11 +00001410 * If PCI IDs are not sufficient for board matching, the match can be further
1411 * constrained by a string that has to be present in the DMI database for
Uwe Hermann4e3d0b32010-03-25 23:18:41 +00001412 * the baseboard or the system entry. The pattern is matched by case sensitive
Michael Karcher6701ee82010-01-20 14:14:11 +00001413 * substring match, unless it is anchored to the beginning (with a ^ in front)
1414 * or the end (with a $ at the end). Both anchors may be specified at the
1415 * same time to match the full field.
1416 *
Carl-Daniel Hailfinger7a788f52010-02-04 11:12:04 +00001417 * When a board is matched through DMI, the first and second main PCI IDs
1418 * and the first subsystem PCI ID have to match as well. If you specify the
1419 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1420 * subsystem ID of that device is indeed zero.
1421 *
Luc Verhaegenc5210162009-04-20 12:38:17 +00001422 * The coreboot ids are used two fold. When running with a coreboot firmware,
1423 * the ids uniquely matches the coreboot board identification string. When a
1424 * legacy bios is installed and when autodetection is not possible, these ids
1425 * can be used to identify the board through the -m command line argument.
1426 *
1427 * When a board is identified through its coreboot ids (in both cases), the
1428 * main pci ids are still required to match, as a safeguard.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001429 */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001430
Uwe Hermanndeeebe22009-05-08 16:23:34 +00001431/* Please keep this list alphabetically ordered by vendor/board name. */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001432struct board_pciid_enable board_pciid_enables[] = {
Uwe Hermann5ab88892009-06-21 20:50:22 +00001433
Michael Karcher0bdc0922010-02-28 01:33:48 +00001434 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001435#if defined(__i386__) || defined(__x86_64__)
Sean Nelsonc94746d2010-03-19 23:00:07 +00001436 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001437 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
Michael Karcherb4a3d1c2010-03-03 16:15:12 +00001438 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Sean Nelson92bc6bd2010-03-19 22:37:29 +00001439 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
Michael Karcher8f10d242010-04-11 21:01:06 +00001440 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Michael Karcher98eff462010-03-24 22:55:56 +00001441 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001442 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001443 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
Peter Lemenkov4073c092010-05-26 22:29:51 +00001444 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001445 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1446 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1447 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001448 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
Russ Dillbd622d12010-03-09 16:57:06 +00001449 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001450 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001451 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
Russ Dillbd622d12010-03-09 16:57:06 +00001452 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
James Lancaster998c9dc2010-03-19 22:39:24 +00001453 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
Sean Nelson392e05a2010-03-19 22:58:15 +00001454 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001455 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
Michael Karcherb2184c12010-03-07 16:42:55 +00001456 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001457 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001458 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001459 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
Michael Karcher255a9e02010-03-19 22:52:00 +00001460 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
Michael Karcher6499d5a2010-03-17 06:19:23 +00001461 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001462 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1463 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1464 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1465 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1466 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1467 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1468 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1469 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1470 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1471 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001472 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001473 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001474 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001475 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1476 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
Michael Karcher03b80e92010-03-07 16:32:32 +00001477 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
Michael Karcher2ead2e22010-06-01 16:09:06 +00001478 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
Luc Verhaegenf63c4362010-03-19 23:01:34 +00001479 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001480 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1481 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Michael Karcher51cd0c92010-03-19 22:35:21 +00001482 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001483 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
James Lancaster998c9dc2010-03-19 22:39:24 +00001484 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001485 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001486 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001487 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1488 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1489 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1490 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001491 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001492 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1493 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
Michael Karcher5fdf2702010-03-07 16:52:59 +00001494 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Michael Karcherb3fe2fc2010-05-24 16:03:57 +00001495 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001496 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1497 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1498 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
Michael Karcher06477332010-03-19 22:49:09 +00001499 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001500 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
Daniel Brandt4ad4c742010-03-21 13:36:20 +00001501 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Peter Lemenkoveb75ced2010-05-26 22:26:44 +00001502 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
Michael Karcherbcd25562010-06-12 17:27:44 +00001503 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
Michael Karcher0bdc0922010-02-28 01:33:48 +00001504 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1505 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001506#endif
Michael Karcher0bdc0922010-02-28 01:33:48 +00001507 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001508};
1509
Uwe Hermannffec5f32007-08-23 16:08:21 +00001510/**
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001511 * Match boards on coreboot table gathered vendor and part name.
Uwe Hermannffec5f32007-08-23 16:08:21 +00001512 * Require main PCI IDs to match too as extra safety.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001513 */
Uwe Hermann394131e2008-10-18 21:14:13 +00001514static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1515 const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001516{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001517 struct board_pciid_enable *board = board_pciid_enables;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001518 struct board_pciid_enable *partmatch = NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001519
Uwe Hermanna93045c2009-05-09 00:47:04 +00001520 for (; board->vendor_name; board++) {
Uwe Hermann394131e2008-10-18 21:14:13 +00001521 if (vendor && (!board->lb_vendor
1522 || strcasecmp(board->lb_vendor, vendor)))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001523 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001524
Peter Stuge0b9c5f32008-07-02 00:47:30 +00001525 if (!board->lb_part || strcasecmp(board->lb_part, part))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001526 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001527
Uwe Hermanna7e05482007-05-09 10:17:44 +00001528 if (!pci_dev_find(board->first_vendor, board->first_device))
1529 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001530
Uwe Hermanna7e05482007-05-09 10:17:44 +00001531 if (board->second_vendor &&
Uwe Hermann394131e2008-10-18 21:14:13 +00001532 !pci_dev_find(board->second_vendor, board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001533 continue;
Peter Stuge6b53fed2008-01-27 16:21:21 +00001534
1535 if (vendor)
1536 return board;
1537
1538 if (partmatch) {
1539 /* a second entry has a matching part name */
Sean Nelson316a29f2010-05-07 20:09:04 +00001540 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1541 msg_pinfo("At least vendors '%s' and '%s' match.\n",
Uwe Hermann394131e2008-10-18 21:14:13 +00001542 partmatch->lb_vendor, board->lb_vendor);
Sean Nelson316a29f2010-05-07 20:09:04 +00001543 msg_perr("Please use the full -m vendor:part syntax.\n");
Peter Stuge6b53fed2008-01-27 16:21:21 +00001544 return NULL;
1545 }
1546 partmatch = board;
Uwe Hermanna7e05482007-05-09 10:17:44 +00001547 }
Uwe Hermann372eeb52007-12-04 21:49:06 +00001548
Peter Stuge6b53fed2008-01-27 16:21:21 +00001549 if (partmatch)
1550 return partmatch;
1551
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001552 if (!partvendor_from_cbtable) {
1553 /* Only warn if the mainboard type was not gathered from the
1554 * coreboot table. If it was, the coreboot implementor is
1555 * expected to fix flashrom, too.
1556 */
Sean Nelson316a29f2010-05-07 20:09:04 +00001557 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
Carl-Daniel Hailfingerbc25f942009-07-30 13:30:17 +00001558 vendor, part);
1559 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001560 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001561}
1562
Uwe Hermannffec5f32007-08-23 16:08:21 +00001563/**
1564 * Match boards on PCI IDs and subsystem IDs.
1565 * Second set of IDs can be main only or missing completely.
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001566 */
1567static struct board_pciid_enable *board_match_pci_card_ids(void)
1568{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001569 struct board_pciid_enable *board = board_pciid_enables;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001570
Uwe Hermanna93045c2009-05-09 00:47:04 +00001571 for (; board->vendor_name; board++) {
Michael Karcher2eab70d2010-02-04 10:58:50 +00001572 if ((!board->first_card_vendor || !board->first_card_device) &&
1573 !board->dmi_pattern)
Uwe Hermanna7e05482007-05-09 10:17:44 +00001574 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001575
Uwe Hermanna7e05482007-05-09 10:17:44 +00001576 if (!pci_card_find(board->first_vendor, board->first_device,
Uwe Hermann394131e2008-10-18 21:14:13 +00001577 board->first_card_vendor,
1578 board->first_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001579 continue;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001580
Uwe Hermanna7e05482007-05-09 10:17:44 +00001581 if (board->second_vendor) {
1582 if (board->second_card_vendor) {
1583 if (!pci_card_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001584 board->second_device,
1585 board->second_card_vendor,
1586 board->second_card_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001587 continue;
1588 } else {
1589 if (!pci_dev_find(board->second_vendor,
Uwe Hermann394131e2008-10-18 21:14:13 +00001590 board->second_device))
Uwe Hermanna7e05482007-05-09 10:17:44 +00001591 continue;
1592 }
1593 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001594
Michael Karcher6701ee82010-01-20 14:14:11 +00001595 if (board->dmi_pattern) {
1596 if (!has_dmi_support) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001597 msg_perr("WARNING: Can't autodetect %s %s,"
Michael Karcher6701ee82010-01-20 14:14:11 +00001598 " DMI info unavailable.\n",
1599 board->vendor_name, board->board_name);
1600 continue;
1601 } else {
1602 if (!dmi_match(board->dmi_pattern))
1603 continue;
1604 }
1605 }
1606
Uwe Hermanna7e05482007-05-09 10:17:44 +00001607 return board;
1608 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001609
Uwe Hermanna7e05482007-05-09 10:17:44 +00001610 return NULL;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001611}
1612
Uwe Hermann372eeb52007-12-04 21:49:06 +00001613int board_flash_enable(const char *vendor, const char *part)
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001614{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001615 struct board_pciid_enable *board = NULL;
1616 int ret = 0;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001617
Peter Stuge6b53fed2008-01-27 16:21:21 +00001618 if (part)
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +00001619 board = board_match_coreboot_name(vendor, part);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001620
Uwe Hermanna7e05482007-05-09 10:17:44 +00001621 if (!board)
1622 board = board_match_pci_card_ids();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001623
Michael Karcher0b9e2a72010-03-11 23:04:16 +00001624 if (board && board->status == NT) {
Uwe Hermann43959702010-03-13 17:28:29 +00001625 if (!force_boardenable) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001626 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001627 "code has not been tested, and thus will not not be executed by default.\n"
1628 "Depending on your hardware environment, erasing, writing or even probing\n"
1629 "can fail without running the board specific code.\n\n"
1630 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001631 "\"internal programmer\") for details.\n",
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001632 board->vendor_name, board->board_name);
1633 board = NULL;
Uwe Hermann43959702010-03-13 17:28:29 +00001634 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001635 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
Uwe Hermann43959702010-03-13 17:28:29 +00001636 "Please report success/failure to flashrom@flashrom.org.\n");
1637 }
Michael Karcher7f0c3ec2010-03-07 22:29:28 +00001638 }
1639
Uwe Hermanna7e05482007-05-09 10:17:44 +00001640 if (board) {
Luc Verhaegen93938c32010-01-20 14:45:03 +00001641 if (board->max_rom_decode_parallel)
1642 max_rom_decode.parallel =
1643 board->max_rom_decode_parallel * 1024;
1644
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001645 if (board->enable != NULL) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001646 msg_pinfo("Disabling flash write protection for "
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001647 "board \"%s %s\"... ", board->vendor_name,
1648 board->board_name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001649
Uwe Hermann36dec8b2010-06-07 19:06:26 +00001650 ret = board->enable();
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001651 if (ret)
Sean Nelson316a29f2010-05-07 20:09:04 +00001652 msg_pinfo("FAILED!\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001653 else
Sean Nelson316a29f2010-05-07 20:09:04 +00001654 msg_pinfo("OK.\n");
Uwe Hermannb1bd3e82010-01-28 19:02:36 +00001655 }
Uwe Hermanna7e05482007-05-09 10:17:44 +00001656 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001657
Uwe Hermanna7e05482007-05-09 10:17:44 +00001658 return ret;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001659}