blob: 64e01f897cfcff8976237c54631d74564ecae591 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Felix Singerb8db74a2022-08-19 00:19:26 +020023#include <stdbool.h>
Nico Huber1cf407b2017-11-10 20:18:23 +010024#include <stdint.h>
Nico Huber019810f2023-01-29 17:11:24 +000025#include <stdbool.h>
Nico Huber1cf407b2017-11-10 20:18:23 +010026
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000027#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000028
Stefan Tauneraf358d62012-12-27 18:40:26 +000029enum programmer_type {
30 PCI = 1, /* to detect uninitialized values */
31 USB,
32 OTHER,
33};
34
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000035struct dev_entry {
36 uint16_t vendor_id;
37 uint16_t device_id;
38 const enum test_state status;
39 const char *vendor_name;
40 const char *device_name;
41};
42
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000044 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +000045 const enum programmer_type type;
46 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000047 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +000048 const char *const note;
49 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000050
51 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000052
Stefan Tauner305e0b92013-07-17 23:46:44 +000053 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000054 void (*unmap_flash_region) (void *virt_addr, size_t len);
55
Stefan Taunerf80419c2014-05-02 15:41:42 +000056 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000057};
58
Thomas Heijligen633d6db2021-03-31 19:09:44 +020059extern const struct programmer_entry *const programmer_table[];
Thomas Heijligend0fcce22021-05-19 13:53:34 +020060extern const size_t programmer_table_size;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000061
Thomas Heijligen40d32332021-06-10 15:17:53 +020062/* programmer drivers */
Thomas Heijligen40d32332021-06-10 15:17:53 +020063extern const struct programmer_entry programmer_atahpt;
Thomas Heijligen40d32332021-06-10 15:17:53 +020064extern const struct programmer_entry programmer_atapromise;
Thomas Heijligen1535db42021-06-14 13:20:09 +020065extern const struct programmer_entry programmer_atavia;
Thomas Heijligen40d32332021-06-10 15:17:53 +020066extern const struct programmer_entry programmer_buspirate_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020067extern const struct programmer_entry programmer_ch341a_spi;
Nicholas Chin197b7c72022-10-23 13:10:31 -060068extern const struct programmer_entry programmer_ch347_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020069extern const struct programmer_entry programmer_dediprog;
70extern const struct programmer_entry programmer_developerbox;
Thomas Heijligen40d32332021-06-10 15:17:53 +020071extern const struct programmer_entry programmer_digilent_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020072extern const struct programmer_entry programmer_drkaiser;
73extern const struct programmer_entry programmer_dummy;
74extern const struct programmer_entry programmer_ft2232_spi;
75extern const struct programmer_entry programmer_gfxnvidia;
76extern const struct programmer_entry programmer_internal;
77extern const struct programmer_entry programmer_it8212;
Thomas Heijligen40d32332021-06-10 15:17:53 +020078extern const struct programmer_entry programmer_jlink_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020079extern const struct programmer_entry programmer_linux_mtd;
80extern const struct programmer_entry programmer_linux_spi;
81extern const struct programmer_entry programmer_mstarddc_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020082extern const struct programmer_entry programmer_ni845x_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020083extern const struct programmer_entry programmer_nic3com;
84extern const struct programmer_entry programmer_nicintel;
85extern const struct programmer_entry programmer_nicintel_eeprom;
86extern const struct programmer_entry programmer_nicintel_spi;
87extern const struct programmer_entry programmer_nicnatsemi;
88extern const struct programmer_entry programmer_nicrealtek;
89extern const struct programmer_entry programmer_ogp_spi;
90extern const struct programmer_entry programmer_pickit2_spi;
91extern const struct programmer_entry programmer_pony_spi;
92extern const struct programmer_entry programmer_rayer_spi;
93extern const struct programmer_entry programmer_satamv;
94extern const struct programmer_entry programmer_satasii;
Thomas Heijligen40d32332021-06-10 15:17:53 +020095extern const struct programmer_entry programmer_serprog;
Thomas Heijligen1535db42021-06-14 13:20:09 +020096extern const struct programmer_entry programmer_stlinkv3_spi;
97extern const struct programmer_entry programmer_usbblaster_spi;
Jean THOMASe28d8e42022-10-11 17:54:30 +020098extern const struct programmer_entry programmer_dirtyjtag_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020099
Thomas Heijligene0e93cf2021-06-01 14:37:12 +0200100int programmer_init(const struct programmer_entry *prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000101int programmer_shutdown(void);
102
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000103struct bitbang_spi_master {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000104 /* Note that CS# is active low, so val=0 means the chip is active. */
105 void (*set_cs) (int val);
106 void (*set_sck) (int val);
107 void (*set_mosi) (int val);
108 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000109 void (*request_bus) (void);
110 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100111 /* optional functions to optimize xfers */
112 void (*set_sck_set_mosi) (int sck, int mosi);
113 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000114 /* Length of half a clock period in usecs. */
115 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000116};
117
Patrick Georgi32508eb2012-07-20 20:35:14 +0000118struct pci_dev;
Edward O'Callaghan15004ba2021-11-13 13:14:06 +1100119struct pci_filter;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000120
121/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000122// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000123extern struct pci_access *pacc;
124int pci_init_common(void);
125uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
126struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
Edward O'Callaghan15004ba2021-11-13 13:14:06 +1100127struct pci_dev *pcidev_scandev(struct pci_filter *filter, struct pci_dev *start);
Edward O'Callaghan48a94662022-02-26 11:36:17 +1100128struct pci_dev *pcidev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Edward O'Callaghan6c73e272021-11-13 17:56:20 +1100129struct pci_dev *pcidev_card_find(uint16_t vendor, uint16_t device, uint16_t card_vendor, uint16_t card_device);
Edward O'Callaghan19ce50d2021-11-13 17:59:18 +1100130struct pci_dev *pcidev_find(uint16_t vendor, uint16_t device);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000131/* rpci_write_* are reversible writes. The original PCI config space register
132 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400133 * To clone the pci_dev instances internally, the `pacc` global
134 * variable has to reference a pci_access method that is compatible
135 * with the given pci_dev handle. The referenced pci_access (not
136 * the variable) has to stay valid until the shutdown handlers are
137 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000138 */
139int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
140int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
141int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000142
143#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000144struct penable {
145 uint16_t vendor_id;
146 uint16_t device_id;
Nico Huber019810f2023-01-29 17:11:24 +0000147 bool match_revision;
148 uint8_t revision_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200149 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000150 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000151 const char *vendor_name;
152 const char *device_name;
153 int (*doit) (struct pci_dev *dev, const char *name);
154};
155
156extern const struct penable chipset_enables[];
157
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000158enum board_match_phase {
159 P1,
160 P2,
161 P3
162};
163
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000164struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000165 /* Any device, but make it sensible, like the ISA bridge. */
166 uint16_t first_vendor;
167 uint16_t first_device;
168 uint16_t first_card_vendor;
169 uint16_t first_card_device;
170
171 /* Any device, but make it sensible, like
172 * the host bridge. May be NULL.
173 */
174 uint16_t second_vendor;
175 uint16_t second_device;
176 uint16_t second_card_vendor;
177 uint16_t second_card_device;
178
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000179 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000180 const char *dmi_pattern;
181
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000182 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000183 const char *lb_vendor;
184 const char *lb_part;
185
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000186 enum board_match_phase phase;
187
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000188 const char *vendor_name;
189 const char *board_name;
190
191 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000192 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000193 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000194};
195
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000196extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000197
198struct board_info {
199 const char *vendor;
200 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000201 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000202#ifdef CONFIG_PRINT_WIKI
203 const char *url;
204 const char *note;
205#endif
206};
207
208extern const struct board_info boards_known[];
209extern const struct board_info laptops_known[];
210#endif
211
212/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000213void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000214void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000215void internal_sleep(unsigned int usecs);
216void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000217
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000218#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000219/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000220int selfcheck_board_enables(void);
Jacob Garber1c091d12019-08-12 11:14:14 -0600221int board_parse_parameter(const char *boardstring, char **vendor, char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000222void w836xx_ext_enter(uint16_t port);
223void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000224void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000225int it8705f_write_enable(uint8_t port);
226uint8_t sio_read(uint16_t port, uint8_t reg);
227void sio_write(uint16_t port, uint8_t reg, uint8_t data);
228void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000229void board_handle_before_superio(void);
230void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000231int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000232
233/* chipset_enable.c */
234int chipset_flash_enable(void);
235
236/* processor_enable.c */
237int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000238#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000239
Thomas Heijligenb3287b42021-12-14 17:25:49 +0100240#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000241/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000242int cb_parse_table(const char **vendor, const char **model);
Nico Huber519be662018-12-23 20:03:35 +0100243int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000244
245/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000246#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000247extern int has_dmi_support;
248void dmi_init(void);
249int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000250#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000251
252/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000253struct superio {
254 uint16_t vendor;
255 uint16_t port;
256 uint16_t model;
257};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000258extern struct superio superios[];
259extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000260#define SUPERIO_VENDOR_NONE 0x0
261#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000262#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000263#endif
Edward O'Callaghan19ce50d2021-11-13 17:59:18 +1100264
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000265#if CONFIG_INTERNAL == 1
266extern int is_laptop;
Felix Singerd1ab7d22022-08-19 03:03:47 +0200267extern bool laptop_ok;
Felix Singerb8db74a2022-08-19 00:19:26 +0200268extern bool force_boardenable;
269extern bool force_boardmismatch;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000270void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000271int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000272extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000273#endif
274
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000275/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000276int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000277
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100278
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000279/* flashrom.c */
280struct decode_sizes {
281 uint32_t parallel;
282 uint32_t lpc;
283 uint32_t fwh;
284 uint32_t spi;
285};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000286// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000287extern struct decode_sizes max_rom_decode;
Felix Singer980d6b82022-08-19 02:48:15 +0200288extern bool programmer_may_write;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000289extern unsigned long flashbase;
Stefan Tauner66652442011-06-26 17:38:17 +0000290char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000291
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000292/* spi.c */
Michael Karcher62797512011-05-11 17:07:02 +0000293#define MAX_DATA_UNSPECIFIED 0
294#define MAX_DATA_READ_UNLIMITED 64 * 1024
295#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100296
297#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100298#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
299 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100300
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000301struct spi_master {
Nico Huber1cf407b2017-11-10 20:18:23 +0100302 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000303 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
304 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000305 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000306 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000307 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000308
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000309 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000310 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000311 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
312 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Anastasia Klimchuk7783f2f2021-07-05 09:18:06 +1000313 int (*shutdown)(void *data);
Nikolai Artemieve7a41e32022-11-28 17:40:56 +1100314 bool (*probe_opcode)(const struct flashctx *flash, uint8_t opcode);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100315 void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000316};
317
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000318int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000320int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000321int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000322int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
323int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Nikolai Artemieve7a41e32022-11-28 17:40:56 +1100324bool default_spi_probe_opcode(const struct flashctx *flash, uint8_t opcode);
Nico Huber5e08e3e2021-05-11 17:38:14 +0200325int register_spi_master(const struct spi_master *mst, void *data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000326
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000327/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000328enum ich_chipset {
329 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000330 CHIPSET_ICH,
331 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000332 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000333 CHIPSET_POULSBO, /* SCH U* */
334 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
335 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000336 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000337 CHIPSET_ICH8,
338 CHIPSET_ICH9,
339 CHIPSET_ICH10,
340 CHIPSET_5_SERIES_IBEX_PEAK,
341 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000342 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000343 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000344 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000345 CHIPSET_8_SERIES_LYNX_POINT_LP,
346 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000347 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100348 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100349 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700350 CHIPSET_C620_SERIES_LEWISBURG,
Thomas Heijligen5ec84b32019-03-19 17:00:03 +0100351 CHIPSET_300_SERIES_CANNON_POINT,
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200352 CHIPSET_500_SERIES_TIGER_POINT,
Nico Huber37509862019-01-18 14:23:02 +0100353 CHIPSET_APOLLO_LAKE,
Angel Pons4db0fdf2020-07-10 17:04:10 +0200354 CHIPSET_GEMINI_LAKE,
Werner Zehe57d4e42022-01-03 09:44:29 +0100355 CHIPSET_ELKHART_LAKE,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000356};
357
Stefan Tauner2abab942012-04-27 20:41:23 +0000358/* ichspi.c */
359#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200360int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
361int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000362
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000363/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000364int amd_imc_shutdown(struct pci_dev *dev);
365
Nico Huber735b1862023-01-29 18:28:45 +0000366/* amd_spi100.c */
Nico Hubere3c305d2023-01-29 21:45:56 +0000367int amd_spi100_probe(void *const spibar, void *const memory_mapping, const size_t mapped_len);
Nico Huber735b1862023-01-29 18:28:45 +0000368
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000369/* it87spi.c */
370void enter_conf_mode_ite(uint16_t port);
371void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000372void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000373int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000374
David Hendricksf9a30552015-05-23 20:30:30 -0700375#if CONFIG_LINUX_MTD == 1
376/* trivial wrapper to avoid cluttering internal_init() with #if */
Thomas Heijligencc853d82021-05-04 15:32:17 +0200377static inline int try_mtd(void) { return programmer_linux_mtd.init(); };
David Hendricksf9a30552015-05-23 20:30:30 -0700378#else
379static inline int try_mtd(void) { return 1; };
380#endif
381
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000382/* mcp6x_spi.c */
383int mcp6x_spi_init(int want_spi);
384
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000385/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000386int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000387
388/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000390#endif
391
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000392/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000393struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000394 int max_data_read;
395 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000396 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000397 int (*probe) (struct flashctx *flash);
398 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000399 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000400 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Anastasia Klimchuka1fed9f2021-08-03 14:08:02 +1000401 int (*shutdown)(void *data);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100402 void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000403};
Anastasia Klimchuk21b20212021-05-13 12:28:47 +1000404int register_opaque_master(const struct opaque_master *mst, void *data);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000405
Edward O'Callaghan63f6a372022-08-12 12:56:43 +1000406/* parallel.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000407struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000408 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
409 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
410 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000411 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000412 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
413 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
414 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
415 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Anastasia Klimchuke6953e52021-08-26 10:10:32 +1000416 int (*shutdown)(void *data);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100417 void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000418};
Anastasia Klimchukb91a2032021-05-21 09:40:58 +1000419int register_par_master(const struct par_master *mst, const enum chipbustype buses, void *data);
Edward O'Callaghan63f6a372022-08-12 12:56:43 +1000420
421/* programmer.c */
422void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
423void fallback_unmap(void *virt_addr, size_t len);
424void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
425void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
426void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
427uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
428uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
429void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000430struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000431 enum chipbustype buses_supported;
432 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000433 struct par_master par;
434 struct spi_master spi;
435 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000436 };
437};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000438extern struct registered_master registered_masters[];
439extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000440int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000441
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000442
443/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000444#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000445typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000446#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000447#else
448typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000449#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000450#endif
451
452void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000453fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000454extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600455int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000456int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000457int serialport_write(const unsigned char *buf, unsigned int writecnt);
458int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000459int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000460int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000461
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000462/* Serial port/pin mapping:
463
464 1 CD <-
465 2 RXD <-
466 3 TXD ->
467 4 DTR ->
468 5 GND --
469 6 DSR <-
470 7 RTS ->
471 8 CTS <-
472 9 RI <-
473*/
474enum SP_PIN {
475 PIN_CD = 1,
476 PIN_RXD,
477 PIN_TXD,
478 PIN_DTR,
479 PIN_GND,
480 PIN_DSR,
481 PIN_RTS,
482 PIN_CTS,
483 PIN_RI,
484};
485
486void sp_set_pin(enum SP_PIN pin, int val);
487int sp_get_pin(enum SP_PIN pin);
488
Nico Huber1cf407b2017-11-10 20:18:23 +0100489/* spi_master feature checks */
490static inline bool spi_master_4ba(const struct flashctx *const flash)
491{
492 return flash->mst->buses_supported & BUS_SPI &&
493 flash->mst->spi.features & SPI_MASTER_4BA;
494}
Nico Huberdc5af542018-12-22 16:54:59 +0100495static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
496{
497 return flash->mst->buses_supported & BUS_SPI &&
498 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
499}
Nico Huber1cf407b2017-11-10 20:18:23 +0100500
Daniel Thompson1d507a02018-07-12 11:02:28 +0100501/* usbdev.c */
502struct libusb_device_handle;
503struct libusb_context;
504struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
505 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
506struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
507 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
508
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000509#endif /* !__PROGRAMMER_H__ */