blob: e2bb3d821a4a8771d12d48cebc98a87ff7107240 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000027#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000028
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000041#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000044#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
66#if CONFIG_DEDIPROG == 1
67 PROGRAMMER_DEDIPROG,
68#endif
69#if CONFIG_RAYER_SPI == 1
70 PROGRAMMER_RAYER_SPI,
71#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000072#if CONFIG_PONY_SPI == 1
73 PROGRAMMER_PONY_SPI,
74#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000075#if CONFIG_NICINTEL == 1
76 PROGRAMMER_NICINTEL,
77#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000078#if CONFIG_NICINTEL_SPI == 1
79 PROGRAMMER_NICINTEL_SPI,
80#endif
Mark Marshall90021f22010-12-03 14:48:11 +000081#if CONFIG_OGP_SPI == 1
82 PROGRAMMER_OGP_SPI,
83#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000084#if CONFIG_SATAMV == 1
85 PROGRAMMER_SATAMV,
86#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +000087#if CONFIG_LINUX_SPI == 1
88 PROGRAMMER_LINUX_SPI,
89#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000090 PROGRAMMER_INVALID /* This must always be the last entry. */
91};
92
Stefan Tauneraf358d62012-12-27 18:40:26 +000093enum programmer_type {
94 PCI = 1, /* to detect uninitialized values */
95 USB,
96 OTHER,
97};
98
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000099struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000100 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000101 const enum programmer_type type;
102 union {
103 const struct pcidev_status *const pci;
104 const struct usbdev_status *const usb;
105 const char *const note;
106 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000107
108 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000109
Stefan Taunera6d96482012-12-26 19:51:23 +0000110 void *(*map_flash_region) (const char *descr, unsigned long phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000111 void (*unmap_flash_region) (void *virt_addr, size_t len);
112
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000113 void (*delay) (int usecs);
114};
115
116extern const struct programmer_entry programmer_table[];
117
Carl-Daniel Hailfinger2e681602011-09-08 00:00:29 +0000118int programmer_init(enum programmer prog, char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000119int programmer_shutdown(void);
120
121enum bitbang_spi_master_type {
122 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
123#if CONFIG_RAYER_SPI == 1
124 BITBANG_SPI_MASTER_RAYER,
125#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000126#if CONFIG_PONY_SPI == 1
127 BITBANG_SPI_MASTER_PONY,
128#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000129#if CONFIG_NICINTEL_SPI == 1
130 BITBANG_SPI_MASTER_NICINTEL,
131#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000132#if CONFIG_INTERNAL == 1
133#if defined(__i386__) || defined(__x86_64__)
134 BITBANG_SPI_MASTER_MCP,
135#endif
136#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000137#if CONFIG_OGP_SPI == 1
138 BITBANG_SPI_MASTER_OGP,
139#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000140};
141
142struct bitbang_spi_master {
143 enum bitbang_spi_master_type type;
144
145 /* Note that CS# is active low, so val=0 means the chip is active. */
146 void (*set_cs) (int val);
147 void (*set_sck) (int val);
148 void (*set_mosi) (int val);
149 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000150 void (*request_bus) (void);
151 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000152 /* Length of half a clock period in usecs. */
153 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000154};
155
156#if CONFIG_INTERNAL == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000157struct pci_dev;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000158struct penable {
159 uint16_t vendor_id;
160 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000161 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000162 const char *vendor_name;
163 const char *device_name;
164 int (*doit) (struct pci_dev *dev, const char *name);
165};
166
167extern const struct penable chipset_enables[];
168
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000169enum board_match_phase {
170 P1,
171 P2,
172 P3
173};
174
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000175struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000176 /* Any device, but make it sensible, like the ISA bridge. */
177 uint16_t first_vendor;
178 uint16_t first_device;
179 uint16_t first_card_vendor;
180 uint16_t first_card_device;
181
182 /* Any device, but make it sensible, like
183 * the host bridge. May be NULL.
184 */
185 uint16_t second_vendor;
186 uint16_t second_device;
187 uint16_t second_card_vendor;
188 uint16_t second_card_device;
189
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000190 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000191 const char *dmi_pattern;
192
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000193 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000194 const char *lb_vendor;
195 const char *lb_part;
196
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000197 enum board_match_phase phase;
198
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000199 const char *vendor_name;
200 const char *board_name;
201
202 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000203 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000204 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000205};
206
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000207extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000208
209struct board_info {
210 const char *vendor;
211 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000212 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000213#ifdef CONFIG_PRINT_WIKI
214 const char *url;
215 const char *note;
216#endif
217};
218
219extern const struct board_info boards_known[];
220extern const struct board_info laptops_known[];
221#endif
222
223/* udelay.c */
224void myusec_delay(int usecs);
225void myusec_calibrate_delay(void);
226void internal_delay(int usecs);
227
228#if NEED_PCI == 1
229/* pcidev.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000230// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000231extern uint32_t io_base_addr;
232extern struct pci_access *pacc;
233extern struct pci_dev *pcidev_dev;
Carl-Daniel Hailfinger3834c2d2012-07-16 21:32:19 +0000234uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +0000235uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000236/* rpci_write_* are reversible writes. The original PCI config space register
237 * contents will be restored on shutdown.
238 */
Idwer Vollering1a6162e2010-12-26 23:55:19 +0000239int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
240int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
241int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000242#endif
243
244/* print.c */
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000245#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Carl-Daniel Hailfinger60d9bd22012-08-09 23:34:41 +0000246/* Not needed for CONFIG_INTERNAL, but for all other PCI-based programmers. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000247void print_supported_pcidevs(const struct pcidev_status *devs);
248#endif
249
Stefan Tauneraf358d62012-12-27 18:40:26 +0000250struct usbdev_status {
251 uint16_t vendor_id;
252 uint16_t device_id;
253 const enum test_state status;
254 const char *vendor_name;
255 const char *device_name;
256};
257struct pcidev_status {
258 uint16_t vendor_id;
259 uint16_t device_id;
260 const enum test_state status;
261 const char *vendor_name;
262 const char *device_name;
263};
264
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000265#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000266/* board_enable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000267int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000268void w836xx_ext_enter(uint16_t port);
269void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000270void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000271int it8705f_write_enable(uint8_t port);
272uint8_t sio_read(uint16_t port, uint8_t reg);
273void sio_write(uint16_t port, uint8_t reg, uint8_t data);
274void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000275void board_handle_before_superio(void);
276void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000277int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000278
279/* chipset_enable.c */
280int chipset_flash_enable(void);
281
282/* processor_enable.c */
283int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000284#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000285
286/* physmap.c */
287void *physmap(const char *descr, unsigned long phys_addr, size_t len);
288void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
289void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000290#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000291int setup_cpu_msr(int cpu);
292void cleanup_cpu_msr(void);
293
294/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000295int cb_parse_table(const char **vendor, const char **model);
296int cb_check_image(uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000297
298/* dmi.c */
299extern int has_dmi_support;
300void dmi_init(void);
301int dmi_match(const char *pattern);
302
303/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000304struct superio {
305 uint16_t vendor;
306 uint16_t port;
307 uint16_t model;
308};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000309extern struct superio superios[];
310extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000311#define SUPERIO_VENDOR_NONE 0x0
312#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000313#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000314#endif
315#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000316struct pci_filter;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000317struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
Uwe Hermann24c35e42011-07-13 11:22:03 +0000318struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
320struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
321 uint16_t card_vendor, uint16_t card_device);
322#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000323int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324#if CONFIG_INTERNAL == 1
325extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000326extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000327extern int force_boardenable;
328extern int force_boardmismatch;
329void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000330int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000331extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000332int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000333#endif
334
335/* hwaccess.c */
336void mmio_writeb(uint8_t val, void *addr);
337void mmio_writew(uint16_t val, void *addr);
338void mmio_writel(uint32_t val, void *addr);
339uint8_t mmio_readb(void *addr);
340uint16_t mmio_readw(void *addr);
341uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000342void mmio_readn(void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000343void mmio_le_writeb(uint8_t val, void *addr);
344void mmio_le_writew(uint16_t val, void *addr);
345void mmio_le_writel(uint32_t val, void *addr);
346uint8_t mmio_le_readb(void *addr);
347uint16_t mmio_le_readw(void *addr);
348uint32_t mmio_le_readl(void *addr);
349#define pci_mmio_writeb mmio_le_writeb
350#define pci_mmio_writew mmio_le_writew
351#define pci_mmio_writel mmio_le_writel
352#define pci_mmio_readb mmio_le_readb
353#define pci_mmio_readw mmio_le_readw
354#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000355void rmmio_writeb(uint8_t val, void *addr);
356void rmmio_writew(uint16_t val, void *addr);
357void rmmio_writel(uint32_t val, void *addr);
358void rmmio_le_writeb(uint8_t val, void *addr);
359void rmmio_le_writew(uint16_t val, void *addr);
360void rmmio_le_writel(uint32_t val, void *addr);
361#define pci_rmmio_writeb rmmio_le_writeb
362#define pci_rmmio_writew rmmio_le_writew
363#define pci_rmmio_writel rmmio_le_writel
364void rmmio_valb(void *addr);
365void rmmio_valw(void *addr);
366void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000367
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000368/* dummyflasher.c */
369#if CONFIG_DUMMY == 1
370int dummy_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000371void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
372void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000373#endif
374
375/* nic3com.c */
376#if CONFIG_NIC3COM == 1
377int nic3com_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000378extern const struct pcidev_status nics_3com[];
379#endif
380
381/* gfxnvidia.c */
382#if CONFIG_GFXNVIDIA == 1
383int gfxnvidia_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000384extern const struct pcidev_status gfx_nvidia[];
385#endif
386
387/* drkaiser.c */
388#if CONFIG_DRKAISER == 1
389int drkaiser_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000390extern const struct pcidev_status drkaiser_pcidev[];
391#endif
392
393/* nicrealtek.c */
394#if CONFIG_NICREALTEK == 1
395int nicrealtek_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000396extern const struct pcidev_status nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000397#endif
398
399/* nicnatsemi.c */
400#if CONFIG_NICNATSEMI == 1
401int nicnatsemi_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000402extern const struct pcidev_status nics_natsemi[];
403#endif
404
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000405/* nicintel.c */
406#if CONFIG_NICINTEL == 1
407int nicintel_init(void);
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000408extern const struct pcidev_status nics_intel[];
409#endif
410
Idwer Vollering004f4b72010-09-03 18:21:21 +0000411/* nicintel_spi.c */
412#if CONFIG_NICINTEL_SPI == 1
413int nicintel_spi_init(void);
Idwer Vollering004f4b72010-09-03 18:21:21 +0000414extern const struct pcidev_status nics_intel_spi[];
415#endif
416
Mark Marshall90021f22010-12-03 14:48:11 +0000417/* ogp_spi.c */
418#if CONFIG_OGP_SPI == 1
419int ogp_spi_init(void);
Mark Marshall90021f22010-12-03 14:48:11 +0000420extern const struct pcidev_status ogp_spi[];
421#endif
422
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000423/* satamv.c */
424#if CONFIG_SATAMV == 1
425int satamv_init(void);
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000426extern const struct pcidev_status satas_mv[];
427#endif
428
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000429/* satasii.c */
430#if CONFIG_SATASII == 1
431int satasii_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000432extern const struct pcidev_status satas_sii[];
433#endif
434
435/* atahpt.c */
436#if CONFIG_ATAHPT == 1
437int atahpt_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000438extern const struct pcidev_status ata_hpt[];
439#endif
440
441/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000442#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000443int ft2232_spi_init(void);
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000444extern const struct usbdev_status devs_ft2232spi[];
445void print_supported_usbdevs(const struct usbdev_status *devs);
446#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000447
448/* rayer_spi.c */
449#if CONFIG_RAYER_SPI == 1
450int rayer_spi_init(void);
451#endif
452
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000453/* pony_spi.c */
454#if CONFIG_PONY_SPI == 1
455int pony_spi_init(void);
456#endif
457
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000458/* bitbang_spi.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000459int bitbang_spi_init(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000460
461/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000462#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000463int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000464#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000465
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000466/* linux_spi.c */
467#if CONFIG_LINUX_SPI == 1
468int linux_spi_init(void);
469#endif
470
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000471/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000472#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000473int dediprog_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000474#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000475
476/* flashrom.c */
477struct decode_sizes {
478 uint32_t parallel;
479 uint32_t lpc;
480 uint32_t fwh;
481 uint32_t spi;
482};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000483// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000484extern struct decode_sizes max_rom_decode;
485extern int programmer_may_write;
486extern unsigned long flashbase;
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000487void check_chip_supported(const struct flashchip *chip);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000488int check_max_decode(enum chipbustype buses, uint32_t size);
Stefan Tauner66652442011-06-26 17:38:17 +0000489char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000490
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000491/* spi.c */
492enum spi_controller {
493 SPI_CONTROLLER_NONE,
494#if CONFIG_INTERNAL == 1
495#if defined(__i386__) || defined(__x86_64__)
496 SPI_CONTROLLER_ICH7,
497 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000498 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000499 SPI_CONTROLLER_IT87XX,
500 SPI_CONTROLLER_SB600,
501 SPI_CONTROLLER_VIA,
502 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000503#endif
504#endif
505#if CONFIG_FT2232_SPI == 1
506 SPI_CONTROLLER_FT2232,
507#endif
508#if CONFIG_DUMMY == 1
509 SPI_CONTROLLER_DUMMY,
510#endif
511#if CONFIG_BUSPIRATE_SPI == 1
512 SPI_CONTROLLER_BUSPIRATE,
513#endif
514#if CONFIG_DEDIPROG == 1
515 SPI_CONTROLLER_DEDIPROG,
516#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000517#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000518 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000519#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000520#if CONFIG_LINUX_SPI == 1
521 SPI_CONTROLLER_LINUX,
522#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000523#if CONFIG_SERPROG == 1
524 SPI_CONTROLLER_SERPROG,
525#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000526};
Michael Karcher62797512011-05-11 17:07:02 +0000527
528#define MAX_DATA_UNSPECIFIED 0
529#define MAX_DATA_READ_UNLIMITED 64 * 1024
530#define MAX_DATA_WRITE_UNLIMITED 256
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000531struct spi_programmer {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000532 enum spi_controller type;
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000533 unsigned int max_data_read;
534 unsigned int max_data_write;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000535 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000536 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000537 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000538
539 /* Optimized functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000540 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
541 int (*write_256)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000542 int (*write_aai)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000543 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000544};
545
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000546int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000547 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000548int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000549int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
550int default_spi_write_256(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000551int default_spi_write_aai(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000552int register_spi_programmer(const struct spi_programmer *programmer);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000553
Stefan Tauner2abab942012-04-27 20:41:23 +0000554/* The following enum is needed by ich_descriptor_tool and ich* code. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000555enum ich_chipset {
556 CHIPSET_ICH_UNKNOWN,
557 CHIPSET_ICH7 = 7,
558 CHIPSET_ICH8,
559 CHIPSET_ICH9,
560 CHIPSET_ICH10,
561 CHIPSET_5_SERIES_IBEX_PEAK,
562 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000563 CHIPSET_7_SERIES_PANTHER_POINT,
564 CHIPSET_8_SERIES_LYNX_POINT
Stefan Taunera8d838d2011-11-06 23:51:09 +0000565};
566
Stefan Tauner2abab942012-04-27 20:41:23 +0000567/* ichspi.c */
568#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000569extern uint32_t ichspi_bbar;
570int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000571 enum ich_chipset ich_generation);
Helge Wagnerdd73d832012-08-24 23:03:46 +0000572int via_init_spi(struct pci_dev *dev, uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000573
David Hendricks4e748392011-02-28 23:58:15 +0000574/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000575int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000576
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000577/* it87spi.c */
578void enter_conf_mode_ite(uint16_t port);
579void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000580void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000581int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000582
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000583/* mcp6x_spi.c */
584int mcp6x_spi_init(int want_spi);
585
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000586/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000587int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000588
589/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000590int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000591#endif
592
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000593/* opaque.c */
594struct opaque_programmer {
595 int max_data_read;
596 int max_data_write;
597 /* Specific functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000598 int (*probe) (struct flashctx *flash);
599 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
600 int (*write) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
601 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000602 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000603};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000604int register_opaque_programmer(const struct opaque_programmer *pgm);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000605
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000606/* programmer.c */
607int noop_shutdown(void);
608void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
609void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000610void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
611void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
612void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
613void fallback_chip_writen(const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
614uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
615uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
616void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
617struct par_programmer {
618 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
619 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
620 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
621 void (*chip_writen) (const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
622 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
623 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
624 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
625 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000626 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000627};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000628int register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
629struct registered_programmer {
630 enum chipbustype buses_supported;
631 union {
632 struct par_programmer par;
633 struct spi_programmer spi;
634 struct opaque_programmer opaque;
635 };
636};
637extern struct registered_programmer registered_programmers[];
638extern int registered_programmer_count;
639int register_programmer(struct registered_programmer *pgm);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000640
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000641/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000642#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000643int serprog_init(void);
Stefan Tauner31019d42011-10-22 21:45:27 +0000644void serprog_delay(int usecs);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000645#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000646
647/* serial.c */
Carl-Daniel Hailfinger60d9bd22012-08-09 23:34:41 +0000648#ifdef _WIN32
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000649typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000650#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000651#else
652typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000653#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000654#endif
655
656void sp_flush_incoming(void);
657fdtype sp_openserport(char *dev, unsigned int baud);
658void __attribute__((noreturn)) sp_die(char *msg);
659extern fdtype sp_fd;
David Hendricks8bb20212011-06-14 01:35:36 +0000660/* expose serialport_shutdown as it's currently used by buspirate */
661int serialport_shutdown(void *data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000662int serialport_write(unsigned char *buf, unsigned int writecnt);
663int serialport_read(unsigned char *buf, unsigned int readcnt);
664
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000665/* Serial port/pin mapping:
666
667 1 CD <-
668 2 RXD <-
669 3 TXD ->
670 4 DTR ->
671 5 GND --
672 6 DSR <-
673 7 RTS ->
674 8 CTS <-
675 9 RI <-
676*/
677enum SP_PIN {
678 PIN_CD = 1,
679 PIN_RXD,
680 PIN_TXD,
681 PIN_DTR,
682 PIN_GND,
683 PIN_DSR,
684 PIN_RTS,
685 PIN_CTS,
686 PIN_RI,
687};
688
689void sp_set_pin(enum SP_PIN pin, int val);
690int sp_get_pin(enum SP_PIN pin);
691
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000692#endif /* !__PROGRAMMER_H__ */