blob: 83cf5e1b90a72132010a283150408b3ae6dbd96f [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
27enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
64#if CONFIG_DEDIPROG == 1
65 PROGRAMMER_DEDIPROG,
66#endif
67#if CONFIG_RAYER_SPI == 1
68 PROGRAMMER_RAYER_SPI,
69#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000070#if CONFIG_NICINTEL == 1
71 PROGRAMMER_NICINTEL,
72#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000073#if CONFIG_NICINTEL_SPI == 1
74 PROGRAMMER_NICINTEL_SPI,
75#endif
Mark Marshall90021f22010-12-03 14:48:11 +000076#if CONFIG_OGP_SPI == 1
77 PROGRAMMER_OGP_SPI,
78#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000079#if CONFIG_SATAMV == 1
80 PROGRAMMER_SATAMV,
81#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000082 PROGRAMMER_INVALID /* This must always be the last entry. */
83};
84
85extern enum programmer programmer;
86
87struct programmer_entry {
88 const char *vendor;
89 const char *name;
90
91 int (*init) (void);
92 int (*shutdown) (void);
93
94 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
95 size_t len);
96 void (*unmap_flash_region) (void *virt_addr, size_t len);
97
98 void (*chip_writeb) (uint8_t val, chipaddr addr);
99 void (*chip_writew) (uint16_t val, chipaddr addr);
100 void (*chip_writel) (uint32_t val, chipaddr addr);
101 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
102 uint8_t (*chip_readb) (const chipaddr addr);
103 uint16_t (*chip_readw) (const chipaddr addr);
104 uint32_t (*chip_readl) (const chipaddr addr);
105 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
106 void (*delay) (int usecs);
107};
108
109extern const struct programmer_entry programmer_table[];
110
111int programmer_init(char *param);
112int programmer_shutdown(void);
113
114enum bitbang_spi_master_type {
115 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
116#if CONFIG_RAYER_SPI == 1
117 BITBANG_SPI_MASTER_RAYER,
118#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000119#if CONFIG_NICINTEL_SPI == 1
120 BITBANG_SPI_MASTER_NICINTEL,
121#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000122#if CONFIG_INTERNAL == 1
123#if defined(__i386__) || defined(__x86_64__)
124 BITBANG_SPI_MASTER_MCP,
125#endif
126#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000127#if CONFIG_OGP_SPI == 1
128 BITBANG_SPI_MASTER_OGP,
129#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000130};
131
132struct bitbang_spi_master {
133 enum bitbang_spi_master_type type;
134
135 /* Note that CS# is active low, so val=0 means the chip is active. */
136 void (*set_cs) (int val);
137 void (*set_sck) (int val);
138 void (*set_mosi) (int val);
139 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000140 void (*request_bus) (void);
141 void (*release_bus) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142};
143
144#if CONFIG_INTERNAL == 1
145struct penable {
146 uint16_t vendor_id;
147 uint16_t device_id;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000148 int status; /* OK=0 and NT=1 are defines only. Beware! */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000149 const char *vendor_name;
150 const char *device_name;
151 int (*doit) (struct pci_dev *dev, const char *name);
152};
153
154extern const struct penable chipset_enables[];
155
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000156enum board_match_phase {
157 P1,
158 P2,
159 P3
160};
161
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000162struct board_pciid_enable {
163 /* Any device, but make it sensible, like the ISA bridge. */
164 uint16_t first_vendor;
165 uint16_t first_device;
166 uint16_t first_card_vendor;
167 uint16_t first_card_device;
168
169 /* Any device, but make it sensible, like
170 * the host bridge. May be NULL.
171 */
172 uint16_t second_vendor;
173 uint16_t second_device;
174 uint16_t second_card_vendor;
175 uint16_t second_card_device;
176
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000177 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000178 const char *dmi_pattern;
179
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000180 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000181 const char *lb_vendor;
182 const char *lb_part;
183
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000184 enum board_match_phase phase;
185
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000186 const char *vendor_name;
187 const char *board_name;
188
189 int max_rom_decode_parallel;
190 int status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000191 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000192};
193
194extern const struct board_pciid_enable board_pciid_enables[];
195
196struct board_info {
197 const char *vendor;
198 const char *name;
199 const int working;
200#ifdef CONFIG_PRINT_WIKI
201 const char *url;
202 const char *note;
203#endif
204};
205
206extern const struct board_info boards_known[];
207extern const struct board_info laptops_known[];
208#endif
209
210/* udelay.c */
211void myusec_delay(int usecs);
212void myusec_calibrate_delay(void);
213void internal_delay(int usecs);
214
215#if NEED_PCI == 1
216/* pcidev.c */
217extern uint32_t io_base_addr;
218extern struct pci_access *pacc;
219extern struct pci_dev *pcidev_dev;
220struct pcidev_status {
221 uint16_t vendor_id;
222 uint16_t device_id;
223 int status;
224 const char *vendor_name;
225 const char *device_name;
226};
Carl-Daniel Hailfinger8a19ef12011-02-15 22:44:27 +0000227uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger40446ee2011-03-07 01:08:09 +0000228uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000229/* rpci_write_* are reversible writes. The original PCI config space register
230 * contents will be restored on shutdown.
231 */
Idwer Vollering1a6162e2010-12-26 23:55:19 +0000232int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
233int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
234int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000235#endif
236
237/* print.c */
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000238#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000239void print_supported_pcidevs(const struct pcidev_status *devs);
240#endif
241
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000242#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000243/* board_enable.c */
244void w836xx_ext_enter(uint16_t port);
245void w836xx_ext_leave(uint16_t port);
246int it8705f_write_enable(uint8_t port);
247uint8_t sio_read(uint16_t port, uint8_t reg);
248void sio_write(uint16_t port, uint8_t reg, uint8_t data);
249void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000250void board_handle_before_superio(void);
251void board_handle_before_laptop(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000252int board_flash_enable(const char *vendor, const char *part);
253
254/* chipset_enable.c */
255int chipset_flash_enable(void);
256
257/* processor_enable.c */
258int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000259#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000260
261/* physmap.c */
262void *physmap(const char *descr, unsigned long phys_addr, size_t len);
263void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
264void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000265#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000266int setup_cpu_msr(int cpu);
267void cleanup_cpu_msr(void);
268
269/* cbtable.c */
270void lb_vendor_dev_from_string(char *boardstring);
271int coreboot_init(void);
272extern char *lb_part, *lb_vendor;
273extern int partvendor_from_cbtable;
274
275/* dmi.c */
276extern int has_dmi_support;
277void dmi_init(void);
278int dmi_match(const char *pattern);
279
280/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000281struct superio {
282 uint16_t vendor;
283 uint16_t port;
284 uint16_t model;
285};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000286extern struct superio superios[];
287extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000288#define SUPERIO_VENDOR_NONE 0x0
289#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000290#endif
291#if NEED_PCI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000292struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
293struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
294struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
295struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
296 uint16_t card_vendor, uint16_t card_device);
297#endif
298void get_io_perms(void);
299void release_io_perms(void);
300#if CONFIG_INTERNAL == 1
301extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000302extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000303extern int force_boardenable;
304extern int force_boardmismatch;
305void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000306int register_superio(struct superio s);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000307int internal_init(void);
308int internal_shutdown(void);
309void internal_chip_writeb(uint8_t val, chipaddr addr);
310void internal_chip_writew(uint16_t val, chipaddr addr);
311void internal_chip_writel(uint32_t val, chipaddr addr);
312uint8_t internal_chip_readb(const chipaddr addr);
313uint16_t internal_chip_readw(const chipaddr addr);
314uint32_t internal_chip_readl(const chipaddr addr);
315void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
316#endif
317
318/* hwaccess.c */
319void mmio_writeb(uint8_t val, void *addr);
320void mmio_writew(uint16_t val, void *addr);
321void mmio_writel(uint32_t val, void *addr);
322uint8_t mmio_readb(void *addr);
323uint16_t mmio_readw(void *addr);
324uint32_t mmio_readl(void *addr);
325void mmio_le_writeb(uint8_t val, void *addr);
326void mmio_le_writew(uint16_t val, void *addr);
327void mmio_le_writel(uint32_t val, void *addr);
328uint8_t mmio_le_readb(void *addr);
329uint16_t mmio_le_readw(void *addr);
330uint32_t mmio_le_readl(void *addr);
331#define pci_mmio_writeb mmio_le_writeb
332#define pci_mmio_writew mmio_le_writew
333#define pci_mmio_writel mmio_le_writel
334#define pci_mmio_readb mmio_le_readb
335#define pci_mmio_readw mmio_le_readw
336#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000337void rmmio_writeb(uint8_t val, void *addr);
338void rmmio_writew(uint16_t val, void *addr);
339void rmmio_writel(uint32_t val, void *addr);
340void rmmio_le_writeb(uint8_t val, void *addr);
341void rmmio_le_writew(uint16_t val, void *addr);
342void rmmio_le_writel(uint32_t val, void *addr);
343#define pci_rmmio_writeb rmmio_le_writeb
344#define pci_rmmio_writew rmmio_le_writew
345#define pci_rmmio_writel rmmio_le_writel
346void rmmio_valb(void *addr);
347void rmmio_valw(void *addr);
348void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000349
350/* programmer.c */
351int noop_shutdown(void);
352void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
353void fallback_unmap(void *virt_addr, size_t len);
354uint8_t noop_chip_readb(const chipaddr addr);
355void noop_chip_writeb(uint8_t val, chipaddr addr);
356void fallback_chip_writew(uint16_t val, chipaddr addr);
357void fallback_chip_writel(uint32_t val, chipaddr addr);
358void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
359uint16_t fallback_chip_readw(const chipaddr addr);
360uint32_t fallback_chip_readl(const chipaddr addr);
361void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
362
363/* dummyflasher.c */
364#if CONFIG_DUMMY == 1
365int dummy_init(void);
366int dummy_shutdown(void);
367void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
368void dummy_unmap(void *virt_addr, size_t len);
369void dummy_chip_writeb(uint8_t val, chipaddr addr);
370void dummy_chip_writew(uint16_t val, chipaddr addr);
371void dummy_chip_writel(uint32_t val, chipaddr addr);
372void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
373uint8_t dummy_chip_readb(const chipaddr addr);
374uint16_t dummy_chip_readw(const chipaddr addr);
375uint32_t dummy_chip_readl(const chipaddr addr);
376void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000377#endif
378
379/* nic3com.c */
380#if CONFIG_NIC3COM == 1
381int nic3com_init(void);
382int nic3com_shutdown(void);
383void nic3com_chip_writeb(uint8_t val, chipaddr addr);
384uint8_t nic3com_chip_readb(const chipaddr addr);
385extern const struct pcidev_status nics_3com[];
386#endif
387
388/* gfxnvidia.c */
389#if CONFIG_GFXNVIDIA == 1
390int gfxnvidia_init(void);
391int gfxnvidia_shutdown(void);
392void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
393uint8_t gfxnvidia_chip_readb(const chipaddr addr);
394extern const struct pcidev_status gfx_nvidia[];
395#endif
396
397/* drkaiser.c */
398#if CONFIG_DRKAISER == 1
399int drkaiser_init(void);
400int drkaiser_shutdown(void);
401void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
402uint8_t drkaiser_chip_readb(const chipaddr addr);
403extern const struct pcidev_status drkaiser_pcidev[];
404#endif
405
406/* nicrealtek.c */
407#if CONFIG_NICREALTEK == 1
408int nicrealtek_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409int nicrealtek_shutdown(void);
410void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
411uint8_t nicrealtek_chip_readb(const chipaddr addr);
412extern const struct pcidev_status nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000413#endif
414
415/* nicnatsemi.c */
416#if CONFIG_NICNATSEMI == 1
417int nicnatsemi_init(void);
418int nicnatsemi_shutdown(void);
419void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
420uint8_t nicnatsemi_chip_readb(const chipaddr addr);
421extern const struct pcidev_status nics_natsemi[];
422#endif
423
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000424/* nicintel.c */
425#if CONFIG_NICINTEL == 1
426int nicintel_init(void);
427int nicintel_shutdown(void);
428void nicintel_chip_writeb(uint8_t val, chipaddr addr);
429uint8_t nicintel_chip_readb(const chipaddr addr);
430extern const struct pcidev_status nics_intel[];
431#endif
432
Idwer Vollering004f4b72010-09-03 18:21:21 +0000433/* nicintel_spi.c */
434#if CONFIG_NICINTEL_SPI == 1
435int nicintel_spi_init(void);
436int nicintel_spi_shutdown(void);
437int nicintel_spi_send_command(unsigned int writecnt, unsigned int readcnt,
438 const unsigned char *writearr, unsigned char *readarr);
439void nicintel_spi_chip_writeb(uint8_t val, chipaddr addr);
440extern const struct pcidev_status nics_intel_spi[];
441#endif
442
Mark Marshall90021f22010-12-03 14:48:11 +0000443/* ogp_spi.c */
444#if CONFIG_OGP_SPI == 1
445int ogp_spi_init(void);
446int ogp_spi_shutdown(void);
447extern const struct pcidev_status ogp_spi[];
448#endif
449
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000450/* satamv.c */
451#if CONFIG_SATAMV == 1
452int satamv_init(void);
453int satamv_shutdown(void);
454void satamv_chip_writeb(uint8_t val, chipaddr addr);
455uint8_t satamv_chip_readb(const chipaddr addr);
456extern const struct pcidev_status satas_mv[];
457#endif
458
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000459/* satasii.c */
460#if CONFIG_SATASII == 1
461int satasii_init(void);
462int satasii_shutdown(void);
463void satasii_chip_writeb(uint8_t val, chipaddr addr);
464uint8_t satasii_chip_readb(const chipaddr addr);
465extern const struct pcidev_status satas_sii[];
466#endif
467
468/* atahpt.c */
469#if CONFIG_ATAHPT == 1
470int atahpt_init(void);
471int atahpt_shutdown(void);
472void atahpt_chip_writeb(uint8_t val, chipaddr addr);
473uint8_t atahpt_chip_readb(const chipaddr addr);
474extern const struct pcidev_status ata_hpt[];
475#endif
476
477/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000478#if CONFIG_FT2232_SPI == 1
479struct usbdev_status {
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000480 uint16_t vendor_id;
481 uint16_t device_id;
482 int status;
483 const char *vendor_name;
484 const char *device_name;
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000485};
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000486int ft2232_spi_init(void);
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000487extern const struct usbdev_status devs_ft2232spi[];
488void print_supported_usbdevs(const struct usbdev_status *devs);
489#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000490
491/* rayer_spi.c */
492#if CONFIG_RAYER_SPI == 1
493int rayer_spi_init(void);
494#endif
495
496/* bitbang_spi.c */
497int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000498int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000499
500/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000501#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000502int buspirate_spi_init(void);
503int buspirate_spi_shutdown(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000504#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000505
506/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000507#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000508int dediprog_init(void);
509int dediprog_shutdown(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000510#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000511
512/* flashrom.c */
513struct decode_sizes {
514 uint32_t parallel;
515 uint32_t lpc;
516 uint32_t fwh;
517 uint32_t spi;
518};
519extern struct decode_sizes max_rom_decode;
520extern int programmer_may_write;
521extern unsigned long flashbase;
Carl-Daniel Hailfinger4c823182011-05-04 00:39:50 +0000522void check_chip_supported(const struct flashchip *flash);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523int check_max_decode(enum chipbustype buses, uint32_t size);
524char *extract_programmer_param(char *param_name);
525
526/* layout.c */
527int show_id(uint8_t *bios, int size, int force);
528
529/* spi.c */
530enum spi_controller {
531 SPI_CONTROLLER_NONE,
532#if CONFIG_INTERNAL == 1
533#if defined(__i386__) || defined(__x86_64__)
534 SPI_CONTROLLER_ICH7,
535 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000536 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000537 SPI_CONTROLLER_IT87XX,
538 SPI_CONTROLLER_SB600,
539 SPI_CONTROLLER_VIA,
540 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000541#endif
542#endif
543#if CONFIG_FT2232_SPI == 1
544 SPI_CONTROLLER_FT2232,
545#endif
546#if CONFIG_DUMMY == 1
547 SPI_CONTROLLER_DUMMY,
548#endif
549#if CONFIG_BUSPIRATE_SPI == 1
550 SPI_CONTROLLER_BUSPIRATE,
551#endif
552#if CONFIG_DEDIPROG == 1
553 SPI_CONTROLLER_DEDIPROG,
554#endif
Michael Karcherb9dbe482011-05-11 17:07:07 +0000555#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
556 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000557#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000558};
559extern const int spi_programmer_count;
Michael Karcher62797512011-05-11 17:07:02 +0000560
561#define MAX_DATA_UNSPECIFIED 0
562#define MAX_DATA_READ_UNLIMITED 64 * 1024
563#define MAX_DATA_WRITE_UNLIMITED 256
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000564struct spi_programmer {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000565 enum spi_controller type;
Michael Karcher62797512011-05-11 17:07:02 +0000566 int max_data_read;
567 int max_data_write;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000568 int (*command)(unsigned int writecnt, unsigned int readcnt,
569 const unsigned char *writearr, unsigned char *readarr);
570 int (*multicommand)(struct spi_command *cmds);
571
572 /* Optimized functions for this programmer */
573 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
574 int (*write_256)(struct flashchip *flash, uint8_t *buf, int start, int len);
575};
576
Michael Karcherb9dbe482011-05-11 17:07:07 +0000577extern const struct spi_programmer *spi_programmer;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000578int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
579 const unsigned char *writearr, unsigned char *readarr);
580int default_spi_send_multicommand(struct spi_command *cmds);
Michael Karcher62797512011-05-11 17:07:02 +0000581int default_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
582int default_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
Michael Karcherb9dbe482011-05-11 17:07:07 +0000583void register_spi_programmer(const struct spi_programmer *programmer);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000584
585/* ichspi.c */
586#if CONFIG_INTERNAL == 1
587extern uint32_t ichspi_bbar;
588int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
589 int ich_generation);
590int via_init_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000591
David Hendricks4e748392011-02-28 23:58:15 +0000592/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000593int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000594int it85xx_shutdown(void);
David Hendricks4e748392011-02-28 23:58:15 +0000595
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000596/* it87spi.c */
597void enter_conf_mode_ite(uint16_t port);
598void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000599void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000600int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000601
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000602/* mcp6x_spi.c */
603int mcp6x_spi_init(int want_spi);
604
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000605/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000606int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000607
608/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000609int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000610#endif
611
612/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000613#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000614int serprog_init(void);
615int serprog_shutdown(void);
616void serprog_chip_writeb(uint8_t val, chipaddr addr);
617uint8_t serprog_chip_readb(const chipaddr addr);
618void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
619void serprog_delay(int delay);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000620#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000621
622/* serial.c */
623#if _WIN32
624typedef HANDLE fdtype;
625#else
626typedef int fdtype;
627#endif
628
629void sp_flush_incoming(void);
630fdtype sp_openserport(char *dev, unsigned int baud);
631void __attribute__((noreturn)) sp_die(char *msg);
632extern fdtype sp_fd;
633int serialport_shutdown(void);
634int serialport_write(unsigned char *buf, unsigned int writecnt);
635int serialport_read(unsigned char *buf, unsigned int readcnt);
636
637#endif /* !__PROGRAMMER_H__ */