Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2000 Silicon Integrated System Corporation |
| 5 | * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com> |
| 6 | * Copyright (C) 2005-2009 coresystems GmbH |
| 7 | * Copyright (C) 2006-2009 Carl-Daniel Hailfinger |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; either version 2 of the License, or |
| 12 | * (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 18 | */ |
| 19 | |
| 20 | #ifndef __PROGRAMMER_H__ |
| 21 | #define __PROGRAMMER_H__ 1 |
| 22 | |
Felix Singer | b8db74a | 2022-08-19 00:19:26 +0200 | [diff] [blame] | 23 | #include <stdbool.h> |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 24 | #include <stdint.h> |
| 25 | |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 26 | #include "flash.h" /* for chipaddr and flashctx */ |
Carl-Daniel Hailfinger | 532c717 | 2011-11-04 21:35:26 +0000 | [diff] [blame] | 27 | |
Stefan Tauner | af358d6 | 2012-12-27 18:40:26 +0000 | [diff] [blame] | 28 | enum programmer_type { |
| 29 | PCI = 1, /* to detect uninitialized values */ |
| 30 | USB, |
| 31 | OTHER, |
| 32 | }; |
| 33 | |
Stefan Tauner | 4b24a2d | 2012-12-27 18:40:36 +0000 | [diff] [blame] | 34 | struct dev_entry { |
| 35 | uint16_t vendor_id; |
| 36 | uint16_t device_id; |
| 37 | const enum test_state status; |
| 38 | const char *vendor_name; |
| 39 | const char *device_name; |
| 40 | }; |
| 41 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 42 | struct programmer_entry { |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 43 | const char *name; |
Stefan Tauner | af358d6 | 2012-12-27 18:40:26 +0000 | [diff] [blame] | 44 | const enum programmer_type type; |
| 45 | union { |
Stefan Tauner | 4b24a2d | 2012-12-27 18:40:36 +0000 | [diff] [blame] | 46 | const struct dev_entry *const dev; |
Stefan Tauner | af358d6 | 2012-12-27 18:40:26 +0000 | [diff] [blame] | 47 | const char *const note; |
| 48 | } devs; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 49 | |
| 50 | int (*init) (void); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 51 | |
Stefan Tauner | 305e0b9 | 2013-07-17 23:46:44 +0000 | [diff] [blame] | 52 | void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 53 | void (*unmap_flash_region) (void *virt_addr, size_t len); |
| 54 | |
Stefan Tauner | f80419c | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 55 | void (*delay) (unsigned int usecs); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 56 | }; |
| 57 | |
Thomas Heijligen | 633d6db | 2021-03-31 19:09:44 +0200 | [diff] [blame] | 58 | extern const struct programmer_entry *const programmer_table[]; |
Thomas Heijligen | d0fcce2 | 2021-05-19 13:53:34 +0200 | [diff] [blame] | 59 | extern const size_t programmer_table_size; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 60 | |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 61 | /* programmer drivers */ |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 62 | extern const struct programmer_entry programmer_atahpt; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 63 | extern const struct programmer_entry programmer_atapromise; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 64 | extern const struct programmer_entry programmer_atavia; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 65 | extern const struct programmer_entry programmer_buspirate_spi; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 66 | extern const struct programmer_entry programmer_ch341a_spi; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 67 | extern const struct programmer_entry programmer_dediprog; |
| 68 | extern const struct programmer_entry programmer_developerbox; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 69 | extern const struct programmer_entry programmer_digilent_spi; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 70 | extern const struct programmer_entry programmer_drkaiser; |
| 71 | extern const struct programmer_entry programmer_dummy; |
| 72 | extern const struct programmer_entry programmer_ft2232_spi; |
| 73 | extern const struct programmer_entry programmer_gfxnvidia; |
| 74 | extern const struct programmer_entry programmer_internal; |
| 75 | extern const struct programmer_entry programmer_it8212; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 76 | extern const struct programmer_entry programmer_jlink_spi; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 77 | extern const struct programmer_entry programmer_linux_mtd; |
| 78 | extern const struct programmer_entry programmer_linux_spi; |
| 79 | extern const struct programmer_entry programmer_mstarddc_spi; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 80 | extern const struct programmer_entry programmer_ni845x_spi; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 81 | extern const struct programmer_entry programmer_nic3com; |
| 82 | extern const struct programmer_entry programmer_nicintel; |
| 83 | extern const struct programmer_entry programmer_nicintel_eeprom; |
| 84 | extern const struct programmer_entry programmer_nicintel_spi; |
| 85 | extern const struct programmer_entry programmer_nicnatsemi; |
| 86 | extern const struct programmer_entry programmer_nicrealtek; |
| 87 | extern const struct programmer_entry programmer_ogp_spi; |
| 88 | extern const struct programmer_entry programmer_pickit2_spi; |
| 89 | extern const struct programmer_entry programmer_pony_spi; |
| 90 | extern const struct programmer_entry programmer_rayer_spi; |
| 91 | extern const struct programmer_entry programmer_satamv; |
| 92 | extern const struct programmer_entry programmer_satasii; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 93 | extern const struct programmer_entry programmer_serprog; |
Thomas Heijligen | 1535db4 | 2021-06-14 13:20:09 +0200 | [diff] [blame] | 94 | extern const struct programmer_entry programmer_stlinkv3_spi; |
| 95 | extern const struct programmer_entry programmer_usbblaster_spi; |
Jean THOMAS | e28d8e4 | 2022-10-11 17:54:30 +0200 | [diff] [blame] | 96 | extern const struct programmer_entry programmer_dirtyjtag_spi; |
Thomas Heijligen | 40d3233 | 2021-06-10 15:17:53 +0200 | [diff] [blame] | 97 | |
Thomas Heijligen | e0e93cf | 2021-06-01 14:37:12 +0200 | [diff] [blame] | 98 | int programmer_init(const struct programmer_entry *prog, const char *param); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 99 | int programmer_shutdown(void); |
| 100 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 101 | struct bitbang_spi_master { |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 102 | /* Note that CS# is active low, so val=0 means the chip is active. */ |
| 103 | void (*set_cs) (int val); |
| 104 | void (*set_sck) (int val); |
| 105 | void (*set_mosi) (int val); |
| 106 | int (*get_miso) (void); |
Carl-Daniel Hailfinger | 2822888 | 2010-09-15 00:17:37 +0000 | [diff] [blame] | 107 | void (*request_bus) (void); |
| 108 | void (*release_bus) (void); |
Daniel Thompson | b623f40 | 2018-06-05 09:38:19 +0100 | [diff] [blame] | 109 | /* optional functions to optimize xfers */ |
| 110 | void (*set_sck_set_mosi) (int sck, int mosi); |
| 111 | int (*set_sck_get_miso) (int sck); |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 112 | /* Length of half a clock period in usecs. */ |
| 113 | unsigned int half_period; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 114 | }; |
| 115 | |
Patrick Georgi | 32508eb | 2012-07-20 20:35:14 +0000 | [diff] [blame] | 116 | struct pci_dev; |
Edward O'Callaghan | 15004ba | 2021-11-13 13:14:06 +1100 | [diff] [blame] | 117 | struct pci_filter; |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 118 | |
| 119 | /* pcidev.c */ |
Stefan Tauner | 0ccec8f | 2014-06-01 23:49:03 +0000 | [diff] [blame] | 120 | // FIXME: This needs to be local, not global(?) |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 121 | extern struct pci_access *pacc; |
| 122 | int pci_init_common(void); |
| 123 | uintptr_t pcidev_readbar(struct pci_dev *dev, int bar); |
| 124 | struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar); |
Edward O'Callaghan | 15004ba | 2021-11-13 13:14:06 +1100 | [diff] [blame] | 125 | struct pci_dev *pcidev_scandev(struct pci_filter *filter, struct pci_dev *start); |
Edward O'Callaghan | 48a9466 | 2022-02-26 11:36:17 +1100 | [diff] [blame] | 126 | struct pci_dev *pcidev_find_vendorclass(uint16_t vendor, uint16_t devclass); |
Edward O'Callaghan | 6c73e27 | 2021-11-13 17:56:20 +1100 | [diff] [blame] | 127 | struct pci_dev *pcidev_card_find(uint16_t vendor, uint16_t device, uint16_t card_vendor, uint16_t card_device); |
Edward O'Callaghan | 19ce50d | 2021-11-13 17:59:18 +1100 | [diff] [blame] | 128 | struct pci_dev *pcidev_find(uint16_t vendor, uint16_t device); |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 129 | /* rpci_write_* are reversible writes. The original PCI config space register |
| 130 | * contents will be restored on shutdown. |
Youness Alaoui | a54ceb1 | 2017-07-26 18:03:36 -0400 | [diff] [blame] | 131 | * To clone the pci_dev instances internally, the `pacc` global |
| 132 | * variable has to reference a pci_access method that is compatible |
| 133 | * with the given pci_dev handle. The referenced pci_access (not |
| 134 | * the variable) has to stay valid until the shutdown handlers are |
| 135 | * finished. |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 136 | */ |
| 137 | int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data); |
| 138 | int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data); |
| 139 | int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data); |
Carl-Daniel Hailfinger | a2faddf | 2013-01-05 23:52:45 +0000 | [diff] [blame] | 140 | |
| 141 | #if CONFIG_INTERNAL == 1 |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 142 | struct penable { |
| 143 | uint16_t vendor_id; |
| 144 | uint16_t device_id; |
Nico Huber | 2e50cdc | 2018-09-23 20:20:26 +0200 | [diff] [blame] | 145 | enum chipbustype buses; |
Stefan Tauner | 2c20b28 | 2012-07-28 19:35:26 +0000 | [diff] [blame] | 146 | const enum test_state status; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 147 | const char *vendor_name; |
| 148 | const char *device_name; |
| 149 | int (*doit) (struct pci_dev *dev, const char *name); |
| 150 | }; |
| 151 | |
| 152 | extern const struct penable chipset_enables[]; |
| 153 | |
Carl-Daniel Hailfinger | 580d29a | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 154 | enum board_match_phase { |
| 155 | P1, |
| 156 | P2, |
| 157 | P3 |
| 158 | }; |
| 159 | |
Carl-Daniel Hailfinger | 97d5b12 | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 160 | struct board_match { |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 161 | /* Any device, but make it sensible, like the ISA bridge. */ |
| 162 | uint16_t first_vendor; |
| 163 | uint16_t first_device; |
| 164 | uint16_t first_card_vendor; |
| 165 | uint16_t first_card_device; |
| 166 | |
| 167 | /* Any device, but make it sensible, like |
| 168 | * the host bridge. May be NULL. |
| 169 | */ |
| 170 | uint16_t second_vendor; |
| 171 | uint16_t second_device; |
| 172 | uint16_t second_card_vendor; |
| 173 | uint16_t second_card_device; |
| 174 | |
Stefan Tauner | 7bcacb1 | 2011-05-26 01:35:19 +0000 | [diff] [blame] | 175 | /* Pattern to match DMI entries. May be NULL. */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 176 | const char *dmi_pattern; |
| 177 | |
Stefan Tauner | 7bcacb1 | 2011-05-26 01:35:19 +0000 | [diff] [blame] | 178 | /* The vendor / part name from the coreboot table. May be NULL. */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 179 | const char *lb_vendor; |
| 180 | const char *lb_part; |
| 181 | |
Carl-Daniel Hailfinger | 580d29a | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 182 | enum board_match_phase phase; |
| 183 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 184 | const char *vendor_name; |
| 185 | const char *board_name; |
| 186 | |
| 187 | int max_rom_decode_parallel; |
Stefan Tauner | 2c20b28 | 2012-07-28 19:35:26 +0000 | [diff] [blame] | 188 | const enum test_state status; |
Stefan Tauner | 7bcacb1 | 2011-05-26 01:35:19 +0000 | [diff] [blame] | 189 | int (*enable) (void); /* May be NULL. */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 190 | }; |
| 191 | |
Carl-Daniel Hailfinger | 97d5b12 | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 192 | extern const struct board_match board_matches[]; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 193 | |
| 194 | struct board_info { |
| 195 | const char *vendor; |
| 196 | const char *name; |
Stefan Tauner | 2c20b28 | 2012-07-28 19:35:26 +0000 | [diff] [blame] | 197 | const enum test_state working; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 198 | #ifdef CONFIG_PRINT_WIKI |
| 199 | const char *url; |
| 200 | const char *note; |
| 201 | #endif |
| 202 | }; |
| 203 | |
| 204 | extern const struct board_info boards_known[]; |
| 205 | extern const struct board_info laptops_known[]; |
| 206 | #endif |
| 207 | |
| 208 | /* udelay.c */ |
Stefan Tauner | f80419c | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 209 | void myusec_delay(unsigned int usecs); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 210 | void myusec_calibrate_delay(void); |
Stefan Tauner | f80419c | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 211 | void internal_sleep(unsigned int usecs); |
| 212 | void internal_delay(unsigned int usecs); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 213 | |
Carl-Daniel Hailfinger | c422484 | 2011-06-09 20:06:34 +0000 | [diff] [blame] | 214 | #if CONFIG_INTERNAL == 1 |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 215 | /* board_enable.c */ |
Stefan Tauner | 600576b | 2014-06-12 22:57:36 +0000 | [diff] [blame] | 216 | int selfcheck_board_enables(void); |
Jacob Garber | 1c091d1 | 2019-08-12 11:14:14 -0600 | [diff] [blame] | 217 | int board_parse_parameter(const char *boardstring, char **vendor, char **model); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 218 | void w836xx_ext_enter(uint16_t port); |
| 219 | void w836xx_ext_leave(uint16_t port); |
Carl-Daniel Hailfinger | f5e62cb | 2012-05-06 22:48:01 +0000 | [diff] [blame] | 220 | void probe_superio_winbond(void); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 221 | int it8705f_write_enable(uint8_t port); |
| 222 | uint8_t sio_read(uint16_t port, uint8_t reg); |
| 223 | void sio_write(uint16_t port, uint8_t reg, uint8_t data); |
| 224 | void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask); |
Carl-Daniel Hailfinger | 580d29a | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 225 | void board_handle_before_superio(void); |
| 226 | void board_handle_before_laptop(void); |
Stefan Tauner | fa9fa71 | 2012-09-24 21:29:29 +0000 | [diff] [blame] | 227 | int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 228 | |
| 229 | /* chipset_enable.c */ |
| 230 | int chipset_flash_enable(void); |
| 231 | |
| 232 | /* processor_enable.c */ |
| 233 | int processor_flash_enable(void); |
Carl-Daniel Hailfinger | 580d29a | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 234 | #endif |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 235 | |
Thomas Heijligen | b3287b4 | 2021-12-14 17:25:49 +0100 | [diff] [blame] | 236 | #if CONFIG_INTERNAL == 1 |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 237 | /* cbtable.c */ |
Stefan Tauner | b4e06bd | 2012-08-20 00:24:22 +0000 | [diff] [blame] | 238 | int cb_parse_table(const char **vendor, const char **model); |
Nico Huber | 519be66 | 2018-12-23 20:03:35 +0100 | [diff] [blame] | 239 | int cb_check_image(const uint8_t *bios, unsigned int size); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 240 | |
| 241 | /* dmi.c */ |
Sean Nelson | 4c6d3a4 | 2013-09-11 23:35:03 +0000 | [diff] [blame] | 242 | #if defined(__i386__) || defined(__x86_64__) |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 243 | extern int has_dmi_support; |
| 244 | void dmi_init(void); |
| 245 | int dmi_match(const char *pattern); |
Sean Nelson | 4c6d3a4 | 2013-09-11 23:35:03 +0000 | [diff] [blame] | 246 | #endif // defined(__i386__) || defined(__x86_64__) |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 247 | |
| 248 | /* internal.c */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 249 | struct superio { |
| 250 | uint16_t vendor; |
| 251 | uint16_t port; |
| 252 | uint16_t model; |
| 253 | }; |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 254 | extern struct superio superios[]; |
| 255 | extern int superio_count; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 256 | #define SUPERIO_VENDOR_NONE 0x0 |
| 257 | #define SUPERIO_VENDOR_ITE 0x1 |
Carl-Daniel Hailfinger | f5e62cb | 2012-05-06 22:48:01 +0000 | [diff] [blame] | 258 | #define SUPERIO_VENDOR_WINBOND 0x2 |
Carl-Daniel Hailfinger | c422484 | 2011-06-09 20:06:34 +0000 | [diff] [blame] | 259 | #endif |
Edward O'Callaghan | 19ce50d | 2021-11-13 17:59:18 +1100 | [diff] [blame] | 260 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 261 | #if CONFIG_INTERNAL == 1 |
| 262 | extern int is_laptop; |
Felix Singer | d1ab7d2 | 2022-08-19 03:03:47 +0200 | [diff] [blame] | 263 | extern bool laptop_ok; |
Felix Singer | b8db74a | 2022-08-19 00:19:26 +0200 | [diff] [blame] | 264 | extern bool force_boardenable; |
| 265 | extern bool force_boardmismatch; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 266 | void probe_superio(void); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 267 | int register_superio(struct superio s); |
Carl-Daniel Hailfinger | eaacd2d | 2011-11-09 23:40:00 +0000 | [diff] [blame] | 268 | extern enum chipbustype internal_buses_supported; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 269 | #endif |
| 270 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 271 | /* bitbang_spi.c */ |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 272 | int register_spi_bitbang_master(const struct bitbang_spi_master *master); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 273 | |
Miklós Márton | 2d20d6d | 2018-01-30 20:20:15 +0100 | [diff] [blame] | 274 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 275 | /* flashrom.c */ |
| 276 | struct decode_sizes { |
| 277 | uint32_t parallel; |
| 278 | uint32_t lpc; |
| 279 | uint32_t fwh; |
| 280 | uint32_t spi; |
| 281 | }; |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 282 | // FIXME: These need to be local, not global |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 283 | extern struct decode_sizes max_rom_decode; |
Felix Singer | 980d6b8 | 2022-08-19 02:48:15 +0200 | [diff] [blame] | 284 | extern bool programmer_may_write; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 285 | extern unsigned long flashbase; |
Stefan Tauner | 6665244 | 2011-06-26 17:38:17 +0000 | [diff] [blame] | 286 | char *extract_programmer_param(const char *param_name); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 287 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 288 | /* spi.c */ |
Michael Karcher | 6279751 | 2011-05-11 17:07:02 +0000 | [diff] [blame] | 289 | #define MAX_DATA_UNSPECIFIED 0 |
| 290 | #define MAX_DATA_READ_UNLIMITED 64 * 1024 |
| 291 | #define MAX_DATA_WRITE_UNLIMITED 256 |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 292 | |
| 293 | #define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */ |
Nico Huber | dc5af54 | 2018-12-22 16:54:59 +0100 | [diff] [blame] | 294 | #define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address |
| 295 | register, 4BA mode switch) don't work */ |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 296 | |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 297 | struct spi_master { |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 298 | uint32_t features; |
Stefan Tauner | 23e10b8 | 2016-01-23 16:16:49 +0000 | [diff] [blame] | 299 | unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address). |
| 300 | unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address). |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 301 | int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt, |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 302 | const unsigned char *writearr, unsigned char *readarr); |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 303 | int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 304 | |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 305 | /* Optimized functions for this master */ |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 306 | int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 307 | int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len); |
| 308 | int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len); |
Anastasia Klimchuk | 7783f2f | 2021-07-05 09:18:06 +1000 | [diff] [blame] | 309 | int (*shutdown)(void *data); |
Nikolai Artemiev | e7a41e3 | 2022-11-28 17:40:56 +1100 | [diff] [blame^] | 310 | bool (*probe_opcode)(const struct flashctx *flash, uint8_t opcode); |
Edward O'Callaghan | 13f90e6 | 2021-01-06 14:10:52 +1100 | [diff] [blame] | 311 | void *data; |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 312 | }; |
| 313 | |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 314 | int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt, |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 315 | const unsigned char *writearr, unsigned char *readarr); |
Edward O'Callaghan | 5eca427 | 2020-04-12 17:27:53 +1000 | [diff] [blame] | 316 | int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds); |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 317 | int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 318 | int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len); |
| 319 | int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len); |
Nikolai Artemiev | e7a41e3 | 2022-11-28 17:40:56 +1100 | [diff] [blame^] | 320 | bool default_spi_probe_opcode(const struct flashctx *flash, uint8_t opcode); |
Nico Huber | 5e08e3e | 2021-05-11 17:38:14 +0200 | [diff] [blame] | 321 | int register_spi_master(const struct spi_master *mst, void *data); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 322 | |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 323 | /* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */ |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 324 | enum ich_chipset { |
| 325 | CHIPSET_ICH_UNKNOWN, |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 326 | CHIPSET_ICH, |
| 327 | CHIPSET_ICH2345, |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 328 | CHIPSET_ICH6, |
Stefan Tauner | 92d6a86 | 2013-10-25 00:33:37 +0000 | [diff] [blame] | 329 | CHIPSET_POULSBO, /* SCH U* */ |
| 330 | CHIPSET_TUNNEL_CREEK, /* Atom E6xx */ |
| 331 | CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */ |
Kyösti Mälkki | 78cd087 | 2013-09-14 23:36:57 +0000 | [diff] [blame] | 332 | CHIPSET_ICH7, |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 333 | CHIPSET_ICH8, |
| 334 | CHIPSET_ICH9, |
| 335 | CHIPSET_ICH10, |
| 336 | CHIPSET_5_SERIES_IBEX_PEAK, |
| 337 | CHIPSET_6_SERIES_COUGAR_POINT, |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 338 | CHIPSET_7_SERIES_PANTHER_POINT, |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 339 | CHIPSET_8_SERIES_LYNX_POINT, |
Duncan Laurie | 4095ed7 | 2014-08-20 15:39:32 +0000 | [diff] [blame] | 340 | CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */ |
Duncan Laurie | 90eb226 | 2013-03-15 03:12:29 +0000 | [diff] [blame] | 341 | CHIPSET_8_SERIES_LYNX_POINT_LP, |
| 342 | CHIPSET_8_SERIES_WELLSBURG, |
Duncan Laurie | 823096e | 2014-08-20 15:39:38 +0000 | [diff] [blame] | 343 | CHIPSET_9_SERIES_WILDCAT_POINT, |
Nico Huber | 5120591 | 2017-03-17 17:59:54 +0100 | [diff] [blame] | 344 | CHIPSET_9_SERIES_WILDCAT_POINT_LP, |
Nico Huber | 93c3069 | 2017-03-20 14:25:09 +0100 | [diff] [blame] | 345 | CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */ |
David Hendricks | a521636 | 2017-08-08 20:02:22 -0700 | [diff] [blame] | 346 | CHIPSET_C620_SERIES_LEWISBURG, |
Thomas Heijligen | 5ec84b3 | 2019-03-19 17:00:03 +0100 | [diff] [blame] | 347 | CHIPSET_300_SERIES_CANNON_POINT, |
Michał Żygowski | 5c9f542 | 2021-06-16 15:13:54 +0200 | [diff] [blame] | 348 | CHIPSET_500_SERIES_TIGER_POINT, |
Nico Huber | 3750986 | 2019-01-18 14:23:02 +0100 | [diff] [blame] | 349 | CHIPSET_APOLLO_LAKE, |
Angel Pons | 4db0fdf | 2020-07-10 17:04:10 +0200 | [diff] [blame] | 350 | CHIPSET_GEMINI_LAKE, |
Werner Zeh | e57d4e4 | 2022-01-03 09:44:29 +0100 | [diff] [blame] | 351 | CHIPSET_ELKHART_LAKE, |
Stefan Tauner | a8d838d | 2011-11-06 23:51:09 +0000 | [diff] [blame] | 352 | }; |
| 353 | |
Stefan Tauner | 2abab94 | 2012-04-27 20:41:23 +0000 | [diff] [blame] | 354 | /* ichspi.c */ |
| 355 | #if CONFIG_INTERNAL == 1 |
Nico Huber | 560111e | 2017-04-26 12:27:17 +0200 | [diff] [blame] | 356 | int ich_init_spi(void *spibar, enum ich_chipset ich_generation); |
| 357 | int via_init_spi(uint32_t mmio_base); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 358 | |
Stefan Tauner | dbac46c | 2013-08-13 22:10:41 +0000 | [diff] [blame] | 359 | /* amd_imc.c */ |
Rudolf Marek | 70e1459 | 2013-07-25 22:58:56 +0000 | [diff] [blame] | 360 | int amd_imc_shutdown(struct pci_dev *dev); |
| 361 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 362 | /* it87spi.c */ |
| 363 | void enter_conf_mode_ite(uint16_t port); |
| 364 | void exit_conf_mode_ite(uint16_t port); |
Carl-Daniel Hailfinger | bfecef6 | 2011-04-27 14:34:08 +0000 | [diff] [blame] | 365 | void probe_superio_ite(void); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 366 | int init_superio_ite(void); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 367 | |
David Hendricks | f9a3055 | 2015-05-23 20:30:30 -0700 | [diff] [blame] | 368 | #if CONFIG_LINUX_MTD == 1 |
| 369 | /* trivial wrapper to avoid cluttering internal_init() with #if */ |
Thomas Heijligen | cc853d8 | 2021-05-04 15:32:17 +0200 | [diff] [blame] | 370 | static inline int try_mtd(void) { return programmer_linux_mtd.init(); }; |
David Hendricks | f9a3055 | 2015-05-23 20:30:30 -0700 | [diff] [blame] | 371 | #else |
| 372 | static inline int try_mtd(void) { return 1; }; |
| 373 | #endif |
| 374 | |
Carl-Daniel Hailfinger | c422484 | 2011-06-09 20:06:34 +0000 | [diff] [blame] | 375 | /* mcp6x_spi.c */ |
| 376 | int mcp6x_spi_init(int want_spi); |
| 377 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 378 | /* sb600spi.c */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 379 | int sb600_probe_spi(struct pci_dev *dev); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 380 | |
| 381 | /* wbsio_spi.c */ |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 382 | int wbsio_check_for_spi(void); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 383 | #endif |
| 384 | |
Carl-Daniel Hailfinger | 532c717 | 2011-11-04 21:35:26 +0000 | [diff] [blame] | 385 | /* opaque.c */ |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 386 | struct opaque_master { |
Carl-Daniel Hailfinger | 532c717 | 2011-11-04 21:35:26 +0000 | [diff] [blame] | 387 | int max_data_read; |
| 388 | int max_data_write; |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 389 | /* Specific functions for this master */ |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 390 | int (*probe) (struct flashctx *flash); |
| 391 | int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 392 | int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len); |
Carl-Daniel Hailfinger | 63fd902 | 2011-12-14 22:25:15 +0000 | [diff] [blame] | 393 | int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen); |
Anastasia Klimchuk | a1fed9f | 2021-08-03 14:08:02 +1000 | [diff] [blame] | 394 | int (*shutdown)(void *data); |
Edward O'Callaghan | 13f90e6 | 2021-01-06 14:10:52 +1100 | [diff] [blame] | 395 | void *data; |
Carl-Daniel Hailfinger | 532c717 | 2011-11-04 21:35:26 +0000 | [diff] [blame] | 396 | }; |
Anastasia Klimchuk | 21b2021 | 2021-05-13 12:28:47 +1000 | [diff] [blame] | 397 | int register_opaque_master(const struct opaque_master *mst, void *data); |
Carl-Daniel Hailfinger | 532c717 | 2011-11-04 21:35:26 +0000 | [diff] [blame] | 398 | |
Edward O'Callaghan | 63f6a37 | 2022-08-12 12:56:43 +1000 | [diff] [blame] | 399 | /* parallel.c */ |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 400 | struct par_master { |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 401 | void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr); |
| 402 | void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr); |
| 403 | void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 404 | void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len); |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 405 | uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr); |
| 406 | uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr); |
| 407 | uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr); |
| 408 | void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len); |
Anastasia Klimchuk | e6953e5 | 2021-08-26 10:10:32 +1000 | [diff] [blame] | 409 | int (*shutdown)(void *data); |
Edward O'Callaghan | 13f90e6 | 2021-01-06 14:10:52 +1100 | [diff] [blame] | 410 | void *data; |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 411 | }; |
Anastasia Klimchuk | b91a203 | 2021-05-21 09:40:58 +1000 | [diff] [blame] | 412 | int register_par_master(const struct par_master *mst, const enum chipbustype buses, void *data); |
Edward O'Callaghan | 63f6a37 | 2022-08-12 12:56:43 +1000 | [diff] [blame] | 413 | |
| 414 | /* programmer.c */ |
| 415 | void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len); |
| 416 | void fallback_unmap(void *virt_addr, size_t len); |
| 417 | void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr); |
| 418 | void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr); |
| 419 | void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len); |
| 420 | uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr); |
| 421 | uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr); |
| 422 | void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len); |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 423 | struct registered_master { |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 424 | enum chipbustype buses_supported; |
| 425 | union { |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 426 | struct par_master par; |
| 427 | struct spi_master spi; |
| 428 | struct opaque_master opaque; |
Carl-Daniel Hailfinger | c40cff7 | 2011-12-20 00:19:29 +0000 | [diff] [blame] | 429 | }; |
| 430 | }; |
Carl-Daniel Hailfinger | a5bcbce | 2014-07-19 22:03:29 +0000 | [diff] [blame] | 431 | extern struct registered_master registered_masters[]; |
| 432 | extern int registered_master_count; |
Stefan Tauner | 5c316f9 | 2015-02-08 21:57:52 +0000 | [diff] [blame] | 433 | int register_master(const struct registered_master *mst); |
Carl-Daniel Hailfinger | 8a3c60c | 2011-12-18 15:01:24 +0000 | [diff] [blame] | 434 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 435 | |
| 436 | /* serial.c */ |
Stefan Tauner | b0eee9b | 2015-01-10 09:32:50 +0000 | [diff] [blame] | 437 | #if IS_WINDOWS |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 438 | typedef HANDLE fdtype; |
Stefan Tauner | bb4fed7 | 2012-09-01 21:47:19 +0000 | [diff] [blame] | 439 | #define SER_INV_FD INVALID_HANDLE_VALUE |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 440 | #else |
| 441 | typedef int fdtype; |
Stefan Tauner | bb4fed7 | 2012-09-01 21:47:19 +0000 | [diff] [blame] | 442 | #define SER_INV_FD -1 |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 443 | #endif |
| 444 | |
| 445 | void sp_flush_incoming(void); |
Stefan Tauner | 72587f8 | 2016-01-04 03:05:15 +0000 | [diff] [blame] | 446 | fdtype sp_openserport(char *dev, int baud); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 447 | extern fdtype sp_fd; |
Shawn Anastasio | 2b5adfb | 2017-12-31 00:17:15 -0600 | [diff] [blame] | 448 | int serialport_config(fdtype fd, int baud); |
David Hendricks | 8bb2021 | 2011-06-14 01:35:36 +0000 | [diff] [blame] | 449 | int serialport_shutdown(void *data); |
Mark Marshall | f20b7be | 2014-05-09 21:16:21 +0000 | [diff] [blame] | 450 | int serialport_write(const unsigned char *buf, unsigned int writecnt); |
| 451 | int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 452 | int serialport_read(unsigned char *buf, unsigned int readcnt); |
Stefan Tauner | 00e1608 | 2013-04-01 00:45:38 +0000 | [diff] [blame] | 453 | int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read); |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 454 | |
Virgil-Adrian Teaca | da7c545 | 2012-04-30 23:11:06 +0000 | [diff] [blame] | 455 | /* Serial port/pin mapping: |
| 456 | |
| 457 | 1 CD <- |
| 458 | 2 RXD <- |
| 459 | 3 TXD -> |
| 460 | 4 DTR -> |
| 461 | 5 GND -- |
| 462 | 6 DSR <- |
| 463 | 7 RTS -> |
| 464 | 8 CTS <- |
| 465 | 9 RI <- |
| 466 | */ |
| 467 | enum SP_PIN { |
| 468 | PIN_CD = 1, |
| 469 | PIN_RXD, |
| 470 | PIN_TXD, |
| 471 | PIN_DTR, |
| 472 | PIN_GND, |
| 473 | PIN_DSR, |
| 474 | PIN_RTS, |
| 475 | PIN_CTS, |
| 476 | PIN_RI, |
| 477 | }; |
| 478 | |
| 479 | void sp_set_pin(enum SP_PIN pin, int val); |
| 480 | int sp_get_pin(enum SP_PIN pin); |
| 481 | |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 482 | /* spi_master feature checks */ |
| 483 | static inline bool spi_master_4ba(const struct flashctx *const flash) |
| 484 | { |
| 485 | return flash->mst->buses_supported & BUS_SPI && |
| 486 | flash->mst->spi.features & SPI_MASTER_4BA; |
| 487 | } |
Nico Huber | dc5af54 | 2018-12-22 16:54:59 +0100 | [diff] [blame] | 488 | static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash) |
| 489 | { |
| 490 | return flash->mst->buses_supported & BUS_SPI && |
| 491 | flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES; |
| 492 | } |
Nico Huber | 1cf407b | 2017-11-10 20:18:23 +0100 | [diff] [blame] | 493 | |
Daniel Thompson | 1d507a0 | 2018-07-12 11:02:28 +0100 | [diff] [blame] | 494 | /* usbdev.c */ |
| 495 | struct libusb_device_handle; |
| 496 | struct libusb_context; |
| 497 | struct libusb_device_handle *usb_dev_get_by_vid_pid_serial( |
| 498 | struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno); |
| 499 | struct libusb_device_handle *usb_dev_get_by_vid_pid_number( |
| 500 | struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num); |
| 501 | |
Carl-Daniel Hailfinger | 5b997c3 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 502 | #endif /* !__PROGRAMMER_H__ */ |