blob: e49f2621ea1e1bac21ff64cde0920a1f64d40af8 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
76#if CONFIG_RAYER_SPI == 1
77 PROGRAMMER_RAYER_SPI,
78#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000079#if CONFIG_PONY_SPI == 1
80 PROGRAMMER_PONY_SPI,
81#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000082#if CONFIG_NICINTEL == 1
83 PROGRAMMER_NICINTEL,
84#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000085#if CONFIG_NICINTEL_SPI == 1
86 PROGRAMMER_NICINTEL_SPI,
87#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000088#if CONFIG_NICINTEL_EEPROM == 1
89 PROGRAMMER_NICINTEL_EEPROM,
90#endif
Mark Marshall90021f22010-12-03 14:48:11 +000091#if CONFIG_OGP_SPI == 1
92 PROGRAMMER_OGP_SPI,
93#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000094#if CONFIG_SATAMV == 1
95 PROGRAMMER_SATAMV,
96#endif
David Hendricksf9a30552015-05-23 20:30:30 -070097#if CONFIG_LINUX_MTD == 1
98 PROGRAMMER_LINUX_MTD,
99#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000100#if CONFIG_LINUX_SPI == 1
101 PROGRAMMER_LINUX_SPI,
102#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000103#if CONFIG_USBBLASTER_SPI == 1
104 PROGRAMMER_USBBLASTER_SPI,
105#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000106#if CONFIG_MSTARDDC_SPI == 1
107 PROGRAMMER_MSTARDDC_SPI,
108#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000109#if CONFIG_PICKIT2_SPI == 1
110 PROGRAMMER_PICKIT2_SPI,
111#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000112#if CONFIG_CH341A_SPI == 1
113 PROGRAMMER_CH341A_SPI,
114#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000115 PROGRAMMER_INVALID /* This must always be the last entry. */
116};
117
Stefan Tauneraf358d62012-12-27 18:40:26 +0000118enum programmer_type {
119 PCI = 1, /* to detect uninitialized values */
120 USB,
121 OTHER,
122};
123
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000124struct dev_entry {
125 uint16_t vendor_id;
126 uint16_t device_id;
127 const enum test_state status;
128 const char *vendor_name;
129 const char *device_name;
130};
131
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000132struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000133 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000134 const enum programmer_type type;
135 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000136 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000137 const char *const note;
138 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000139
140 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000141
Stefan Tauner305e0b92013-07-17 23:46:44 +0000142 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000143 void (*unmap_flash_region) (void *virt_addr, size_t len);
144
Stefan Taunerf80419c2014-05-02 15:41:42 +0000145 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000146};
147
148extern const struct programmer_entry programmer_table[];
149
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000150int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000151int programmer_shutdown(void);
152
153enum bitbang_spi_master_type {
154 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
155#if CONFIG_RAYER_SPI == 1
156 BITBANG_SPI_MASTER_RAYER,
157#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000158#if CONFIG_PONY_SPI == 1
159 BITBANG_SPI_MASTER_PONY,
160#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000161#if CONFIG_NICINTEL_SPI == 1
162 BITBANG_SPI_MASTER_NICINTEL,
163#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000164#if CONFIG_INTERNAL == 1
165#if defined(__i386__) || defined(__x86_64__)
166 BITBANG_SPI_MASTER_MCP,
167#endif
168#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000169#if CONFIG_OGP_SPI == 1
170 BITBANG_SPI_MASTER_OGP,
171#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000172};
173
174struct bitbang_spi_master {
175 enum bitbang_spi_master_type type;
176
177 /* Note that CS# is active low, so val=0 means the chip is active. */
178 void (*set_cs) (int val);
179 void (*set_sck) (int val);
180 void (*set_mosi) (int val);
181 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000182 void (*request_bus) (void);
183 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000184 /* Length of half a clock period in usecs. */
185 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000186};
187
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000188#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000189struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000190
191/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000192// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000193extern struct pci_access *pacc;
194int pci_init_common(void);
195uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
196struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
197/* rpci_write_* are reversible writes. The original PCI config space register
198 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400199 * To clone the pci_dev instances internally, the `pacc` global
200 * variable has to reference a pci_access method that is compatible
201 * with the given pci_dev handle. The referenced pci_access (not
202 * the variable) has to stay valid until the shutdown handlers are
203 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000204 */
205int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
206int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
207int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
208#endif
209
210#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000211struct penable {
212 uint16_t vendor_id;
213 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000214 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000215 const char *vendor_name;
216 const char *device_name;
217 int (*doit) (struct pci_dev *dev, const char *name);
218};
219
220extern const struct penable chipset_enables[];
221
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000222enum board_match_phase {
223 P1,
224 P2,
225 P3
226};
227
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000228struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000229 /* Any device, but make it sensible, like the ISA bridge. */
230 uint16_t first_vendor;
231 uint16_t first_device;
232 uint16_t first_card_vendor;
233 uint16_t first_card_device;
234
235 /* Any device, but make it sensible, like
236 * the host bridge. May be NULL.
237 */
238 uint16_t second_vendor;
239 uint16_t second_device;
240 uint16_t second_card_vendor;
241 uint16_t second_card_device;
242
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000243 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000244 const char *dmi_pattern;
245
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000246 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000247 const char *lb_vendor;
248 const char *lb_part;
249
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000250 enum board_match_phase phase;
251
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000252 const char *vendor_name;
253 const char *board_name;
254
255 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000256 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000257 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000258};
259
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000260extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000261
262struct board_info {
263 const char *vendor;
264 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000265 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000266#ifdef CONFIG_PRINT_WIKI
267 const char *url;
268 const char *note;
269#endif
270};
271
272extern const struct board_info boards_known[];
273extern const struct board_info laptops_known[];
274#endif
275
276/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000277void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000278void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000279void internal_sleep(unsigned int usecs);
280void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000281
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000282#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000283/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000284int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000285int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000286void w836xx_ext_enter(uint16_t port);
287void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000288void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000289int it8705f_write_enable(uint8_t port);
290uint8_t sio_read(uint16_t port, uint8_t reg);
291void sio_write(uint16_t port, uint8_t reg, uint8_t data);
292void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000293void board_handle_before_superio(void);
294void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000295int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000296
297/* chipset_enable.c */
298int chipset_flash_enable(void);
299
300/* processor_enable.c */
301int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000302#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000303
304/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000305void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000306void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000307void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000308void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000309void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000310void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000311#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000312int setup_cpu_msr(int cpu);
313void cleanup_cpu_msr(void);
314
315/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000316int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200317int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318
319/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000320#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000321extern int has_dmi_support;
322void dmi_init(void);
323int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000324#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000325
326/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000327struct superio {
328 uint16_t vendor;
329 uint16_t port;
330 uint16_t model;
331};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000332extern struct superio superios[];
333extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000334#define SUPERIO_VENDOR_NONE 0x0
335#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000336#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000337#endif
338#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000339struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000340struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
341struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
342 uint16_t card_vendor, uint16_t card_device);
343#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000344int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000345#if CONFIG_INTERNAL == 1
346extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000347extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000348extern int force_boardenable;
349extern int force_boardmismatch;
350void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000351int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000352extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000353int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000354#endif
355
356/* hwaccess.c */
357void mmio_writeb(uint8_t val, void *addr);
358void mmio_writew(uint16_t val, void *addr);
359void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100360uint8_t mmio_readb(const void *addr);
361uint16_t mmio_readw(const void *addr);
362uint32_t mmio_readl(const void *addr);
363void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000364void mmio_le_writeb(uint8_t val, void *addr);
365void mmio_le_writew(uint16_t val, void *addr);
366void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100367uint8_t mmio_le_readb(const void *addr);
368uint16_t mmio_le_readw(const void *addr);
369uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000370#define pci_mmio_writeb mmio_le_writeb
371#define pci_mmio_writew mmio_le_writew
372#define pci_mmio_writel mmio_le_writel
373#define pci_mmio_readb mmio_le_readb
374#define pci_mmio_readw mmio_le_readw
375#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000376void rmmio_writeb(uint8_t val, void *addr);
377void rmmio_writew(uint16_t val, void *addr);
378void rmmio_writel(uint32_t val, void *addr);
379void rmmio_le_writeb(uint8_t val, void *addr);
380void rmmio_le_writew(uint16_t val, void *addr);
381void rmmio_le_writel(uint32_t val, void *addr);
382#define pci_rmmio_writeb rmmio_le_writeb
383#define pci_rmmio_writew rmmio_le_writew
384#define pci_rmmio_writel rmmio_le_writel
385void rmmio_valb(void *addr);
386void rmmio_valw(void *addr);
387void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000388
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389/* dummyflasher.c */
390#if CONFIG_DUMMY == 1
391int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000392void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000393void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000394#endif
395
396/* nic3com.c */
397#if CONFIG_NIC3COM == 1
398int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000399extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000400#endif
401
402/* gfxnvidia.c */
403#if CONFIG_GFXNVIDIA == 1
404int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000405extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000406#endif
407
408/* drkaiser.c */
409#if CONFIG_DRKAISER == 1
410int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000411extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000412#endif
413
414/* nicrealtek.c */
415#if CONFIG_NICREALTEK == 1
416int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000417extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000418#endif
419
420/* nicnatsemi.c */
421#if CONFIG_NICNATSEMI == 1
422int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000423extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000424#endif
425
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000426/* nicintel.c */
427#if CONFIG_NICINTEL == 1
428int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000429extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000430#endif
431
Idwer Vollering004f4b72010-09-03 18:21:21 +0000432/* nicintel_spi.c */
433#if CONFIG_NICINTEL_SPI == 1
434int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000435extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000436#endif
437
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000438/* nicintel_eeprom.c */
439#if CONFIG_NICINTEL_EEPROM == 1
440int nicintel_ee_init(void);
441extern const struct dev_entry nics_intel_ee[];
442#endif
443
Mark Marshall90021f22010-12-03 14:48:11 +0000444/* ogp_spi.c */
445#if CONFIG_OGP_SPI == 1
446int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000447extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000448#endif
449
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000450/* satamv.c */
451#if CONFIG_SATAMV == 1
452int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000453extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000454#endif
455
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000456/* satasii.c */
457#if CONFIG_SATASII == 1
458int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000459extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000460#endif
461
462/* atahpt.c */
463#if CONFIG_ATAHPT == 1
464int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000465extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000466#endif
467
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000468/* atavia.c */
469#if CONFIG_ATAVIA == 1
470int atavia_init(void);
471void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
472extern const struct dev_entry ata_via[];
473#endif
474
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000475/* atapromise.c */
476#if CONFIG_ATAPROMISE == 1
477int atapromise_init(void);
478void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
479extern const struct dev_entry ata_promise[];
480#endif
481
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000482/* it8212.c */
483#if CONFIG_IT8212 == 1
484int it8212_init(void);
485extern const struct dev_entry devs_it8212[];
486#endif
487
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000488/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000489#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000490int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000491extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000492#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000493
James Lairdc60de0e2013-03-27 13:00:23 +0000494/* usbblaster_spi.c */
495#if CONFIG_USBBLASTER_SPI == 1
496int usbblaster_spi_init(void);
497extern const struct dev_entry devs_usbblasterspi[];
498#endif
499
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000500/* mstarddc_spi.c */
501#if CONFIG_MSTARDDC_SPI == 1
502int mstarddc_spi_init(void);
503#endif
504
Justin Chevrier66e554b2015-02-08 21:58:10 +0000505/* pickit2_spi.c */
506#if CONFIG_PICKIT2_SPI == 1
507int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000508extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000509#endif
510
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000511/* rayer_spi.c */
512#if CONFIG_RAYER_SPI == 1
513int rayer_spi_init(void);
514#endif
515
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000516/* pony_spi.c */
517#if CONFIG_PONY_SPI == 1
518int pony_spi_init(void);
519#endif
520
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000521/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000522int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523
524/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000525#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000526int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000527#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000528
David Hendricksf9a30552015-05-23 20:30:30 -0700529/* linux_mtd.c */
530#if CONFIG_LINUX_MTD == 1
531int linux_mtd_init(void);
532#endif
533
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000534/* linux_spi.c */
535#if CONFIG_LINUX_SPI == 1
536int linux_spi_init(void);
537#endif
538
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000539/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000540#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000541int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000542extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000543#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000544
Urja Rannikko0870b022016-01-31 22:10:29 +0000545/* ch341a_spi.c */
546#if CONFIG_CH341A_SPI == 1
547int ch341a_spi_init(void);
548void ch341a_spi_delay(unsigned int usecs);
549extern const struct dev_entry devs_ch341a_spi[];
550#endif
551
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000552/* flashrom.c */
553struct decode_sizes {
554 uint32_t parallel;
555 uint32_t lpc;
556 uint32_t fwh;
557 uint32_t spi;
558};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000559// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000560extern struct decode_sizes max_rom_decode;
561extern int programmer_may_write;
562extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000563unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000564char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000565
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000566/* spi.c */
567enum spi_controller {
568 SPI_CONTROLLER_NONE,
569#if CONFIG_INTERNAL == 1
570#if defined(__i386__) || defined(__x86_64__)
571 SPI_CONTROLLER_ICH7,
572 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000573 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000574 SPI_CONTROLLER_IT87XX,
575 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000576 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000577 SPI_CONTROLLER_VIA,
578 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000579#endif
580#endif
581#if CONFIG_FT2232_SPI == 1
582 SPI_CONTROLLER_FT2232,
583#endif
584#if CONFIG_DUMMY == 1
585 SPI_CONTROLLER_DUMMY,
586#endif
587#if CONFIG_BUSPIRATE_SPI == 1
588 SPI_CONTROLLER_BUSPIRATE,
589#endif
590#if CONFIG_DEDIPROG == 1
591 SPI_CONTROLLER_DEDIPROG,
592#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000593#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000594 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000595#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700596#if CONFIG_LINUX_MTD == 1
597 SPI_CONTROLLER_LINUX_MTD,
598#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000599#if CONFIG_LINUX_SPI == 1
600 SPI_CONTROLLER_LINUX,
601#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000602#if CONFIG_SERPROG == 1
603 SPI_CONTROLLER_SERPROG,
604#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000605#if CONFIG_USBBLASTER_SPI == 1
606 SPI_CONTROLLER_USBBLASTER,
607#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000608#if CONFIG_MSTARDDC_SPI == 1
609 SPI_CONTROLLER_MSTARDDC,
610#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000611#if CONFIG_PICKIT2_SPI == 1
612 SPI_CONTROLLER_PICKIT2,
613#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000614#if CONFIG_CH341A_SPI == 1
615 SPI_CONTROLLER_CH341A_SPI,
616#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000617};
Michael Karcher62797512011-05-11 17:07:02 +0000618
619#define MAX_DATA_UNSPECIFIED 0
620#define MAX_DATA_READ_UNLIMITED 64 * 1024
621#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100622
623#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
624
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000625struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000626 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100627 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000628 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
629 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000630 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000631 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000632 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000633
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000634 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000635 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000636 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
637 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000638 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000639};
640
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000641int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000642 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000643int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000644int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000645int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
646int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000647int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000648
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000649/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000650enum ich_chipset {
651 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000652 CHIPSET_ICH,
653 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000654 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000655 CHIPSET_POULSBO, /* SCH U* */
656 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
657 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000658 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000659 CHIPSET_ICH8,
660 CHIPSET_ICH9,
661 CHIPSET_ICH10,
662 CHIPSET_5_SERIES_IBEX_PEAK,
663 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000664 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000665 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000666 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000667 CHIPSET_8_SERIES_LYNX_POINT_LP,
668 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000669 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100670 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100671 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700672 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000673};
674
Stefan Tauner2abab942012-04-27 20:41:23 +0000675/* ichspi.c */
676#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200677int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
678int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000679
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000680/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000681int amd_imc_shutdown(struct pci_dev *dev);
682
David Hendricks4e748392011-02-28 23:58:15 +0000683/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000684int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000685
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000686/* it87spi.c */
687void enter_conf_mode_ite(uint16_t port);
688void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000689void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000690int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000691
David Hendricksf9a30552015-05-23 20:30:30 -0700692#if CONFIG_LINUX_MTD == 1
693/* trivial wrapper to avoid cluttering internal_init() with #if */
694static inline int try_mtd(void) { return linux_mtd_init(); };
695#else
696static inline int try_mtd(void) { return 1; };
697#endif
698
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000699/* mcp6x_spi.c */
700int mcp6x_spi_init(int want_spi);
701
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000702/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000703int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000704
705/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000706int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000707#endif
708
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000709/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000710struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000711 int max_data_read;
712 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000713 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000714 int (*probe) (struct flashctx *flash);
715 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000716 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000717 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000718 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000719};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000720int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000721
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000722/* programmer.c */
723int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000724void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000725void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000726void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
727void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
728void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000729void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000730uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
731uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
732void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000733struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000734 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
735 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
736 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000737 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000738 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
739 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
740 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
741 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000742 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000743};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000744int register_par_master(const struct par_master *mst, const enum chipbustype buses);
745struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000746 enum chipbustype buses_supported;
747 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000748 struct par_master par;
749 struct spi_master spi;
750 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000751 };
752};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000753extern struct registered_master registered_masters[];
754extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000755int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000756
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000757/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000758#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000759int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000760void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000761void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000762#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000763
764/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000765#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000766typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000767#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000768#else
769typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000770#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000771#endif
772
773void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000774fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000775extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600776int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000777int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000778int serialport_write(const unsigned char *buf, unsigned int writecnt);
779int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000780int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000781int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000782
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000783/* Serial port/pin mapping:
784
785 1 CD <-
786 2 RXD <-
787 3 TXD ->
788 4 DTR ->
789 5 GND --
790 6 DSR <-
791 7 RTS ->
792 8 CTS <-
793 9 RI <-
794*/
795enum SP_PIN {
796 PIN_CD = 1,
797 PIN_RXD,
798 PIN_TXD,
799 PIN_DTR,
800 PIN_GND,
801 PIN_DSR,
802 PIN_RTS,
803 PIN_CTS,
804 PIN_RI,
805};
806
807void sp_set_pin(enum SP_PIN pin, int val);
808int sp_get_pin(enum SP_PIN pin);
809
Nico Huber1cf407b2017-11-10 20:18:23 +0100810/* spi_master feature checks */
811static inline bool spi_master_4ba(const struct flashctx *const flash)
812{
813 return flash->mst->buses_supported & BUS_SPI &&
814 flash->mst->spi.features & SPI_MASTER_4BA;
815}
816
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000817#endif /* !__PROGRAMMER_H__ */