blob: af7d5000c4055697e65fc0c9adb33e92fc48d015 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +010076#if CONFIG_DEVELOPERBOX_SPI == 1
77 PROGRAMMER_DEVELOPERBOX_SPI,
78#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000079#if CONFIG_RAYER_SPI == 1
80 PROGRAMMER_RAYER_SPI,
81#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000082#if CONFIG_PONY_SPI == 1
83 PROGRAMMER_PONY_SPI,
84#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000085#if CONFIG_NICINTEL == 1
86 PROGRAMMER_NICINTEL,
87#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000088#if CONFIG_NICINTEL_SPI == 1
89 PROGRAMMER_NICINTEL_SPI,
90#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000091#if CONFIG_NICINTEL_EEPROM == 1
92 PROGRAMMER_NICINTEL_EEPROM,
93#endif
Mark Marshall90021f22010-12-03 14:48:11 +000094#if CONFIG_OGP_SPI == 1
95 PROGRAMMER_OGP_SPI,
96#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000097#if CONFIG_SATAMV == 1
98 PROGRAMMER_SATAMV,
99#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700100#if CONFIG_LINUX_MTD == 1
101 PROGRAMMER_LINUX_MTD,
102#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000103#if CONFIG_LINUX_SPI == 1
104 PROGRAMMER_LINUX_SPI,
105#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000106#if CONFIG_USBBLASTER_SPI == 1
107 PROGRAMMER_USBBLASTER_SPI,
108#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000109#if CONFIG_MSTARDDC_SPI == 1
110 PROGRAMMER_MSTARDDC_SPI,
111#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000112#if CONFIG_PICKIT2_SPI == 1
113 PROGRAMMER_PICKIT2_SPI,
114#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000115#if CONFIG_CH341A_SPI == 1
116 PROGRAMMER_CH341A_SPI,
117#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100118#if CONFIG_DIGILENT_SPI == 1
119 PROGRAMMER_DIGILENT_SPI,
120#endif
Marc Schink3578ec62016-03-17 16:23:03 +0100121#if CONFIG_JLINK_SPI == 1
122 PROGRAMMER_JLINK_SPI,
123#endif
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100124#if CONFIG_NI845X_SPI == 1
125 PROGRAMMER_NI845X_SPI,
126#endif
Miklós Márton324929c2019-08-01 19:14:10 +0200127#if CONFIG_STLINKV3_SPI == 1
128 PROGRAMMER_STLINKV3_SPI,
129#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000130 PROGRAMMER_INVALID /* This must always be the last entry. */
131};
132
Stefan Tauneraf358d62012-12-27 18:40:26 +0000133enum programmer_type {
134 PCI = 1, /* to detect uninitialized values */
135 USB,
136 OTHER,
137};
138
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000139struct dev_entry {
140 uint16_t vendor_id;
141 uint16_t device_id;
142 const enum test_state status;
143 const char *vendor_name;
144 const char *device_name;
145};
146
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000147struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000148 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000149 const enum programmer_type type;
150 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000151 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000152 const char *const note;
153 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000154
155 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000156
Stefan Tauner305e0b92013-07-17 23:46:44 +0000157 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000158 void (*unmap_flash_region) (void *virt_addr, size_t len);
159
Stefan Taunerf80419c2014-05-02 15:41:42 +0000160 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000161};
162
Thomas Heijligen633d6db2021-03-31 19:09:44 +0200163extern const struct programmer_entry *const programmer_table[];
Thomas Heijligend0fcce22021-05-19 13:53:34 +0200164extern const size_t programmer_table_size;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000165
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000166int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000167int programmer_shutdown(void);
168
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000169struct bitbang_spi_master {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000170 /* Note that CS# is active low, so val=0 means the chip is active. */
171 void (*set_cs) (int val);
172 void (*set_sck) (int val);
173 void (*set_mosi) (int val);
174 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000175 void (*request_bus) (void);
176 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100177 /* optional functions to optimize xfers */
178 void (*set_sck_set_mosi) (int sck, int mosi);
179 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000180 /* Length of half a clock period in usecs. */
181 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000182};
183
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000184#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000185struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000186
187/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000188// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000189extern struct pci_access *pacc;
190int pci_init_common(void);
191uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
192struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
193/* rpci_write_* are reversible writes. The original PCI config space register
194 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400195 * To clone the pci_dev instances internally, the `pacc` global
196 * variable has to reference a pci_access method that is compatible
197 * with the given pci_dev handle. The referenced pci_access (not
198 * the variable) has to stay valid until the shutdown handlers are
199 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000200 */
201int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
202int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
203int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
204#endif
205
206#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000207struct penable {
208 uint16_t vendor_id;
209 uint16_t device_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200210 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000211 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000212 const char *vendor_name;
213 const char *device_name;
214 int (*doit) (struct pci_dev *dev, const char *name);
215};
216
217extern const struct penable chipset_enables[];
218
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000219enum board_match_phase {
220 P1,
221 P2,
222 P3
223};
224
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000225struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000226 /* Any device, but make it sensible, like the ISA bridge. */
227 uint16_t first_vendor;
228 uint16_t first_device;
229 uint16_t first_card_vendor;
230 uint16_t first_card_device;
231
232 /* Any device, but make it sensible, like
233 * the host bridge. May be NULL.
234 */
235 uint16_t second_vendor;
236 uint16_t second_device;
237 uint16_t second_card_vendor;
238 uint16_t second_card_device;
239
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000240 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000241 const char *dmi_pattern;
242
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000243 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000244 const char *lb_vendor;
245 const char *lb_part;
246
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000247 enum board_match_phase phase;
248
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000249 const char *vendor_name;
250 const char *board_name;
251
252 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000253 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000254 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000255};
256
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000257extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000258
259struct board_info {
260 const char *vendor;
261 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000262 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000263#ifdef CONFIG_PRINT_WIKI
264 const char *url;
265 const char *note;
266#endif
267};
268
269extern const struct board_info boards_known[];
270extern const struct board_info laptops_known[];
271#endif
272
273/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000274void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000275void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000276void internal_sleep(unsigned int usecs);
277void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000278
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000279#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000280/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000281int selfcheck_board_enables(void);
Jacob Garber1c091d12019-08-12 11:14:14 -0600282int board_parse_parameter(const char *boardstring, char **vendor, char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000283void w836xx_ext_enter(uint16_t port);
284void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000285void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000286int it8705f_write_enable(uint8_t port);
287uint8_t sio_read(uint16_t port, uint8_t reg);
288void sio_write(uint16_t port, uint8_t reg, uint8_t data);
289void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000290void board_handle_before_superio(void);
291void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000292int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000293
294/* chipset_enable.c */
295int chipset_flash_enable(void);
296
297/* processor_enable.c */
298int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000299#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000300
301/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000302void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000303void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000304void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000305void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000306void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000307void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000308#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000309int setup_cpu_msr(int cpu);
310void cleanup_cpu_msr(void);
311
312/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000313int cb_parse_table(const char **vendor, const char **model);
Nico Huber519be662018-12-23 20:03:35 +0100314int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000315
316/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000317#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318extern int has_dmi_support;
319void dmi_init(void);
320int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000321#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000322
323/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324struct superio {
325 uint16_t vendor;
326 uint16_t port;
327 uint16_t model;
328};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000329extern struct superio superios[];
330extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000331#define SUPERIO_VENDOR_NONE 0x0
332#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000333#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000334#endif
335#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000336struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000337struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
338struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
339 uint16_t card_vendor, uint16_t card_device);
340#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000341int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000342#if CONFIG_INTERNAL == 1
343extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000344extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000345extern int force_boardenable;
346extern int force_boardmismatch;
347void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000348int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000349extern enum chipbustype internal_buses_supported;
Thomas Heijligencc853d82021-05-04 15:32:17 +0200350extern const struct programmer_entry programmer_internal;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000351#endif
352
353/* hwaccess.c */
354void mmio_writeb(uint8_t val, void *addr);
355void mmio_writew(uint16_t val, void *addr);
356void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100357uint8_t mmio_readb(const void *addr);
358uint16_t mmio_readw(const void *addr);
359uint32_t mmio_readl(const void *addr);
360void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000361void mmio_le_writeb(uint8_t val, void *addr);
362void mmio_le_writew(uint16_t val, void *addr);
363void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100364uint8_t mmio_le_readb(const void *addr);
365uint16_t mmio_le_readw(const void *addr);
366uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000367#define pci_mmio_writeb mmio_le_writeb
368#define pci_mmio_writew mmio_le_writew
369#define pci_mmio_writel mmio_le_writel
370#define pci_mmio_readb mmio_le_readb
371#define pci_mmio_readw mmio_le_readw
372#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000373void rmmio_writeb(uint8_t val, void *addr);
374void rmmio_writew(uint16_t val, void *addr);
375void rmmio_writel(uint32_t val, void *addr);
376void rmmio_le_writeb(uint8_t val, void *addr);
377void rmmio_le_writew(uint16_t val, void *addr);
378void rmmio_le_writel(uint32_t val, void *addr);
379#define pci_rmmio_writeb rmmio_le_writeb
380#define pci_rmmio_writew rmmio_le_writew
381#define pci_rmmio_writel rmmio_le_writel
382void rmmio_valb(void *addr);
383void rmmio_valw(void *addr);
384void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000385
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000386/* dummyflasher.c */
387#if CONFIG_DUMMY == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200388extern const struct programmer_entry programmer_dummy;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389#endif
390
391/* nic3com.c */
392#if CONFIG_NIC3COM == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200393extern const struct programmer_entry programmer_nic3com;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000394#endif
395
396/* gfxnvidia.c */
397#if CONFIG_GFXNVIDIA == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200398extern const struct programmer_entry programmer_gfxnvidia;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000399#endif
400
401/* drkaiser.c */
402#if CONFIG_DRKAISER == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200403extern const struct programmer_entry programmer_drkaiser;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000404#endif
405
406/* nicrealtek.c */
407#if CONFIG_NICREALTEK == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200408extern const struct programmer_entry programmer_nicrealtek;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409#endif
410
411/* nicnatsemi.c */
412#if CONFIG_NICNATSEMI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200413extern const struct programmer_entry programmer_nicnatsemi;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000414#endif
415
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000416/* nicintel.c */
417#if CONFIG_NICINTEL == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200418extern const struct programmer_entry programmer_nicintel;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000419#endif
420
Idwer Vollering004f4b72010-09-03 18:21:21 +0000421/* nicintel_spi.c */
422#if CONFIG_NICINTEL_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200423extern const struct programmer_entry programmer_nicintel_spi;
Idwer Vollering004f4b72010-09-03 18:21:21 +0000424#endif
425
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000426/* nicintel_eeprom.c */
427#if CONFIG_NICINTEL_EEPROM == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200428extern const struct programmer_entry programmer_nicintel_eeprom;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000429#endif
430
Mark Marshall90021f22010-12-03 14:48:11 +0000431/* ogp_spi.c */
432#if CONFIG_OGP_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200433extern const struct programmer_entry programmer_ogp_spi;
Mark Marshall90021f22010-12-03 14:48:11 +0000434#endif
435
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000436/* satamv.c */
437#if CONFIG_SATAMV == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200438extern const struct programmer_entry programmer_satamv;
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000439#endif
440
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000441/* satasii.c */
442#if CONFIG_SATASII == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200443extern const struct programmer_entry programmer_satasii;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000444#endif
445
446/* atahpt.c */
447#if CONFIG_ATAHPT == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200448extern const struct programmer_entry programmer_atahpt;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000449#endif
450
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000451/* atavia.c */
452#if CONFIG_ATAVIA == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200453extern const struct programmer_entry programmer_atavia;
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000454#endif
455
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000456/* atapromise.c */
457#if CONFIG_ATAPROMISE == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200458extern const struct programmer_entry programmer_atapromise;
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000459#endif
460
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000461/* it8212.c */
462#if CONFIG_IT8212 == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200463extern const struct programmer_entry programmer_it8212;
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000464#endif
465
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000466/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000467#if CONFIG_FT2232_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200468extern const struct programmer_entry programmer_ft2232_spi;
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000469#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000470
James Lairdc60de0e2013-03-27 13:00:23 +0000471/* usbblaster_spi.c */
472#if CONFIG_USBBLASTER_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200473extern const struct programmer_entry programmer_usbblaster_spi;
James Lairdc60de0e2013-03-27 13:00:23 +0000474#endif
475
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000476/* mstarddc_spi.c */
477#if CONFIG_MSTARDDC_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200478extern const struct programmer_entry programmer_mstarddc_spi;
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000479#endif
480
Justin Chevrier66e554b2015-02-08 21:58:10 +0000481/* pickit2_spi.c */
482#if CONFIG_PICKIT2_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200483extern const struct programmer_entry programmer_pickit2_spi;
Justin Chevrier66e554b2015-02-08 21:58:10 +0000484#endif
485
Miklós Márton324929c2019-08-01 19:14:10 +0200486/* stlinkv3_spi.c */
487#if CONFIG_STLINKV3_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200488extern const struct programmer_entry programmer_stlinkv3_spi;
Miklós Márton324929c2019-08-01 19:14:10 +0200489#endif
490
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000491/* rayer_spi.c */
492#if CONFIG_RAYER_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200493extern const struct programmer_entry programmer_rayer_spi;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000494#endif
495
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000496/* pony_spi.c */
497#if CONFIG_PONY_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200498extern const struct programmer_entry programmer_pony_spi;
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000499#endif
500
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000501/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000502int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000503
504/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000505#if CONFIG_BUSPIRATE_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200506extern const struct programmer_entry programmer_buspirate_spi;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000507#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000508
David Hendricksf9a30552015-05-23 20:30:30 -0700509/* linux_mtd.c */
510#if CONFIG_LINUX_MTD == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200511extern const struct programmer_entry programmer_linux_mtd;
David Hendricksf9a30552015-05-23 20:30:30 -0700512#endif
513
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000514/* linux_spi.c */
515#if CONFIG_LINUX_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200516extern const struct programmer_entry programmer_linux_spi;
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000517#endif
518
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000519/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000520#if CONFIG_DEDIPROG == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200521extern const struct programmer_entry programmer_dediprog;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000522#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523
Daniel Thompson45e91a22018-06-04 13:46:29 +0100524/* developerbox_spi.c */
525#if CONFIG_DEVELOPERBOX_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200526extern const struct programmer_entry programmer_developerbox;
Daniel Thompson45e91a22018-06-04 13:46:29 +0100527#endif
528
Urja Rannikko0870b022016-01-31 22:10:29 +0000529/* ch341a_spi.c */
530#if CONFIG_CH341A_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200531extern const struct programmer_entry programmer_ch341a_spi;
Urja Rannikko0870b022016-01-31 22:10:29 +0000532#endif
533
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100534/* digilent_spi.c */
535#if CONFIG_DIGILENT_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200536extern const struct programmer_entry programmer_digilent_spi;
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100537#endif
538
Marc Schink3578ec62016-03-17 16:23:03 +0100539/* jlink_spi.c */
540#if CONFIG_JLINK_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200541extern const struct programmer_entry programmer_jlink_spi;
Marc Schink3578ec62016-03-17 16:23:03 +0100542#endif
543
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100544/* ni845x_spi.c */
545#if CONFIG_NI845X_SPI == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200546extern const struct programmer_entry programmer_ni845x_spi;
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100547#endif
548
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000549/* flashrom.c */
550struct decode_sizes {
551 uint32_t parallel;
552 uint32_t lpc;
553 uint32_t fwh;
554 uint32_t spi;
555};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000556// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000557extern struct decode_sizes max_rom_decode;
558extern int programmer_may_write;
559extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000560unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000561char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000562
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000563/* spi.c */
Michael Karcher62797512011-05-11 17:07:02 +0000564#define MAX_DATA_UNSPECIFIED 0
565#define MAX_DATA_READ_UNLIMITED 64 * 1024
566#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100567
568#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100569#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
570 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100571
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000572struct spi_master {
Nico Huber1cf407b2017-11-10 20:18:23 +0100573 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000574 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
575 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000576 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000577 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000578 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000579
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000580 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000581 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000582 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
583 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100584 void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000585};
586
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000587int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000588 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000589int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000590int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000591int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
592int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000593int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000594
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000595/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000596enum ich_chipset {
597 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000598 CHIPSET_ICH,
599 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000600 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000601 CHIPSET_POULSBO, /* SCH U* */
602 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
603 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000604 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000605 CHIPSET_ICH8,
606 CHIPSET_ICH9,
607 CHIPSET_ICH10,
608 CHIPSET_5_SERIES_IBEX_PEAK,
609 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000610 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000611 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000612 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000613 CHIPSET_8_SERIES_LYNX_POINT_LP,
614 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000615 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100616 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100617 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700618 CHIPSET_C620_SERIES_LEWISBURG,
Thomas Heijligen5ec84b32019-03-19 17:00:03 +0100619 CHIPSET_300_SERIES_CANNON_POINT,
Nico Huber37509862019-01-18 14:23:02 +0100620 CHIPSET_APOLLO_LAKE,
Angel Pons4db0fdf2020-07-10 17:04:10 +0200621 CHIPSET_GEMINI_LAKE,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000622};
623
Stefan Tauner2abab942012-04-27 20:41:23 +0000624/* ichspi.c */
625#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200626int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
627int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000628
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000629/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000630int amd_imc_shutdown(struct pci_dev *dev);
631
David Hendricks4e748392011-02-28 23:58:15 +0000632/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000633int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000634
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000635/* it87spi.c */
636void enter_conf_mode_ite(uint16_t port);
637void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000638void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000639int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000640
David Hendricksf9a30552015-05-23 20:30:30 -0700641#if CONFIG_LINUX_MTD == 1
642/* trivial wrapper to avoid cluttering internal_init() with #if */
Thomas Heijligencc853d82021-05-04 15:32:17 +0200643static inline int try_mtd(void) { return programmer_linux_mtd.init(); };
David Hendricksf9a30552015-05-23 20:30:30 -0700644#else
645static inline int try_mtd(void) { return 1; };
646#endif
647
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000648/* mcp6x_spi.c */
649int mcp6x_spi_init(int want_spi);
650
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000651/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000652int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000653
654/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000655int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000656#endif
657
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000658/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000659struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000660 int max_data_read;
661 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000662 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000663 int (*probe) (struct flashctx *flash);
664 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000665 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000666 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100667 void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000668};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000669int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000670
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000671/* programmer.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000672void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000673void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000674void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
675void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000676void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000677uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
678uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
679void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000680struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000681 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
682 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
683 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000684 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000685 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
686 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
687 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
688 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100689 void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000690};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000691int register_par_master(const struct par_master *mst, const enum chipbustype buses);
692struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000693 enum chipbustype buses_supported;
694 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000695 struct par_master par;
696 struct spi_master spi;
697 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000698 };
699};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000700extern struct registered_master registered_masters[];
701extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000702int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000703
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000704/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000705#if CONFIG_SERPROG == 1
Thomas Heijligencc853d82021-05-04 15:32:17 +0200706extern const struct programmer_entry programmer_serprog;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000707#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000708
709/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000710#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000711typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000712#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000713#else
714typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000715#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000716#endif
717
718void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000719fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000720extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600721int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000722int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000723int serialport_write(const unsigned char *buf, unsigned int writecnt);
724int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000725int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000726int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000727
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000728/* Serial port/pin mapping:
729
730 1 CD <-
731 2 RXD <-
732 3 TXD ->
733 4 DTR ->
734 5 GND --
735 6 DSR <-
736 7 RTS ->
737 8 CTS <-
738 9 RI <-
739*/
740enum SP_PIN {
741 PIN_CD = 1,
742 PIN_RXD,
743 PIN_TXD,
744 PIN_DTR,
745 PIN_GND,
746 PIN_DSR,
747 PIN_RTS,
748 PIN_CTS,
749 PIN_RI,
750};
751
752void sp_set_pin(enum SP_PIN pin, int val);
753int sp_get_pin(enum SP_PIN pin);
754
Nico Huber1cf407b2017-11-10 20:18:23 +0100755/* spi_master feature checks */
756static inline bool spi_master_4ba(const struct flashctx *const flash)
757{
758 return flash->mst->buses_supported & BUS_SPI &&
759 flash->mst->spi.features & SPI_MASTER_4BA;
760}
Nico Huberdc5af542018-12-22 16:54:59 +0100761static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
762{
763 return flash->mst->buses_supported & BUS_SPI &&
764 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
765}
Nico Huber1cf407b2017-11-10 20:18:23 +0100766
Daniel Thompson1d507a02018-07-12 11:02:28 +0100767/* usbdev.c */
768struct libusb_device_handle;
769struct libusb_context;
770struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
771 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
772struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
773 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
774
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000775#endif /* !__PROGRAMMER_H__ */