blob: ff81036d81c8317e515c676b8406979a9c90c8fe [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
76#if CONFIG_RAYER_SPI == 1
77 PROGRAMMER_RAYER_SPI,
78#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000079#if CONFIG_PONY_SPI == 1
80 PROGRAMMER_PONY_SPI,
81#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000082#if CONFIG_NICINTEL == 1
83 PROGRAMMER_NICINTEL,
84#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000085#if CONFIG_NICINTEL_SPI == 1
86 PROGRAMMER_NICINTEL_SPI,
87#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000088#if CONFIG_NICINTEL_EEPROM == 1
89 PROGRAMMER_NICINTEL_EEPROM,
90#endif
Mark Marshall90021f22010-12-03 14:48:11 +000091#if CONFIG_OGP_SPI == 1
92 PROGRAMMER_OGP_SPI,
93#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000094#if CONFIG_SATAMV == 1
95 PROGRAMMER_SATAMV,
96#endif
David Hendricksf9a30552015-05-23 20:30:30 -070097#if CONFIG_LINUX_MTD == 1
98 PROGRAMMER_LINUX_MTD,
99#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000100#if CONFIG_LINUX_SPI == 1
101 PROGRAMMER_LINUX_SPI,
102#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000103#if CONFIG_USBBLASTER_SPI == 1
104 PROGRAMMER_USBBLASTER_SPI,
105#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000106#if CONFIG_MSTARDDC_SPI == 1
107 PROGRAMMER_MSTARDDC_SPI,
108#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000109#if CONFIG_PICKIT2_SPI == 1
110 PROGRAMMER_PICKIT2_SPI,
111#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000112#if CONFIG_CH341A_SPI == 1
113 PROGRAMMER_CH341A_SPI,
114#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100115#if CONFIG_DIGILENT_SPI == 1
116 PROGRAMMER_DIGILENT_SPI,
117#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000118 PROGRAMMER_INVALID /* This must always be the last entry. */
119};
120
Stefan Tauneraf358d62012-12-27 18:40:26 +0000121enum programmer_type {
122 PCI = 1, /* to detect uninitialized values */
123 USB,
124 OTHER,
125};
126
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000127struct dev_entry {
128 uint16_t vendor_id;
129 uint16_t device_id;
130 const enum test_state status;
131 const char *vendor_name;
132 const char *device_name;
133};
134
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000135struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000136 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000137 const enum programmer_type type;
138 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000139 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000140 const char *const note;
141 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142
143 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000144
Stefan Tauner305e0b92013-07-17 23:46:44 +0000145 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000146 void (*unmap_flash_region) (void *virt_addr, size_t len);
147
Stefan Taunerf80419c2014-05-02 15:41:42 +0000148 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000149};
150
151extern const struct programmer_entry programmer_table[];
152
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000153int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000154int programmer_shutdown(void);
155
156enum bitbang_spi_master_type {
157 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
158#if CONFIG_RAYER_SPI == 1
159 BITBANG_SPI_MASTER_RAYER,
160#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000161#if CONFIG_PONY_SPI == 1
162 BITBANG_SPI_MASTER_PONY,
163#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000164#if CONFIG_NICINTEL_SPI == 1
165 BITBANG_SPI_MASTER_NICINTEL,
166#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000167#if CONFIG_INTERNAL == 1
168#if defined(__i386__) || defined(__x86_64__)
169 BITBANG_SPI_MASTER_MCP,
170#endif
171#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000172#if CONFIG_OGP_SPI == 1
173 BITBANG_SPI_MASTER_OGP,
174#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000175};
176
177struct bitbang_spi_master {
178 enum bitbang_spi_master_type type;
179
180 /* Note that CS# is active low, so val=0 means the chip is active. */
181 void (*set_cs) (int val);
182 void (*set_sck) (int val);
183 void (*set_mosi) (int val);
184 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000185 void (*request_bus) (void);
186 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000187 /* Length of half a clock period in usecs. */
188 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000189};
190
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000191#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000192struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000193
194/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000195// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000196extern struct pci_access *pacc;
197int pci_init_common(void);
198uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
199struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
200/* rpci_write_* are reversible writes. The original PCI config space register
201 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400202 * To clone the pci_dev instances internally, the `pacc` global
203 * variable has to reference a pci_access method that is compatible
204 * with the given pci_dev handle. The referenced pci_access (not
205 * the variable) has to stay valid until the shutdown handlers are
206 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000207 */
208int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
209int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
210int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
211#endif
212
213#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000214struct penable {
215 uint16_t vendor_id;
216 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000217 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000218 const char *vendor_name;
219 const char *device_name;
220 int (*doit) (struct pci_dev *dev, const char *name);
221};
222
223extern const struct penable chipset_enables[];
224
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000225enum board_match_phase {
226 P1,
227 P2,
228 P3
229};
230
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000231struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000232 /* Any device, but make it sensible, like the ISA bridge. */
233 uint16_t first_vendor;
234 uint16_t first_device;
235 uint16_t first_card_vendor;
236 uint16_t first_card_device;
237
238 /* Any device, but make it sensible, like
239 * the host bridge. May be NULL.
240 */
241 uint16_t second_vendor;
242 uint16_t second_device;
243 uint16_t second_card_vendor;
244 uint16_t second_card_device;
245
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000246 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000247 const char *dmi_pattern;
248
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000249 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000250 const char *lb_vendor;
251 const char *lb_part;
252
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000253 enum board_match_phase phase;
254
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000255 const char *vendor_name;
256 const char *board_name;
257
258 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000259 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000260 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000261};
262
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000263extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000264
265struct board_info {
266 const char *vendor;
267 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000268 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000269#ifdef CONFIG_PRINT_WIKI
270 const char *url;
271 const char *note;
272#endif
273};
274
275extern const struct board_info boards_known[];
276extern const struct board_info laptops_known[];
277#endif
278
279/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000280void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000281void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000282void internal_sleep(unsigned int usecs);
283void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000284
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000285#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000286/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000287int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000288int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000289void w836xx_ext_enter(uint16_t port);
290void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000291void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000292int it8705f_write_enable(uint8_t port);
293uint8_t sio_read(uint16_t port, uint8_t reg);
294void sio_write(uint16_t port, uint8_t reg, uint8_t data);
295void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000296void board_handle_before_superio(void);
297void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000298int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000299
300/* chipset_enable.c */
301int chipset_flash_enable(void);
302
303/* processor_enable.c */
304int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000305#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000306
307/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000308void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000309void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000310void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000311void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000312void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000313void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000314#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000315int setup_cpu_msr(int cpu);
316void cleanup_cpu_msr(void);
317
318/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000319int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200320int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000321
322/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000323#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324extern int has_dmi_support;
325void dmi_init(void);
326int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000327#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000328
329/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000330struct superio {
331 uint16_t vendor;
332 uint16_t port;
333 uint16_t model;
334};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000335extern struct superio superios[];
336extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000337#define SUPERIO_VENDOR_NONE 0x0
338#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000339#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000340#endif
341#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000342struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000343struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
344struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
345 uint16_t card_vendor, uint16_t card_device);
346#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000347int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000348#if CONFIG_INTERNAL == 1
349extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000350extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000351extern int force_boardenable;
352extern int force_boardmismatch;
353void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000354int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000355extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000356int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000357#endif
358
359/* hwaccess.c */
360void mmio_writeb(uint8_t val, void *addr);
361void mmio_writew(uint16_t val, void *addr);
362void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100363uint8_t mmio_readb(const void *addr);
364uint16_t mmio_readw(const void *addr);
365uint32_t mmio_readl(const void *addr);
366void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000367void mmio_le_writeb(uint8_t val, void *addr);
368void mmio_le_writew(uint16_t val, void *addr);
369void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100370uint8_t mmio_le_readb(const void *addr);
371uint16_t mmio_le_readw(const void *addr);
372uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000373#define pci_mmio_writeb mmio_le_writeb
374#define pci_mmio_writew mmio_le_writew
375#define pci_mmio_writel mmio_le_writel
376#define pci_mmio_readb mmio_le_readb
377#define pci_mmio_readw mmio_le_readw
378#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000379void rmmio_writeb(uint8_t val, void *addr);
380void rmmio_writew(uint16_t val, void *addr);
381void rmmio_writel(uint32_t val, void *addr);
382void rmmio_le_writeb(uint8_t val, void *addr);
383void rmmio_le_writew(uint16_t val, void *addr);
384void rmmio_le_writel(uint32_t val, void *addr);
385#define pci_rmmio_writeb rmmio_le_writeb
386#define pci_rmmio_writew rmmio_le_writew
387#define pci_rmmio_writel rmmio_le_writel
388void rmmio_valb(void *addr);
389void rmmio_valw(void *addr);
390void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000391
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000392/* dummyflasher.c */
393#if CONFIG_DUMMY == 1
394int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000395void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000396void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000397#endif
398
399/* nic3com.c */
400#if CONFIG_NIC3COM == 1
401int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000402extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000403#endif
404
405/* gfxnvidia.c */
406#if CONFIG_GFXNVIDIA == 1
407int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000408extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409#endif
410
411/* drkaiser.c */
412#if CONFIG_DRKAISER == 1
413int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000414extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000415#endif
416
417/* nicrealtek.c */
418#if CONFIG_NICREALTEK == 1
419int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000420extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000421#endif
422
423/* nicnatsemi.c */
424#if CONFIG_NICNATSEMI == 1
425int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000426extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000427#endif
428
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000429/* nicintel.c */
430#if CONFIG_NICINTEL == 1
431int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000432extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000433#endif
434
Idwer Vollering004f4b72010-09-03 18:21:21 +0000435/* nicintel_spi.c */
436#if CONFIG_NICINTEL_SPI == 1
437int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000438extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000439#endif
440
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000441/* nicintel_eeprom.c */
442#if CONFIG_NICINTEL_EEPROM == 1
443int nicintel_ee_init(void);
444extern const struct dev_entry nics_intel_ee[];
445#endif
446
Mark Marshall90021f22010-12-03 14:48:11 +0000447/* ogp_spi.c */
448#if CONFIG_OGP_SPI == 1
449int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000450extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000451#endif
452
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000453/* satamv.c */
454#if CONFIG_SATAMV == 1
455int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000456extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000457#endif
458
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000459/* satasii.c */
460#if CONFIG_SATASII == 1
461int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000462extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000463#endif
464
465/* atahpt.c */
466#if CONFIG_ATAHPT == 1
467int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000468extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000469#endif
470
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000471/* atavia.c */
472#if CONFIG_ATAVIA == 1
473int atavia_init(void);
474void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
475extern const struct dev_entry ata_via[];
476#endif
477
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000478/* atapromise.c */
479#if CONFIG_ATAPROMISE == 1
480int atapromise_init(void);
481void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
482extern const struct dev_entry ata_promise[];
483#endif
484
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000485/* it8212.c */
486#if CONFIG_IT8212 == 1
487int it8212_init(void);
488extern const struct dev_entry devs_it8212[];
489#endif
490
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000491/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000492#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000493int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000494extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000495#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000496
James Lairdc60de0e2013-03-27 13:00:23 +0000497/* usbblaster_spi.c */
498#if CONFIG_USBBLASTER_SPI == 1
499int usbblaster_spi_init(void);
500extern const struct dev_entry devs_usbblasterspi[];
501#endif
502
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000503/* mstarddc_spi.c */
504#if CONFIG_MSTARDDC_SPI == 1
505int mstarddc_spi_init(void);
506#endif
507
Justin Chevrier66e554b2015-02-08 21:58:10 +0000508/* pickit2_spi.c */
509#if CONFIG_PICKIT2_SPI == 1
510int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000511extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000512#endif
513
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000514/* rayer_spi.c */
515#if CONFIG_RAYER_SPI == 1
516int rayer_spi_init(void);
517#endif
518
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000519/* pony_spi.c */
520#if CONFIG_PONY_SPI == 1
521int pony_spi_init(void);
522#endif
523
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000524/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000525int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000526
527/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000528#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000529int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000530#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000531
David Hendricksf9a30552015-05-23 20:30:30 -0700532/* linux_mtd.c */
533#if CONFIG_LINUX_MTD == 1
534int linux_mtd_init(void);
535#endif
536
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000537/* linux_spi.c */
538#if CONFIG_LINUX_SPI == 1
539int linux_spi_init(void);
540#endif
541
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000542/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000543#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000544int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000545extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000546#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000547
Urja Rannikko0870b022016-01-31 22:10:29 +0000548/* ch341a_spi.c */
549#if CONFIG_CH341A_SPI == 1
550int ch341a_spi_init(void);
551void ch341a_spi_delay(unsigned int usecs);
552extern const struct dev_entry devs_ch341a_spi[];
553#endif
554
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100555/* digilent_spi.c */
556#if CONFIG_DIGILENT_SPI == 1
557int digilent_spi_init(void);
558extern const struct dev_entry devs_digilent_spi[];
559#endif
560
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000561/* flashrom.c */
562struct decode_sizes {
563 uint32_t parallel;
564 uint32_t lpc;
565 uint32_t fwh;
566 uint32_t spi;
567};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000568// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000569extern struct decode_sizes max_rom_decode;
570extern int programmer_may_write;
571extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000572unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000573char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000574
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000575/* spi.c */
576enum spi_controller {
577 SPI_CONTROLLER_NONE,
578#if CONFIG_INTERNAL == 1
579#if defined(__i386__) || defined(__x86_64__)
580 SPI_CONTROLLER_ICH7,
581 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000582 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000583 SPI_CONTROLLER_IT87XX,
584 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000585 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000586 SPI_CONTROLLER_VIA,
587 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000588#endif
589#endif
590#if CONFIG_FT2232_SPI == 1
591 SPI_CONTROLLER_FT2232,
592#endif
593#if CONFIG_DUMMY == 1
594 SPI_CONTROLLER_DUMMY,
595#endif
596#if CONFIG_BUSPIRATE_SPI == 1
597 SPI_CONTROLLER_BUSPIRATE,
598#endif
599#if CONFIG_DEDIPROG == 1
600 SPI_CONTROLLER_DEDIPROG,
601#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000602#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000603 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000604#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700605#if CONFIG_LINUX_MTD == 1
606 SPI_CONTROLLER_LINUX_MTD,
607#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000608#if CONFIG_LINUX_SPI == 1
609 SPI_CONTROLLER_LINUX,
610#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000611#if CONFIG_SERPROG == 1
612 SPI_CONTROLLER_SERPROG,
613#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000614#if CONFIG_USBBLASTER_SPI == 1
615 SPI_CONTROLLER_USBBLASTER,
616#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000617#if CONFIG_MSTARDDC_SPI == 1
618 SPI_CONTROLLER_MSTARDDC,
619#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000620#if CONFIG_PICKIT2_SPI == 1
621 SPI_CONTROLLER_PICKIT2,
622#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000623#if CONFIG_CH341A_SPI == 1
624 SPI_CONTROLLER_CH341A_SPI,
625#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100626#if CONFIG_DIGILENT_SPI == 1
627 SPI_CONTROLLER_DIGILENT_SPI,
628#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000629};
Michael Karcher62797512011-05-11 17:07:02 +0000630
631#define MAX_DATA_UNSPECIFIED 0
632#define MAX_DATA_READ_UNLIMITED 64 * 1024
633#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100634
635#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
636
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000637struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000638 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100639 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000640 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
641 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000642 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000643 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000644 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000645
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000646 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000647 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000648 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
649 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000650 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000651};
652
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000653int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000654 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000655int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000656int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000657int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
658int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000659int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000660
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000661/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000662enum ich_chipset {
663 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000664 CHIPSET_ICH,
665 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000666 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000667 CHIPSET_POULSBO, /* SCH U* */
668 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
669 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000670 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000671 CHIPSET_ICH8,
672 CHIPSET_ICH9,
673 CHIPSET_ICH10,
674 CHIPSET_5_SERIES_IBEX_PEAK,
675 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000676 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000677 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000678 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000679 CHIPSET_8_SERIES_LYNX_POINT_LP,
680 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000681 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100682 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100683 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700684 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000685};
686
Stefan Tauner2abab942012-04-27 20:41:23 +0000687/* ichspi.c */
688#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200689int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
690int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000691
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000692/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000693int amd_imc_shutdown(struct pci_dev *dev);
694
David Hendricks4e748392011-02-28 23:58:15 +0000695/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000696int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000697
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000698/* it87spi.c */
699void enter_conf_mode_ite(uint16_t port);
700void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000701void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000702int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000703
David Hendricksf9a30552015-05-23 20:30:30 -0700704#if CONFIG_LINUX_MTD == 1
705/* trivial wrapper to avoid cluttering internal_init() with #if */
706static inline int try_mtd(void) { return linux_mtd_init(); };
707#else
708static inline int try_mtd(void) { return 1; };
709#endif
710
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000711/* mcp6x_spi.c */
712int mcp6x_spi_init(int want_spi);
713
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000714/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000715int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000716
717/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000718int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000719#endif
720
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000721/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000722struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000723 int max_data_read;
724 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000725 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000726 int (*probe) (struct flashctx *flash);
727 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000728 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000729 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000730 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000731};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000732int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000733
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000734/* programmer.c */
735int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000736void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000737void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000738void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
739void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
740void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000741void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000742uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
743uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
744void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000745struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000746 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
747 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
748 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000749 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000750 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
751 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
752 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
753 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000754 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000755};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000756int register_par_master(const struct par_master *mst, const enum chipbustype buses);
757struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000758 enum chipbustype buses_supported;
759 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000760 struct par_master par;
761 struct spi_master spi;
762 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000763 };
764};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000765extern struct registered_master registered_masters[];
766extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000767int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000768
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000769/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000770#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000771int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000772void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000773void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000774#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000775
776/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000777#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000778typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000779#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000780#else
781typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000782#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000783#endif
784
785void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000786fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000787extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600788int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000789int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000790int serialport_write(const unsigned char *buf, unsigned int writecnt);
791int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000792int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000793int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000794
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000795/* Serial port/pin mapping:
796
797 1 CD <-
798 2 RXD <-
799 3 TXD ->
800 4 DTR ->
801 5 GND --
802 6 DSR <-
803 7 RTS ->
804 8 CTS <-
805 9 RI <-
806*/
807enum SP_PIN {
808 PIN_CD = 1,
809 PIN_RXD,
810 PIN_TXD,
811 PIN_DTR,
812 PIN_GND,
813 PIN_DSR,
814 PIN_RTS,
815 PIN_CTS,
816 PIN_RI,
817};
818
819void sp_set_pin(enum SP_PIN pin, int val);
820int sp_get_pin(enum SP_PIN pin);
821
Nico Huber1cf407b2017-11-10 20:18:23 +0100822/* spi_master feature checks */
823static inline bool spi_master_4ba(const struct flashctx *const flash)
824{
825 return flash->mst->buses_supported & BUS_SPI &&
826 flash->mst->spi.features & SPI_MASTER_4BA;
827}
828
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000829#endif /* !__PROGRAMMER_H__ */