blob: 8de42bcc0a64e0dc6972a901fbd83be454bd491d [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000027#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000028
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000041#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000044#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
66#if CONFIG_DEDIPROG == 1
67 PROGRAMMER_DEDIPROG,
68#endif
69#if CONFIG_RAYER_SPI == 1
70 PROGRAMMER_RAYER_SPI,
71#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000072#if CONFIG_PONY_SPI == 1
73 PROGRAMMER_PONY_SPI,
74#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000075#if CONFIG_NICINTEL == 1
76 PROGRAMMER_NICINTEL,
77#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000078#if CONFIG_NICINTEL_SPI == 1
79 PROGRAMMER_NICINTEL_SPI,
80#endif
Mark Marshall90021f22010-12-03 14:48:11 +000081#if CONFIG_OGP_SPI == 1
82 PROGRAMMER_OGP_SPI,
83#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000084#if CONFIG_SATAMV == 1
85 PROGRAMMER_SATAMV,
86#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +000087#if CONFIG_LINUX_SPI == 1
88 PROGRAMMER_LINUX_SPI,
89#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000090 PROGRAMMER_INVALID /* This must always be the last entry. */
91};
92
Stefan Tauneraf358d62012-12-27 18:40:26 +000093enum programmer_type {
94 PCI = 1, /* to detect uninitialized values */
95 USB,
96 OTHER,
97};
98
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000099struct dev_entry {
100 uint16_t vendor_id;
101 uint16_t device_id;
102 const enum test_state status;
103 const char *vendor_name;
104 const char *device_name;
105};
106
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000107struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000108 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000109 const enum programmer_type type;
110 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000111 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000112 const char *const note;
113 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000114
115 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000116
Stefan Taunera6d96482012-12-26 19:51:23 +0000117 void *(*map_flash_region) (const char *descr, unsigned long phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000118 void (*unmap_flash_region) (void *virt_addr, size_t len);
119
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000120 void (*delay) (int usecs);
121};
122
123extern const struct programmer_entry programmer_table[];
124
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000125int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000126int programmer_shutdown(void);
127
128enum bitbang_spi_master_type {
129 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
130#if CONFIG_RAYER_SPI == 1
131 BITBANG_SPI_MASTER_RAYER,
132#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000133#if CONFIG_PONY_SPI == 1
134 BITBANG_SPI_MASTER_PONY,
135#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000136#if CONFIG_NICINTEL_SPI == 1
137 BITBANG_SPI_MASTER_NICINTEL,
138#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000139#if CONFIG_INTERNAL == 1
140#if defined(__i386__) || defined(__x86_64__)
141 BITBANG_SPI_MASTER_MCP,
142#endif
143#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000144#if CONFIG_OGP_SPI == 1
145 BITBANG_SPI_MASTER_OGP,
146#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000147};
148
149struct bitbang_spi_master {
150 enum bitbang_spi_master_type type;
151
152 /* Note that CS# is active low, so val=0 means the chip is active. */
153 void (*set_cs) (int val);
154 void (*set_sck) (int val);
155 void (*set_mosi) (int val);
156 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000157 void (*request_bus) (void);
158 void (*release_bus) (void);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000159 /* Length of half a clock period in usecs. */
160 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000161};
162
163#if CONFIG_INTERNAL == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000164struct pci_dev;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000165struct penable {
166 uint16_t vendor_id;
167 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000168 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000169 const char *vendor_name;
170 const char *device_name;
171 int (*doit) (struct pci_dev *dev, const char *name);
172};
173
174extern const struct penable chipset_enables[];
175
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000176enum board_match_phase {
177 P1,
178 P2,
179 P3
180};
181
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000182struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000183 /* Any device, but make it sensible, like the ISA bridge. */
184 uint16_t first_vendor;
185 uint16_t first_device;
186 uint16_t first_card_vendor;
187 uint16_t first_card_device;
188
189 /* Any device, but make it sensible, like
190 * the host bridge. May be NULL.
191 */
192 uint16_t second_vendor;
193 uint16_t second_device;
194 uint16_t second_card_vendor;
195 uint16_t second_card_device;
196
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000197 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000198 const char *dmi_pattern;
199
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000200 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000201 const char *lb_vendor;
202 const char *lb_part;
203
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000204 enum board_match_phase phase;
205
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000206 const char *vendor_name;
207 const char *board_name;
208
209 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000210 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000211 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000212};
213
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000214extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000215
216struct board_info {
217 const char *vendor;
218 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000219 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000220#ifdef CONFIG_PRINT_WIKI
221 const char *url;
222 const char *note;
223#endif
224};
225
226extern const struct board_info boards_known[];
227extern const struct board_info laptops_known[];
228#endif
229
230/* udelay.c */
231void myusec_delay(int usecs);
232void myusec_calibrate_delay(void);
233void internal_delay(int usecs);
234
235#if NEED_PCI == 1
236/* pcidev.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000237// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000238extern uint32_t io_base_addr;
239extern struct pci_access *pacc;
240extern struct pci_dev *pcidev_dev;
Carl-Daniel Hailfinger3834c2d2012-07-16 21:32:19 +0000241uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000242uintptr_t pcidev_init(int bar, const struct dev_entry *devs);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000243/* rpci_write_* are reversible writes. The original PCI config space register
244 * contents will be restored on shutdown.
245 */
Idwer Vollering1a6162e2010-12-26 23:55:19 +0000246int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
247int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
248int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000249#endif
250
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000251#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000252/* board_enable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000253int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000254void w836xx_ext_enter(uint16_t port);
255void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000256void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000257int it8705f_write_enable(uint8_t port);
258uint8_t sio_read(uint16_t port, uint8_t reg);
259void sio_write(uint16_t port, uint8_t reg, uint8_t data);
260void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000261void board_handle_before_superio(void);
262void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000263int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000264
265/* chipset_enable.c */
266int chipset_flash_enable(void);
267
268/* processor_enable.c */
269int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000270#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000271
272/* physmap.c */
273void *physmap(const char *descr, unsigned long phys_addr, size_t len);
274void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
275void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000276#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000277int setup_cpu_msr(int cpu);
278void cleanup_cpu_msr(void);
279
280/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000281int cb_parse_table(const char **vendor, const char **model);
282int cb_check_image(uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000283
284/* dmi.c */
285extern int has_dmi_support;
286void dmi_init(void);
287int dmi_match(const char *pattern);
288
289/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000290struct superio {
291 uint16_t vendor;
292 uint16_t port;
293 uint16_t model;
294};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000295extern struct superio superios[];
296extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000297#define SUPERIO_VENDOR_NONE 0x0
298#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000299#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000300#endif
301#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000302struct pci_filter;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000303struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
Uwe Hermann24c35e42011-07-13 11:22:03 +0000304struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000305struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
306struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
307 uint16_t card_vendor, uint16_t card_device);
308#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000309int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000310#if CONFIG_INTERNAL == 1
311extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000312extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000313extern int force_boardenable;
314extern int force_boardmismatch;
315void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000316int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000317extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319#endif
320
321/* hwaccess.c */
322void mmio_writeb(uint8_t val, void *addr);
323void mmio_writew(uint16_t val, void *addr);
324void mmio_writel(uint32_t val, void *addr);
325uint8_t mmio_readb(void *addr);
326uint16_t mmio_readw(void *addr);
327uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingerccd71c22012-03-01 22:38:27 +0000328void mmio_readn(void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000329void mmio_le_writeb(uint8_t val, void *addr);
330void mmio_le_writew(uint16_t val, void *addr);
331void mmio_le_writel(uint32_t val, void *addr);
332uint8_t mmio_le_readb(void *addr);
333uint16_t mmio_le_readw(void *addr);
334uint32_t mmio_le_readl(void *addr);
335#define pci_mmio_writeb mmio_le_writeb
336#define pci_mmio_writew mmio_le_writew
337#define pci_mmio_writel mmio_le_writel
338#define pci_mmio_readb mmio_le_readb
339#define pci_mmio_readw mmio_le_readw
340#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000341void rmmio_writeb(uint8_t val, void *addr);
342void rmmio_writew(uint16_t val, void *addr);
343void rmmio_writel(uint32_t val, void *addr);
344void rmmio_le_writeb(uint8_t val, void *addr);
345void rmmio_le_writew(uint16_t val, void *addr);
346void rmmio_le_writel(uint32_t val, void *addr);
347#define pci_rmmio_writeb rmmio_le_writeb
348#define pci_rmmio_writew rmmio_le_writew
349#define pci_rmmio_writel rmmio_le_writel
350void rmmio_valb(void *addr);
351void rmmio_valw(void *addr);
352void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000353
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000354/* dummyflasher.c */
355#if CONFIG_DUMMY == 1
356int dummy_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000357void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
358void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000359#endif
360
361/* nic3com.c */
362#if CONFIG_NIC3COM == 1
363int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000364extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000365#endif
366
367/* gfxnvidia.c */
368#if CONFIG_GFXNVIDIA == 1
369int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000370extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000371#endif
372
373/* drkaiser.c */
374#if CONFIG_DRKAISER == 1
375int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000376extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000377#endif
378
379/* nicrealtek.c */
380#if CONFIG_NICREALTEK == 1
381int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000382extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000383#endif
384
385/* nicnatsemi.c */
386#if CONFIG_NICNATSEMI == 1
387int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000388extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389#endif
390
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000391/* nicintel.c */
392#if CONFIG_NICINTEL == 1
393int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000394extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000395#endif
396
Idwer Vollering004f4b72010-09-03 18:21:21 +0000397/* nicintel_spi.c */
398#if CONFIG_NICINTEL_SPI == 1
399int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000400extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000401#endif
402
Mark Marshall90021f22010-12-03 14:48:11 +0000403/* ogp_spi.c */
404#if CONFIG_OGP_SPI == 1
405int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000406extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000407#endif
408
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000409/* satamv.c */
410#if CONFIG_SATAMV == 1
411int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000412extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000413#endif
414
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000415/* satasii.c */
416#if CONFIG_SATASII == 1
417int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000418extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000419#endif
420
421/* atahpt.c */
422#if CONFIG_ATAHPT == 1
423int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000424extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000425#endif
426
427/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000428#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000429int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000430extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000431#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000432
433/* rayer_spi.c */
434#if CONFIG_RAYER_SPI == 1
435int rayer_spi_init(void);
436#endif
437
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000438/* pony_spi.c */
439#if CONFIG_PONY_SPI == 1
440int pony_spi_init(void);
441#endif
442
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000443/* bitbang_spi.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000444int bitbang_spi_init(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000445
446/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000447#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000448int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000449#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000450
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000451/* linux_spi.c */
452#if CONFIG_LINUX_SPI == 1
453int linux_spi_init(void);
454#endif
455
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000456/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000457#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000458int dediprog_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000459#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000460
461/* flashrom.c */
462struct decode_sizes {
463 uint32_t parallel;
464 uint32_t lpc;
465 uint32_t fwh;
466 uint32_t spi;
467};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000468// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000469extern struct decode_sizes max_rom_decode;
470extern int programmer_may_write;
471extern unsigned long flashbase;
Carl-Daniel Hailfinger5a7cb842012-08-25 01:17:58 +0000472void check_chip_supported(const struct flashchip *chip);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000473int check_max_decode(enum chipbustype buses, uint32_t size);
Stefan Tauner66652442011-06-26 17:38:17 +0000474char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000475
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000476/* spi.c */
477enum spi_controller {
478 SPI_CONTROLLER_NONE,
479#if CONFIG_INTERNAL == 1
480#if defined(__i386__) || defined(__x86_64__)
481 SPI_CONTROLLER_ICH7,
482 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000483 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000484 SPI_CONTROLLER_IT87XX,
485 SPI_CONTROLLER_SB600,
486 SPI_CONTROLLER_VIA,
487 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000488#endif
489#endif
490#if CONFIG_FT2232_SPI == 1
491 SPI_CONTROLLER_FT2232,
492#endif
493#if CONFIG_DUMMY == 1
494 SPI_CONTROLLER_DUMMY,
495#endif
496#if CONFIG_BUSPIRATE_SPI == 1
497 SPI_CONTROLLER_BUSPIRATE,
498#endif
499#if CONFIG_DEDIPROG == 1
500 SPI_CONTROLLER_DEDIPROG,
501#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000502#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000503 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000504#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000505#if CONFIG_LINUX_SPI == 1
506 SPI_CONTROLLER_LINUX,
507#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000508#if CONFIG_SERPROG == 1
509 SPI_CONTROLLER_SERPROG,
510#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000511};
Michael Karcher62797512011-05-11 17:07:02 +0000512
513#define MAX_DATA_UNSPECIFIED 0
514#define MAX_DATA_READ_UNLIMITED 64 * 1024
515#define MAX_DATA_WRITE_UNLIMITED 256
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000516struct spi_programmer {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000517 enum spi_controller type;
Stefan Taunerc69c9c82011-11-23 09:13:48 +0000518 unsigned int max_data_read;
519 unsigned int max_data_write;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000520 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000521 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000522 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523
524 /* Optimized functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000525 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
526 int (*write_256)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000527 int (*write_aai)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000528 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000529};
530
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000531int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000532 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000533int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000534int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
535int default_spi_write_256(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Nico Huber7bca1262012-06-15 22:28:12 +0000536int default_spi_write_aai(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000537int register_spi_programmer(const struct spi_programmer *programmer);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000538
Stefan Tauner2abab942012-04-27 20:41:23 +0000539/* The following enum is needed by ich_descriptor_tool and ich* code. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000540enum ich_chipset {
541 CHIPSET_ICH_UNKNOWN,
542 CHIPSET_ICH7 = 7,
543 CHIPSET_ICH8,
544 CHIPSET_ICH9,
545 CHIPSET_ICH10,
546 CHIPSET_5_SERIES_IBEX_PEAK,
547 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000548 CHIPSET_7_SERIES_PANTHER_POINT,
549 CHIPSET_8_SERIES_LYNX_POINT
Stefan Taunera8d838d2011-11-06 23:51:09 +0000550};
551
Stefan Tauner2abab942012-04-27 20:41:23 +0000552/* ichspi.c */
553#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000554extern uint32_t ichspi_bbar;
555int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000556 enum ich_chipset ich_generation);
Helge Wagnerdd73d832012-08-24 23:03:46 +0000557int via_init_spi(struct pci_dev *dev, uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000558
David Hendricks4e748392011-02-28 23:58:15 +0000559/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000560int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000561
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000562/* it87spi.c */
563void enter_conf_mode_ite(uint16_t port);
564void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000565void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000566int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000567
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000568/* mcp6x_spi.c */
569int mcp6x_spi_init(int want_spi);
570
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000571/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000572int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000573
574/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000575int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000576#endif
577
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000578/* opaque.c */
579struct opaque_programmer {
580 int max_data_read;
581 int max_data_write;
582 /* Specific functions for this programmer */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000583 int (*probe) (struct flashctx *flash);
584 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
585 int (*write) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
586 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000587 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000588};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000589int register_opaque_programmer(const struct opaque_programmer *pgm);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000590
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000591/* programmer.c */
592int noop_shutdown(void);
593void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
594void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000595void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
596void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
597void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
598void fallback_chip_writen(const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
599uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
600uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
601void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
602struct par_programmer {
603 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
604 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
605 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
606 void (*chip_writen) (const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
607 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
608 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
609 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
610 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000611 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000612};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000613int register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
614struct registered_programmer {
615 enum chipbustype buses_supported;
616 union {
617 struct par_programmer par;
618 struct spi_programmer spi;
619 struct opaque_programmer opaque;
620 };
621};
622extern struct registered_programmer registered_programmers[];
623extern int registered_programmer_count;
624int register_programmer(struct registered_programmer *pgm);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000625
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000626/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000627#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000628int serprog_init(void);
Stefan Tauner31019d42011-10-22 21:45:27 +0000629void serprog_delay(int usecs);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000630#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000631
632/* serial.c */
Carl-Daniel Hailfinger60d9bd22012-08-09 23:34:41 +0000633#ifdef _WIN32
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000634typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000635#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000636#else
637typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000638#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000639#endif
640
641void sp_flush_incoming(void);
642fdtype sp_openserport(char *dev, unsigned int baud);
643void __attribute__((noreturn)) sp_die(char *msg);
644extern fdtype sp_fd;
David Hendricks8bb20212011-06-14 01:35:36 +0000645/* expose serialport_shutdown as it's currently used by buspirate */
646int serialport_shutdown(void *data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000647int serialport_write(unsigned char *buf, unsigned int writecnt);
648int serialport_read(unsigned char *buf, unsigned int readcnt);
649
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000650/* Serial port/pin mapping:
651
652 1 CD <-
653 2 RXD <-
654 3 TXD ->
655 4 DTR ->
656 5 GND --
657 6 DSR <-
658 7 RTS ->
659 8 CTS <-
660 9 RI <-
661*/
662enum SP_PIN {
663 PIN_CD = 1,
664 PIN_RXD,
665 PIN_TXD,
666 PIN_DTR,
667 PIN_GND,
668 PIN_DSR,
669 PIN_RTS,
670 PIN_CTS,
671 PIN_RI,
672};
673
674void sp_set_pin(enum SP_PIN pin, int val);
675int sp_get_pin(enum SP_PIN pin);
676
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000677#endif /* !__PROGRAMMER_H__ */