blob: dc0e55f5221b322e8f933091bea6c6e16d6aac1a [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Ollie Lho184a4042005-11-26 21:55:36 +00009 *
Uwe Hermannd1107642007-08-29 17:52:32 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24/*
25 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000026 */
27
Lane Brooksd54958a2007-11-13 16:45:22 +000028#define _LARGEFILE64_SOURCE
29
Ollie Lhocbbf1252004-03-17 22:22:08 +000030#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000031#include <string.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000032#include <sys/types.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000033#include <unistd.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000034#include "flash.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000035
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000036#if defined(__i386__) || defined(__x86_64__)
37
Michael Karcher89bed6d2010-06-13 10:16:12 +000038#define NOT_DONE_YET 1
39
Uwe Hermann372eeb52007-12-04 21:49:06 +000040static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000041{
42 uint8_t tmp;
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044 /*
45 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
46 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
47 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000048 tmp = pci_read_byte(dev, 0x47);
49 tmp |= 0x46;
50 pci_write_byte(dev, 0x47, tmp);
51
52 return 0;
53}
54
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000055static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
56{
57 uint8_t tmp;
58
59 tmp = pci_read_byte(dev, 0xd0);
60 tmp |= 0xf8;
61 pci_write_byte(dev, 0xd0, tmp);
62
63 return 0;
64}
65
66static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
67{
68 uint8_t new, newer;
69
70 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
71 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
72 new = pci_read_byte(dev, 0x40);
73 new &= (~0x04); /* No idea why we clear bit 2. */
74 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
75 pci_write_byte(dev, 0x40, new);
76 newer = pci_read_byte(dev, 0x40);
77 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +000078 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
79 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000080 return -1;
81 }
82 return 0;
83}
84
85static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
86{
87 struct pci_dev *sbdev;
88
89 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
90 if (!sbdev)
91 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
92 if (!sbdev)
93 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
94 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000095 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000096 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000097 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000098 sbdev->vendor_id, sbdev->device_id,
99 sbdev->bus, sbdev->dev, sbdev->func);
100 return sbdev;
101}
102
103static int enable_flash_sis501(struct pci_dev *dev, const char *name)
104{
105 uint8_t tmp;
106 int ret = 0;
107 struct pci_dev *sbdev;
108
109 sbdev = find_southbridge(dev->vendor_id, name);
110 if (!sbdev)
111 return -1;
112
113 ret = enable_flash_sis_mapping(sbdev, name);
114
115 tmp = sio_read(0x22, 0x80);
116 tmp &= (~0x20);
117 tmp |= 0x4;
118 sio_write(0x22, 0x80, tmp);
119
120 tmp = sio_read(0x22, 0x70);
121 tmp &= (~0x20);
122 tmp |= 0x4;
123 sio_write(0x22, 0x70, tmp);
124
125 return ret;
126}
127
128static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
129{
130 uint8_t tmp;
131 int ret = 0;
132 struct pci_dev *sbdev;
133
134 sbdev = find_southbridge(dev->vendor_id, name);
135 if (!sbdev)
136 return -1;
137
138 ret = enable_flash_sis_mapping(sbdev, name);
139
140 tmp = sio_read(0x22, 0x50);
141 tmp &= (~0x20);
142 tmp |= 0x4;
143 sio_write(0x22, 0x50, tmp);
144
145 return ret;
146}
147
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000148static int enable_flash_sis530(struct pci_dev *dev, const char *name)
149{
150 uint8_t new, newer;
151 int ret = 0;
152 struct pci_dev *sbdev;
153
154 sbdev = find_southbridge(dev->vendor_id, name);
155 if (!sbdev)
156 return -1;
157
158 ret = enable_flash_sis_mapping(sbdev, name);
159
160 new = pci_read_byte(sbdev, 0x45);
161 new &= (~0x20);
162 new |= 0x4;
163 pci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000164 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000165 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000166 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
167 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000168 ret = -1;
169 }
170
171 return ret;
172}
173
174static int enable_flash_sis540(struct pci_dev *dev, const char *name)
175{
176 uint8_t new, newer;
177 int ret = 0;
178 struct pci_dev *sbdev;
179
180 sbdev = find_southbridge(dev->vendor_id, name);
181 if (!sbdev)
182 return -1;
183
184 ret = enable_flash_sis_mapping(sbdev, name);
185
186 new = pci_read_byte(sbdev, 0x45);
187 new &= (~0x80);
188 new |= 0x40;
189 pci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000190 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000191 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000192 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
193 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000194 ret = -1;
195 }
196
197 return ret;
198}
199
Uwe Hermann987942d2006-11-07 11:16:21 +0000200/* Datasheet:
201 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
202 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
203 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
204 * - Order Number: 290562-001
205 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000206static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000207{
208 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000209 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000210
Maciej Pijankaa661e152009-12-08 17:26:24 +0000211 buses_supported = CHIP_BUSTYPE_PARALLEL;
212
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000213 old = pci_read_word(dev, xbcs);
214
215 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000216 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000217 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000218 * Set bit 7: Extended BIOS Enable (PCI master accesses to
219 * FFF80000-FFFDFFFF are forwarded to ISA).
220 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
221 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
222 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
223 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
224 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
225 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
226 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000227 if (dev->device_id == 0x122e || dev->device_id == 0x7000
228 || dev->device_id == 0x1234)
229 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000230 else
231 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000232
233 if (new == old)
234 return 0;
235
236 pci_write_word(dev, xbcs, new);
237
238 if (pci_read_word(dev, xbcs) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000239 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000240 return -1;
241 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000242
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000243 return 0;
244}
245
Uwe Hermann372eeb52007-12-04 21:49:06 +0000246/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000247 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
248 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000249 */
250static int enable_flash_ich(struct pci_dev *dev, const char *name,
251 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000252{
Ollie Lho184a4042005-11-26 21:55:36 +0000253 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000254
Uwe Hermann372eeb52007-12-04 21:49:06 +0000255 /*
256 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000257 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000258 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000259 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000260
Sean Nelson316a29f2010-05-07 20:09:04 +0000261 msg_pdbg("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000262 (old & (1 << 1)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000263 msg_pdbg("BIOS Write Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000264 (old & (1 << 0)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000265 msg_pdbg("BIOS_CNTL is 0x%x\n", old);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000266
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000267 new = old | 1;
268
269 if (new == old)
270 return 0;
271
Stefan Reinauer86de2832006-03-31 11:26:55 +0000272 pci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000273
Stefan Reinauer86de2832006-03-31 11:26:55 +0000274 if (pci_read_byte(dev, bios_cntl) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000275 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000276 return -1;
277 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000278
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000279 return 0;
280}
281
Uwe Hermann372eeb52007-12-04 21:49:06 +0000282static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000283{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000284 /*
285 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
286 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
287 * FB_DEC_EN2.
288 */
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000289 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000290 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000291}
292
Uwe Hermann372eeb52007-12-04 21:49:06 +0000293static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000294{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000295 uint32_t fwh_conf;
296 int i;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000297 char *idsel = NULL;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000298 int tmp;
299 int max_decode_fwh_idsel = 0;
300 int max_decode_fwh_decode = 0;
301 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000302
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000303 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000304 if (idsel && strlen(idsel)) {
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000305 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
306
307 /* FIXME: Need to undo this on shutdown. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000308 msg_pinfo("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000309 pci_write_long(dev, 0xd0, fwh_conf);
310 pci_write_word(dev, 0xd4, fwh_conf);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000311 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000312 } else if (idsel) {
313 msg_perr("Error: idsel= specified, but no number given.\n");
314 free(idsel);
315 /* FIXME: Return failure here once internal_init() starts
316 * to care about the return value of the chipset enable.
317 */
318 exit(1);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000319 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000320 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000321
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000322 /* Ignore all legacy ranges below 1 MB.
323 * We currently only support flashing the chip which responds to
324 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
325 * have to be adjusted.
326 */
327 /* FWH_SEL1 */
328 fwh_conf = pci_read_long(dev, 0xd0);
329 for (i = 7; i >= 0; i--) {
330 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000331 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000332 (0x1ff8 + i) * 0x80000,
333 (0x1ff0 + i) * 0x80000,
334 tmp);
335 if ((tmp == 0) && contiguous) {
336 max_decode_fwh_idsel = (8 - i) * 0x80000;
337 } else {
338 contiguous = 0;
339 }
340 }
341 /* FWH_SEL2 */
342 fwh_conf = pci_read_word(dev, 0xd4);
343 for (i = 3; i >= 0; i--) {
344 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000345 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000346 (0xff4 + i) * 0x100000,
347 (0xff0 + i) * 0x100000,
348 tmp);
349 if ((tmp == 0) && contiguous) {
350 max_decode_fwh_idsel = (8 - i) * 0x100000;
351 } else {
352 contiguous = 0;
353 }
354 }
355 contiguous = 1;
356 /* FWH_DEC_EN1 */
357 fwh_conf = pci_read_word(dev, 0xd8);
358 for (i = 7; i >= 0; i--) {
359 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000360 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000361 (0x1ff8 + i) * 0x80000,
362 (0x1ff0 + i) * 0x80000,
363 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000364 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000365 max_decode_fwh_decode = (8 - i) * 0x80000;
366 } else {
367 contiguous = 0;
368 }
369 }
370 for (i = 3; i >= 0; i--) {
371 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000372 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000373 (0xff4 + i) * 0x100000,
374 (0xff0 + i) * 0x100000,
375 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000376 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000377 max_decode_fwh_decode = (8 - i) * 0x100000;
378 } else {
379 contiguous = 0;
380 }
381 }
382 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000383 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000384
385 /* If we're called by enable_flash_ich_dc_spi, it will override
386 * buses_supported anyway.
387 */
388 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000389 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000390}
391
Adam Jurkowskie4984102009-12-21 15:30:46 +0000392static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
393{
394 uint16_t old, new;
395 int err;
396
397 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
398 return err;
399
400 old = pci_read_byte(dev, 0xd9);
Sean Nelson316a29f2010-05-07 20:09:04 +0000401 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
Adam Jurkowskie4984102009-12-21 15:30:46 +0000402 (old & 1) ? "en" : "dis");
403 new = old & ~1;
404
405 if (new != old)
406 pci_write_byte(dev, 0xd9, new);
407
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000408 buses_supported = CHIP_BUSTYPE_FWH;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000409 return 0;
410}
411
412
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000413#define ICH_STRAP_RSVD 0x00
414#define ICH_STRAP_SPI 0x01
415#define ICH_STRAP_PCI 0x02
416#define ICH_STRAP_LPC 0x03
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000417
Uwe Hermann394131e2008-10-18 21:14:13 +0000418static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
419{
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000420 uint32_t mmio_base;
421
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000422 /* Do we really need no write enable? */
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000423 mmio_base = (pci_read_long(dev, 0xbc)) << 8;
Sean Nelson316a29f2010-05-07 20:09:04 +0000424 msg_pdbg("MMIO base at = 0x%x\n", mmio_base);
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000425 ich_spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70);
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000426
Sean Nelson316a29f2010-05-07 20:09:04 +0000427 msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000428 mmio_readw(ich_spibar + 0x6c));
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000429
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000430 /* Not sure if it speaks all these bus protocols. */
431 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000432 spi_controller = SPI_CONTROLLER_VIA;
Rudolf Marek0c2029f2009-02-01 18:40:50 +0000433 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000434
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000435 return 0;
436}
437
Joshua Roysf93b36a2010-07-01 17:45:54 +0000438#define ICH_BMWAG(x) ((x >> 24) & 0xff)
439#define ICH_BMRAG(x) ((x >> 16) & 0xff)
440#define ICH_BRWA(x) ((x >> 8) & 0xff)
441#define ICH_BRRA(x) ((x >> 0) & 0xff)
442
443#define ICH_FREG_BASE(x) ((x >> 0) & 0x1fff)
444#define ICH_FREG_LIMIT(x) ((x >> 16) & 0x1fff)
445
446static void do_ich9_spi_frap(uint32_t frap, int i)
447{
448 const char *access_names[4] = {
449 "locked", "read-only", "write-only", "read-write"
450 };
451 const char *region_names[5] = {
452 "Flash Descriptor", "BIOS", "Management Engine",
453 "Gigabit Ethernet", "Platform Data"
454 };
Carl-Daniel Hailfingerab922772010-07-13 00:04:52 +0000455 uint32_t base, limit;
456 int rwperms = (((ICH_BRWA(frap) >> i) & 1) << 1) |
457 (((ICH_BRRA(frap) >> i) & 1) << 0);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000458 int offset = 0x54 + i * 4;
Carl-Daniel Hailfingerab922772010-07-13 00:04:52 +0000459 uint32_t freg = mmio_readl(ich_spibar + offset);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000460
461 msg_pdbg("0x%02X: 0x%08x (FREG%i: %s)\n",
462 offset, freg, i, region_names[i]);
463
464 base = ICH_FREG_BASE(freg);
465 limit = ICH_FREG_LIMIT(freg);
466 if (base == 0x1fff && limit == 0) {
467 /* this FREG is disabled */
468 msg_pdbg("%s region is unused.\n", region_names[i]);
469 return;
470 }
471
472 msg_pdbg("0x%08x-0x%08x is %s\n",
473 (base << 12), (limit << 12) | 0x0fff,
474 access_names[rwperms]);
475}
476
Uwe Hermann394131e2008-10-18 21:14:13 +0000477static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
478 int ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000479{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000480 int ret, i;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000481 uint8_t old, new, bbs, buc;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000482 uint16_t spibar_offset, tmp2;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000483 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000484 void *rcrb;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000485 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
486 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000487 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
Uwe Hermann394131e2008-10-18 21:14:13 +0000488
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000489 /* Enable Flash Writes */
490 ret = enable_flash_ich_dc(dev, name);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000491
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000492 /* Get physical address of Root Complex Register Block */
493 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Sean Nelson316a29f2010-05-07 20:09:04 +0000494 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000495
496 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000497 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000498
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000499 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000500 msg_pdbg("GCS = 0x%x: ", gcs);
501 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000502 (gcs & 0x1) ? "en" : "dis");
503 bbs = (gcs >> 10) & 0x3;
Sean Nelson316a29f2010-05-07 20:09:04 +0000504 msg_pdbg("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000505
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000506 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000507 msg_pdbg("Top Swap : %s\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000508 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000509
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000510 /* It seems the ICH7 does not support SPI and LPC chips at the same
511 * time. At least not with our current code. So we prevent searching
512 * on ICH7 when the southbridge is strapped to LPC
513 */
514
515 if (ich_generation == 7 && bbs == ICH_STRAP_LPC) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000516 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000517 /* No further SPI initialization required */
518 return ret;
519 }
520
521 switch (ich_generation) {
522 case 7:
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000523 buses_supported = CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000524 spi_controller = SPI_CONTROLLER_ICH7;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000525 spibar_offset = 0x3020;
526 break;
527 case 8:
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000528 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000529 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000530 spibar_offset = 0x3020;
531 break;
532 case 9:
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000533 case 10:
Uwe Hermann394131e2008-10-18 21:14:13 +0000534 default: /* Future version might behave the same */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000535 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000536 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000537 spibar_offset = 0x3800;
538 break;
539 }
540
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000541 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000542 msg_pdbg("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000543
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000544 /* Assign Virtual Address */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000545 ich_spibar = rcrb + spibar_offset;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000546
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000547 switch (spi_controller) {
548 case SPI_CONTROLLER_ICH7:
Sean Nelson316a29f2010-05-07 20:09:04 +0000549 msg_pdbg("0x00: 0x%04x (SPIS)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000550 mmio_readw(ich_spibar + 0));
Sean Nelson316a29f2010-05-07 20:09:04 +0000551 msg_pdbg("0x02: 0x%04x (SPIC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000552 mmio_readw(ich_spibar + 2));
Sean Nelson316a29f2010-05-07 20:09:04 +0000553 msg_pdbg("0x04: 0x%08x (SPIA)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000554 mmio_readl(ich_spibar + 4));
Uwe Hermann394131e2008-10-18 21:14:13 +0000555 for (i = 0; i < 8; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000556 int offs;
557 offs = 8 + (i * 8);
Sean Nelson316a29f2010-05-07 20:09:04 +0000558 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000559 mmio_readl(ich_spibar + offs), i);
Sean Nelson316a29f2010-05-07 20:09:04 +0000560 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000561 mmio_readl(ich_spibar + offs + 4), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000562 }
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000563 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
Sean Nelson316a29f2010-05-07 20:09:04 +0000564 msg_pdbg("0x50: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000565 ichspi_bbar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000566 msg_pdbg("0x54: 0x%04x (PREOP)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000567 mmio_readw(ich_spibar + 0x54));
Sean Nelson316a29f2010-05-07 20:09:04 +0000568 msg_pdbg("0x56: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000569 mmio_readw(ich_spibar + 0x56));
Sean Nelson316a29f2010-05-07 20:09:04 +0000570 msg_pdbg("0x58: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000571 mmio_readl(ich_spibar + 0x58));
Sean Nelson316a29f2010-05-07 20:09:04 +0000572 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000573 mmio_readl(ich_spibar + 0x5c));
Uwe Hermann394131e2008-10-18 21:14:13 +0000574 for (i = 0; i < 4; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000575 int offs;
576 offs = 0x60 + (i * 4);
Sean Nelson316a29f2010-05-07 20:09:04 +0000577 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000578 mmio_readl(ich_spibar + offs), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000579 }
Sean Nelson316a29f2010-05-07 20:09:04 +0000580 msg_pdbg("\n");
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000581 if (mmio_readw(ich_spibar) & (1 << 15)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000582 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000583 ichspi_lock = 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000584 }
FENG yu ningf041e9b2008-12-15 02:32:11 +0000585 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000586 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000587 case SPI_CONTROLLER_ICH9:
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000588 tmp2 = mmio_readw(ich_spibar + 4);
Sean Nelson316a29f2010-05-07 20:09:04 +0000589 msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2);
590 msg_pdbg("FLOCKDN %i, ", (tmp2 >> 15 & 1));
591 msg_pdbg("FDV %i, ", (tmp2 >> 14) & 1);
592 msg_pdbg("FDOPSS %i, ", (tmp2 >> 13) & 1);
593 msg_pdbg("SCIP %i, ", (tmp2 >> 5) & 1);
594 msg_pdbg("BERASE %i, ", (tmp2 >> 3) & 3);
595 msg_pdbg("AEL %i, ", (tmp2 >> 2) & 1);
596 msg_pdbg("FCERR %i, ", (tmp2 >> 1) & 1);
597 msg_pdbg("FDONE %i\n", (tmp2 >> 0) & 1);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000598
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000599 tmp = mmio_readl(ich_spibar + 0x50);
Sean Nelson316a29f2010-05-07 20:09:04 +0000600 msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000601 msg_pdbg("BMWAG 0x%02x, ", ICH_BMWAG(tmp));
602 msg_pdbg("BMRAG 0x%02x, ", ICH_BMRAG(tmp));
603 msg_pdbg("BRWA 0x%02x, ", ICH_BRWA(tmp));
604 msg_pdbg("BRRA 0x%02x\n", ICH_BRRA(tmp));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000605
Joshua Roysf93b36a2010-07-01 17:45:54 +0000606 /* print out the FREGx registers along with FRAP access bits */
607 for(i = 0; i < 5; i++)
608 do_ich9_spi_frap(tmp, i);
609
Sean Nelson316a29f2010-05-07 20:09:04 +0000610 msg_pdbg("0x74: 0x%08x (PR0)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000611 mmio_readl(ich_spibar + 0x74));
Sean Nelson316a29f2010-05-07 20:09:04 +0000612 msg_pdbg("0x78: 0x%08x (PR1)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000613 mmio_readl(ich_spibar + 0x78));
Sean Nelson316a29f2010-05-07 20:09:04 +0000614 msg_pdbg("0x7C: 0x%08x (PR2)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000615 mmio_readl(ich_spibar + 0x7C));
Sean Nelson316a29f2010-05-07 20:09:04 +0000616 msg_pdbg("0x80: 0x%08x (PR3)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000617 mmio_readl(ich_spibar + 0x80));
Sean Nelson316a29f2010-05-07 20:09:04 +0000618 msg_pdbg("0x84: 0x%08x (PR4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000619 mmio_readl(ich_spibar + 0x84));
Sean Nelson316a29f2010-05-07 20:09:04 +0000620 msg_pdbg("0x90: 0x%08x (SSFS, SSFC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000621 mmio_readl(ich_spibar + 0x90));
Sean Nelson316a29f2010-05-07 20:09:04 +0000622 msg_pdbg("0x94: 0x%04x (PREOP)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000623 mmio_readw(ich_spibar + 0x94));
Sean Nelson316a29f2010-05-07 20:09:04 +0000624 msg_pdbg("0x96: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000625 mmio_readw(ich_spibar + 0x96));
Sean Nelson316a29f2010-05-07 20:09:04 +0000626 msg_pdbg("0x98: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000627 mmio_readl(ich_spibar + 0x98));
Sean Nelson316a29f2010-05-07 20:09:04 +0000628 msg_pdbg("0x9C: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000629 mmio_readl(ich_spibar + 0x9C));
630 ichspi_bbar = mmio_readl(ich_spibar + 0xA0);
Sean Nelson316a29f2010-05-07 20:09:04 +0000631 msg_pdbg("0xA0: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000632 ichspi_bbar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000633 msg_pdbg("0xB0: 0x%08x (FDOC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000634 mmio_readl(ich_spibar + 0xB0));
FENG yu ning37179b82009-01-18 06:39:32 +0000635 if (tmp2 & (1 << 15)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000636 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ning37179b82009-01-18 06:39:32 +0000637 ichspi_lock = 1;
638 }
Peter Stugee8a3e4c2008-12-22 14:12:08 +0000639 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000640 break;
641 default:
642 /* Nothing */
643 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000644 }
645
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000646 old = pci_read_byte(dev, 0xdc);
Sean Nelson316a29f2010-05-07 20:09:04 +0000647 msg_pdbg("SPI Read Configuration: ");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000648 new = (old >> 2) & 0x3;
649 switch (new) {
650 case 0:
651 case 1:
652 case 2:
Sean Nelson316a29f2010-05-07 20:09:04 +0000653 msg_pdbg("prefetching %sabled, caching %sabled, ",
Uwe Hermann394131e2008-10-18 21:14:13 +0000654 (new & 0x2) ? "en" : "dis",
655 (new & 0x1) ? "dis" : "en");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000656 break;
657 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000658 msg_pdbg("invalid prefetching/caching settings, ");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000659 break;
660 }
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000661
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000662 return ret;
663}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000664
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000665static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000666{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000667 return enable_flash_ich_dc_spi(dev, name, 7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000668}
669
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000670static int enable_flash_ich8(struct pci_dev *dev, const char *name)
671{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000672 return enable_flash_ich_dc_spi(dev, name, 8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000673}
674
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000675static int enable_flash_ich9(struct pci_dev *dev, const char *name)
676{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000677 return enable_flash_ich_dc_spi(dev, name, 9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000678}
679
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000680static int enable_flash_ich10(struct pci_dev *dev, const char *name)
681{
682 return enable_flash_ich_dc_spi(dev, name, 10);
683}
684
Michael Karcher89bed6d2010-06-13 10:16:12 +0000685static void via_do_byte_merge(void * arg)
686{
687 struct pci_dev * dev = arg;
688 uint8_t val;
689
690 msg_pdbg("Re-enabling byte merging\n");
691 val = pci_read_byte(dev, 0x71);
692 val |= 0x40;
693 pci_write_byte(dev, 0x71, val);
694}
695
696static int via_no_byte_merge(struct pci_dev *dev, const char *name)
697{
698 uint8_t val;
699
700 val = pci_read_byte(dev, 0x71);
701 if (val & 0x40)
702 {
703 msg_pdbg("Disabling byte merging\n");
704 val &= ~0x40;
705 pci_write_byte(dev, 0x71, val);
706 register_shutdown(via_do_byte_merge, dev);
707 }
708 return NOT_DONE_YET; /* need to find south bridge, too */
709}
710
Uwe Hermann372eeb52007-12-04 21:49:06 +0000711static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000712{
Ollie Lho184a4042005-11-26 21:55:36 +0000713 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000714
Uwe Hermann394131e2008-10-18 21:14:13 +0000715 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
Bari Ari9477c4e2008-04-29 13:46:38 +0000716 pci_write_byte(dev, 0x41, 0x7f);
717
Uwe Hermannffec5f32007-08-23 16:08:21 +0000718 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000719 val = pci_read_byte(dev, 0x40);
720 val |= 0x10;
721 pci_write_byte(dev, 0x40, val);
722
723 if (pci_read_byte(dev, 0x40) != val) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000724 msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000725 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000726 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000727 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000728
Luc Verhaegen73d21192009-12-23 00:54:26 +0000729 if (dev->device_id == 0x3227) { /* VT8237R */
730 /* All memory cycles, not just ROM ones, go to LPC. */
731 val = pci_read_byte(dev, 0x59);
732 val &= ~0x80;
733 pci_write_byte(dev, 0x59, val);
734 }
735
Uwe Hermanna7e05482007-05-09 10:17:44 +0000736 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000737}
738
Uwe Hermann372eeb52007-12-04 21:49:06 +0000739static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000740{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000741 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000742
Uwe Hermann394131e2008-10-18 21:14:13 +0000743#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
744#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000745#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
746#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000747
Uwe Hermann394131e2008-10-18 21:14:13 +0000748#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
749#define ROM_WRITE_ENABLE (1 << 1)
750#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
751#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000752#define CS5530_ISA_MASTER (1 << 7)
753#define CS5530_ENABLE_SA2320 (1 << 2)
754#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000755
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000756 buses_supported = CHIP_BUSTYPE_PARALLEL;
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000757 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
758 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000759 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
760 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000761 * Make the configured ROM areas writable.
762 */
763 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
764 reg8 |= LOWER_ROM_ADDRESS_RANGE;
765 reg8 |= UPPER_ROM_ADDRESS_RANGE;
766 reg8 |= ROM_WRITE_ENABLE;
767 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000768
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000769 /* Set positive decode on ROM. */
770 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
771 reg8 |= BIOS_ROM_POSITIVE_DECODE;
772 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000773
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000774 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
775 if (reg8 & CS5530_ISA_MASTER) {
776 /* We have A0-A23 available. */
777 max_rom_decode.parallel = 16 * 1024 * 1024;
778 } else {
779 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
780 if (reg8 & CS5530_ENABLE_SA2320) {
781 /* We have A0-19, A20-A23 available. */
782 max_rom_decode.parallel = 16 * 1024 * 1024;
783 } else if (reg8 & CS5530_ENABLE_SA20) {
784 /* We have A0-19, A20 available. */
785 max_rom_decode.parallel = 2 * 1024 * 1024;
786 } else {
787 /* A20 and above are not active. */
788 max_rom_decode.parallel = 1024 * 1024;
789 }
790 }
791
Ollie Lhocbbf1252004-03-17 22:22:08 +0000792 return 0;
793}
794
Mart Raudseppe1344da2008-02-08 10:10:57 +0000795/**
796 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000797 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000798 *
799 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
800 * To enable write to NOR Boot flash for the benefit of systems that have such
801 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000802 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000803static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000804{
Uwe Hermann394131e2008-10-18 21:14:13 +0000805#define MSR_RCONF_DEFAULT 0x1808
806#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000807
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000808 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000809
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000810 /* Geode only has a single core */
811 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000812 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000813
814 msr = rdmsr(MSR_RCONF_DEFAULT);
815 if ((msr.hi >> 24) != 0x22) {
816 msr.hi &= 0xfbffffff;
817 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000818 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000819
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000820 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000821 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000822 msr.lo |= 0x08;
823 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000824
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000825 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000826
Uwe Hermann394131e2008-10-18 21:14:13 +0000827#undef MSR_RCONF_DEFAULT
828#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000829 return 0;
830}
831
Uwe Hermann372eeb52007-12-04 21:49:06 +0000832static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000833{
Ollie Lho184a4042005-11-26 21:55:36 +0000834 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000835
Ollie Lhocbbf1252004-03-17 22:22:08 +0000836 pci_write_byte(dev, 0x52, 0xee);
837
838 new = pci_read_byte(dev, 0x52);
839
840 if (new != 0xee) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000841 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000842 return -1;
843 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000844
Ollie Lhocbbf1252004-03-17 22:22:08 +0000845 return 0;
846}
847
Uwe Hermann190f8492008-10-25 18:03:50 +0000848/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000849static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000850{
Ollie Lho184a4042005-11-26 21:55:36 +0000851 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000852
Uwe Hermann372eeb52007-12-04 21:49:06 +0000853 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000854 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000855 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000856 if (new != old) {
857 pci_write_byte(dev, 0x43, new);
858 if (pci_read_byte(dev, 0x43) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000859 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000860 }
861 }
862
Uwe Hermann190f8492008-10-25 18:03:50 +0000863 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000864 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000865 new = old | 0x01;
866 if (new == old)
867 return 0;
868 pci_write_byte(dev, 0x40, new);
869
870 if (pci_read_byte(dev, 0x40) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000871 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000872 return -1;
873 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000874
Ollie Lhocbbf1252004-03-17 22:22:08 +0000875 return 0;
876}
877
Marc Jones3af487d2008-10-15 17:50:29 +0000878static int enable_flash_sb600(struct pci_dev *dev, const char *name)
879{
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000880 uint32_t tmp, prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000881 uint8_t reg;
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000882 struct pci_dev *smbus_dev;
883 int has_spi = 1;
Marc Jones3af487d2008-10-15 17:50:29 +0000884
Jason Wanga3f04be2008-11-28 21:36:51 +0000885 /* Clear ROM protect 0-3. */
886 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000887 prot = pci_read_long(dev, reg);
888 /* No protection flags for this region?*/
889 if ((prot & 0x3) == 0)
890 continue;
Sean Nelson316a29f2010-05-07 20:09:04 +0000891 msg_pinfo("SB600 %s%sprotected from %u to %u\n",
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000892 (prot & 0x1) ? "write " : "",
893 (prot & 0x2) ? "read " : "",
894 (prot & 0xfffffc00),
895 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
896 prot &= 0xfffffffc;
897 pci_write_byte(dev, reg, prot);
898 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000899 if (prot & 0x3)
Sean Nelson316a29f2010-05-07 20:09:04 +0000900 msg_perr("SB600 %s%sunprotect failed from %u to %u\n",
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000901 (prot & 0x1) ? "write " : "",
902 (prot & 0x2) ? "read " : "",
903 (prot & 0xfffffc00),
904 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
Jason Wanga3f04be2008-11-28 21:36:51 +0000905 }
906
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000907 /* Read SPI_BaseAddr */
908 tmp = pci_read_long(dev, 0xa0);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000909 tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */
Sean Nelson316a29f2010-05-07 20:09:04 +0000910 msg_pdbg("SPI base address is at 0x%x\n", tmp);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000911
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000912 /* If the BAR has address 0, it is unlikely SPI is used. */
913 if (!tmp)
914 has_spi = 0;
915
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000916 if (has_spi) {
917 /* Physical memory has to be mapped at page (4k) boundaries. */
918 sb600_spibar = physmap("SB600 SPI registers", tmp & 0xfffff000,
919 0x1000);
920 /* The low bits of the SPI base address are used as offset into
921 * the mapped page.
922 */
923 sb600_spibar += tmp & 0xfff;
924
925 tmp = pci_read_long(dev, 0xa0);
Sean Nelson316a29f2010-05-07 20:09:04 +0000926 msg_pdbg("AltSpiCSEnable=%i, SpiRomEnable=%i, "
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000927 "AbortEnable=%i\n", tmp & 0x1, (tmp & 0x2) >> 1,
928 (tmp & 0x4) >> 2);
929 tmp = (pci_read_byte(dev, 0xba) & 0x4) >> 2;
Sean Nelson316a29f2010-05-07 20:09:04 +0000930 msg_pdbg("PrefetchEnSPIFromIMC=%i, ", tmp);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000931
932 tmp = pci_read_byte(dev, 0xbb);
Sean Nelson316a29f2010-05-07 20:09:04 +0000933 msg_pdbg("PrefetchEnSPIFromHost=%i, SpiOpEnInLpcMode=%i\n",
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000934 tmp & 0x1, (tmp & 0x20) >> 5);
935 tmp = mmio_readl(sb600_spibar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000936 msg_pdbg("SpiArbEnable=%i, SpiAccessMacRomEn=%i, "
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000937 "SpiHostAccessRomEn=%i, ArbWaitCount=%i, "
938 "SpiBridgeDisable=%i, DropOneClkOnRd=%i\n",
939 (tmp >> 19) & 0x1, (tmp >> 22) & 0x1,
940 (tmp >> 23) & 0x1, (tmp >> 24) & 0x7,
941 (tmp >> 27) & 0x1, (tmp >> 28) & 0x1);
942 }
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000943
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000944 /* Look for the SMBus device. */
945 smbus_dev = pci_dev_find(0x1002, 0x4385);
946
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000947 if (has_spi && !smbus_dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000948 msg_perr("ERROR: SMBus device not found. Not enabling SPI.\n");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000949 has_spi = 0;
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000950 }
951 if (has_spi) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000952 /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */
953 /* GPIO11/SPI_DO and GPIO12/SPI_DI status */
954 reg = pci_read_byte(smbus_dev, 0xAB);
955 reg &= 0xC0;
Sean Nelson316a29f2010-05-07 20:09:04 +0000956 msg_pdbg("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO");
957 msg_pdbg("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000958 if (reg != 0x00)
959 has_spi = 0;
960 /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */
961 reg = pci_read_byte(smbus_dev, 0x83);
962 reg &= 0xC0;
Sean Nelson316a29f2010-05-07 20:09:04 +0000963 msg_pdbg("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD");
964 msg_pdbg("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000965 /* SPI_HOLD is not used on all boards, filter it out. */
966 if ((reg & 0x80) != 0x00)
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000967 has_spi = 0;
968 /* GPIO47/SPI_CLK status */
969 reg = pci_read_byte(smbus_dev, 0xA7);
970 reg &= 0x40;
Sean Nelson316a29f2010-05-07 20:09:04 +0000971 msg_pdbg("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000972 if (reg != 0x00)
973 has_spi = 0;
974 }
975
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000976 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
977 if (has_spi) {
978 buses_supported |= CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000979 spi_controller = SPI_CONTROLLER_SB600;
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000980 }
Jason Wanga3f04be2008-11-28 21:36:51 +0000981
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000982 /* Read ROM strap override register. */
983 OUTB(0x8f, 0xcd6);
984 reg = INB(0xcd7);
985 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +0000986 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000987 if (reg & 0x02) {
988 switch ((reg & 0x0c) >> 2) {
989 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +0000990 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000991 break;
992 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +0000993 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000994 break;
995 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +0000996 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000997 break;
998 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +0000999 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001000 break;
1001 }
1002 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001003 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001004
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001005 /* Force enable SPI ROM in SB600 PM register.
1006 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +00001007 * But how can we know which ROM we are going to handle? So we have
1008 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001009 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
1010 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +00001011 */
1012 /*
Jason Wanga3f04be2008-11-28 21:36:51 +00001013 OUTB(0x8f, 0xcd6);
1014 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +00001015 */
Marc Jones3af487d2008-10-15 17:50:29 +00001016
1017 return 0;
1018}
1019
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001020static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
1021{
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001022 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001023
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001024 pci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001025
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001026 tmp = pci_read_byte(dev, 0x6d);
1027 tmp |= 0x01;
1028 pci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001029
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001030 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001031}
1032
Uwe Hermann372eeb52007-12-04 21:49:06 +00001033static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +00001034{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001035 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001036
Uwe Hermanna7e05482007-05-09 10:17:44 +00001037 old = pci_read_byte(dev, 0x88);
1038 new = old | 0xc0;
1039 if (new != old) {
1040 pci_write_byte(dev, 0x88, new);
1041 if (pci_read_byte(dev, 0x88) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001042 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001043 }
1044 }
Yinghai Lu952dfce2005-07-06 17:13:46 +00001045
Uwe Hermanna7e05482007-05-09 10:17:44 +00001046 old = pci_read_byte(dev, 0x6d);
1047 new = old | 0x01;
1048 if (new == old)
1049 return 0;
1050 pci_write_byte(dev, 0x6d, new);
1051
1052 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001053 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001054 return -1;
1055 }
Uwe Hermannffec5f32007-08-23 16:08:21 +00001056
Uwe Hermanna7e05482007-05-09 10:17:44 +00001057 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001058}
1059
Uwe Hermann372eeb52007-12-04 21:49:06 +00001060/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
1061static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +00001062{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001063 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001064 struct pci_dev *smbusdev;
1065
Uwe Hermann372eeb52007-12-04 21:49:06 +00001066 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +00001067 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001068
Uwe Hermanna7e05482007-05-09 10:17:44 +00001069 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001070 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +00001071 exit(1);
1072 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001073
Uwe Hermann372eeb52007-12-04 21:49:06 +00001074 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001075 tmp = pci_read_byte(smbusdev, 0x79);
1076 tmp |= 0x01;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001077 pci_write_byte(smbusdev, 0x79, tmp);
1078
Uwe Hermann372eeb52007-12-04 21:49:06 +00001079 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001080 tmp = pci_read_byte(dev, 0x48);
1081 tmp |= 0x21;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001082 pci_write_byte(dev, 0x48, tmp);
1083
Uwe Hermann372eeb52007-12-04 21:49:06 +00001084 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +00001085 tmp = INB(0xc6f);
1086 OUTB(tmp, 0xeb);
1087 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001088 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001089 OUTB(tmp, 0xc6f);
1090 OUTB(tmp, 0xeb);
1091 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001092
1093 return 0;
1094}
1095
Uwe Hermann372eeb52007-12-04 21:49:06 +00001096static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001097{
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001098 uint8_t old, new, val;
1099 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001100
Uwe Hermann372eeb52007-12-04 21:49:06 +00001101 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001102 val = pci_read_byte(dev, 0x88);
1103 val |= 0xff; /* 256K */
1104 pci_write_byte(dev, 0x88, val);
1105 val = pci_read_byte(dev, 0x8c);
1106 val |= 0xff; /* 1M */
1107 pci_write_byte(dev, 0x8c, val);
1108 wordval = pci_read_word(dev, 0x90);
1109 wordval |= 0x7fff; /* 16M */
1110 pci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001111
Uwe Hermanna7e05482007-05-09 10:17:44 +00001112 old = pci_read_byte(dev, 0x6d);
1113 new = old | 0x01;
1114 if (new == old)
1115 return 0;
1116 pci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001117
Uwe Hermanna7e05482007-05-09 10:17:44 +00001118 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001119 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001120 return -1;
1121 }
Yinghai Luca782972007-01-22 20:21:17 +00001122
1123 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001124}
1125
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001126/* This is a shot in the dark. Even if the code is totally bogus for some
1127 * chipsets, users will at least start to send in reports.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001128 */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001129static int enable_flash_mcp6x_7x_common(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001130{
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001131 int ret = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001132 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001133 uint16_t status;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001134 char *busname;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001135 uint32_t mcp_spibaraddr;
1136 void *mcp_spibar;
1137 struct pci_dev *smbusdev;
1138
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001139 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1140
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001141 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001142 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001143 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001144 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
1145 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001146 case 0x0:
1147 buses_supported = CHIP_BUSTYPE_LPC;
1148 break;
1149 case 0x2:
1150 buses_supported = CHIP_BUSTYPE_SPI;
1151 break;
1152 default:
1153 buses_supported = CHIP_BUSTYPE_UNKNOWN;
1154 break;
1155 }
1156 busname = flashbuses_to_text(buses_supported);
1157 msg_pdbg("Guessed flash bus type is %s\n", busname);
1158 free(busname);
1159
1160 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001161#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001162 val |= (1 << 6);
1163 val &= ~(1 << 5);
1164 pci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001165#endif
1166
1167 /* Look for the SMBus device (SMBus PCI class) */
1168 smbusdev = pci_dev_find_vendorclass(0x10de, 0x0c05);
1169 if (!smbusdev) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001170 if (buses_supported & CHIP_BUSTYPE_SPI) {
1171 msg_perr("ERROR: SMBus device not found. Not enabling "
1172 "SPI.\n");
1173 buses_supported &= ~CHIP_BUSTYPE_SPI;
1174 ret = 1;
1175 } else {
1176 msg_pinfo("Odd. SMBus device not found.\n");
1177 }
1178 goto out_msg;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001179 }
1180 msg_pdbg("Found SMBus device %04x:%04x at %02x:%02x:%01x\n",
1181 smbusdev->vendor_id, smbusdev->device_id,
1182 smbusdev->bus, smbusdev->dev, smbusdev->func);
1183
1184 /* Locate the BAR where the SPI interface lives. */
1185 mcp_spibaraddr = pci_read_long(smbusdev, 0x74);
1186 msg_pdbg("SPI BAR is at 0x%08x, ", mcp_spibaraddr);
1187 /* We hope this has native alignment. We know the SPI interface (well,
1188 * a set of GPIOs that is connected to SPI flash) is at offset 0x530,
1189 * so we expect a size of at least 0x800. Clear the lower bits.
1190 * It is entirely possible that the BAR is 64k big and the low bits are
1191 * reserved for an entirely different purpose.
1192 */
1193 mcp_spibaraddr &= ~0x7ff;
1194 msg_pdbg("after clearing low bits BAR is at 0x%08x\n", mcp_spibaraddr);
1195
1196 /* Accessing a NULL pointer BAR is evil. Don't do it. */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001197 if (mcp_spibaraddr && (buses_supported == CHIP_BUSTYPE_SPI)) {
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001198 /* Map the BAR. Bytewise/wordwise access at 0x530 and 0x540. */
1199 mcp_spibar = physmap("MCP67 SPI", mcp_spibaraddr, 0x544);
1200
1201/* Guessed. If this is correct, migrate to a separate MCP67 SPI driver. */
1202#define MCP67_SPI_CS (1 << 1)
1203#define MCP67_SPI_SCK (1 << 2)
1204#define MCP67_SPI_MOSI (1 << 3)
1205#define MCP67_SPI_MISO (1 << 4)
1206#define MCP67_SPI_ENABLE (1 << 0)
1207#define MCP67_SPI_IDLE (1 << 8)
1208
1209 status = mmio_readw(mcp_spibar + 0x530);
1210 msg_pdbg("SPI control is 0x%04x, enable=%i, idle=%i\n",
1211 status, status & 0x1, (status >> 8) & 0x1);
1212 /* FIXME: Remove the physunmap once the SPI driver exists. */
1213 physunmap(mcp_spibar, 0x544);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001214 } else if (!mcp_spibaraddr && (buses_supported & CHIP_BUSTYPE_SPI)) {
1215 msg_pdbg("Strange. MCP SPI BAR is invalid.\n");
1216 buses_supported &= ~CHIP_BUSTYPE_SPI;
1217 ret = 1;
1218 } else if (mcp_spibaraddr && !(buses_supported & CHIP_BUSTYPE_SPI)) {
1219 msg_pdbg("Strange. MCP SPI BAR is valid, but chipset apparently"
1220 " doesn't have SPI enabled.\n");
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001221 } else {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001222 msg_pdbg("MCP SPI is not used.\n");
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001223 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001224out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001225 msg_pinfo("Please send the output of \"flashrom -V\" to "
1226 "flashrom@flashrom.org to help us finish support for your "
1227 "chipset. Thanks.\n");
1228
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001229 return ret;
1230}
1231
1232/**
1233 * The MCP61/MCP67 code is guesswork based on cleanroom reverse engineering.
1234 * Due to that, it only reads info and doesn't change any settings.
1235 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1236 * code provided in enable_flash_mcp6x_7x_common. Until we know for sure, call
1237 * enable_flash_mcp55 from this function only if enable_flash_mcp6x_7x_common
1238 * indicates the flash chip is LPC. Warning: enable_flash_mcp55
1239 * might make SPI flash inaccessible. The same caveat applies to SPI init
1240 * for LPC flash.
1241 */
1242static int enable_flash_mcp67(struct pci_dev *dev, const char *name)
1243{
1244 int result = 0;
1245
1246 result = enable_flash_mcp6x_7x_common(dev, name);
1247 if (result)
1248 return result;
1249
1250 /* Not sure if this is correct. No docs as usual. */
1251 switch (buses_supported) {
1252 case CHIP_BUSTYPE_LPC:
1253 result = enable_flash_mcp55(dev, name);
1254 break;
1255 case CHIP_BUSTYPE_SPI:
1256 msg_pinfo("SPI on this chipset is not supported yet.\n");
1257 buses_supported = CHIP_BUSTYPE_NONE;
1258 break;
1259 default:
1260 msg_pinfo("Something went wrong with bus type detection.\n");
1261 buses_supported = CHIP_BUSTYPE_NONE;
1262 break;
1263 }
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001264
1265 return result;
1266}
1267
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001268static int enable_flash_mcp7x(struct pci_dev *dev, const char *name)
1269{
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001270 int result = 0;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001271
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001272 result = enable_flash_mcp6x_7x_common(dev, name);
1273 if (result)
1274 return result;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001275
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001276 /* Not sure if this is correct. No docs as usual. */
1277 switch (buses_supported) {
1278 case CHIP_BUSTYPE_LPC:
1279 msg_pinfo("LPC on this chipset is not supported yet.\n");
1280 break;
1281 case CHIP_BUSTYPE_SPI:
1282 msg_pinfo("SPI on this chipset is not supported yet.\n");
1283 buses_supported = CHIP_BUSTYPE_NONE;
1284 break;
1285 default:
1286 msg_pinfo("Something went wrong with bus type detection.\n");
1287 buses_supported = CHIP_BUSTYPE_NONE;
1288 break;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001289 }
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001290
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001291 return result;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001292}
1293
Uwe Hermann372eeb52007-12-04 21:49:06 +00001294static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001295{
Michael Karchercfa674f2010-02-25 11:38:23 +00001296 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001297
Uwe Hermanne823ee02007-06-05 15:02:18 +00001298 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001299 val = pci_read_byte(dev, 0x41);
1300 val |= 0x0e;
1301 pci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001302
Michael Karchercfa674f2010-02-25 11:38:23 +00001303 val = pci_read_byte(dev, 0x43);
1304 val |= (1 << 4);
1305 pci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001306
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001307 return 0;
1308}
1309
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001310/**
1311 * Usually on the x86 architectures (and on other PC-like platforms like some
1312 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1313 * Elan SC520 only a small piece of the system flash is mapped there, but the
1314 * complete flash is mapped somewhere below 1G. The position can be determined
1315 * by the BOOTCS PAR register.
1316 */
1317static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1318{
1319 int i, bootcs_found = 0;
1320 uint32_t parx = 0;
1321 void *mmcr;
1322
1323 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001324 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001325
1326 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1327 * BOOTCS region (PARx[31:29] = 100b)e
1328 */
1329 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001330 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001331 if ((parx >> 29) == 4) {
1332 bootcs_found = 1;
1333 break; /* BOOTCS found */
1334 }
1335 }
1336
1337 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1338 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1339 */
1340 if (bootcs_found) {
1341 if (parx & (1 << 25)) {
1342 parx &= (1 << 14) - 1; /* Mask [13:0] */
1343 flashbase = parx << 16;
1344 } else {
1345 parx &= (1 << 18) - 1; /* Mask [17:0] */
1346 flashbase = parx << 12;
1347 }
1348 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001349 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001350 }
1351
1352 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001353 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001354 return 0;
1355}
1356
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001357#endif
1358
Uwe Hermann4179d292009-05-08 17:50:51 +00001359/* Please keep this list alphabetically sorted by vendor/device. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001360const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001361#if defined(__i386__) || defined(__x86_64__)
Uwe Hermann4179d292009-05-08 17:50:51 +00001362 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
1363 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1364 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1365 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1366 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
Nils Jacobse715c7b2009-09-23 02:09:23 +00001367 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
Uwe Hermann4179d292009-05-08 17:50:51 +00001368 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1369 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
Carl-Daniel Hailfinger174962d2009-09-01 22:13:42 +00001370 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001371 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
1372 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
1373 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Carl-Daniel Hailfinger797a8342009-11-26 16:51:39 +00001374 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1375 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1376 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001377 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Uwe Hermann4179d292009-05-08 17:50:51 +00001378 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1379 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1380 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
Uwe Hermannb0039912009-05-07 13:24:49 +00001381 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001382 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1383 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1384 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1385 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001386 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1387 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001388 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001389 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001390 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1391 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1392 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001393 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1394 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Uwe Hermannb0039912009-05-07 13:24:49 +00001395 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1396 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1397 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1398 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
David Hendricksdb7c1532010-01-19 02:19:27 +00001399 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
Uwe Hermann4179d292009-05-08 17:50:51 +00001400 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001401 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1402 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001403 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
Uwe Hermannb0039912009-05-07 13:24:49 +00001404 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001405 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1406 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001407 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1408 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001409 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001410 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1411 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
Carl-Daniel Hailfinger95baaad2009-08-21 17:26:13 +00001412 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001413 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1414 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1415 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1416 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
Adam Jurkowskie4984102009-12-21 15:30:46 +00001417 {0x8086, 0x8119, OK, "Intel", "Poulsbo", enable_flash_poulsbo},
Luc Verhaegenaad7e672009-10-06 11:32:21 +00001418 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001419 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1420 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001421 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001422 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001423 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001424 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1425 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1426 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1427 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1428 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1429 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001430 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1431 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1432 * Until we have PCI device class matching or some fallback mechanism,
1433 * this is needed to get flashrom working on Tyan S2915 and maybe other
1434 * dual-MCP55 boards.
1435 */
1436#if 0
1437 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1438#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001439 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1440 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1441 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1442 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1443 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1444 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001445 {0x10de, 0x03e0, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1446 {0x10de, 0x03e1, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1447 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1448 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001449 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1450 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1451 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1452 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1453 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp67},
1454 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x},
1455 {0x10de, 0x075d, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x},
1456 {0x10de, 0x07d7, NT, "NVIDIA", "MCP73", enable_flash_mcp7x},
1457 {0x10de, 0x0aac, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1458 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1459 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1460 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001461 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1462 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1463 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
Luc Verhaegen9cce2f52010-01-10 15:01:08 +00001464 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001465 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1466 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1467 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1468 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1469 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1470 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1471 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
Luc Verhaegen9892ca62009-12-09 07:43:13 +00001472 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1473 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1474 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1475 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
1476 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540},
1477 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1478 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
1479 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540},
1480 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1481 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540},
1482 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1483 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1484 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1485 {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis540},
1486 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1487 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
1488 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001489 /* VIA northbridges */
1490 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1491 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1492 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
1493 {0x1106, 0x0691, NT, "VIA", "VT82C69x", via_no_byte_merge}, /* 691, 693a, 694t, 694x checked */
1494 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
1495 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1496 /* VIA southbridges */
Uwe Hermann4179d292009-05-08 17:50:51 +00001497 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
1498 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
Mateusz Murawskie6abef02009-06-18 12:42:46 +00001499 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001500 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001501 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1502 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1503 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1504 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Arjan Koers8dfea832009-06-15 00:03:37 +00001505 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
Uwe Hermann3e0774d2009-09-25 01:05:06 +00001506 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Uwe Hermann4179d292009-05-08 17:50:51 +00001507 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1508 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001509#endif
Uwe Hermann05fab752009-05-16 23:42:17 +00001510 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001511};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001512
Uwe Hermanna7e05482007-05-09 10:17:44 +00001513int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001514{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001515 struct pci_dev *dev = 0;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001516 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001517 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001518
Uwe Hermann372eeb52007-12-04 21:49:06 +00001519 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001520 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1521 dev = pci_dev_find(chipset_enables[i].vendor_id,
1522 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001523 if (!dev)
1524 continue;
1525 if (ret != -2) {
1526 msg_pinfo("WARNING: unexpected second chipset match: "
1527 "\"%s %s\"\nignoring, please report lspci and "
1528 "board URL to flashrom@flashrom.org!\n",
1529 chipset_enables[i].vendor_name,
1530 chipset_enables[i].device_name);
1531 continue;
1532 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001533 msg_pinfo("Found chipset \"%s %s\", enabling flash write... ",
Uwe Hermann05fab752009-05-16 23:42:17 +00001534 chipset_enables[i].vendor_name,
1535 chipset_enables[i].device_name);
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001536 msg_pdbg("chipset PCI ID is %04x:%04x, ",
1537 chipset_enables[i].vendor_id,
1538 chipset_enables[i].device_id);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001539
Uwe Hermann05fab752009-05-16 23:42:17 +00001540 ret = chipset_enables[i].doit(dev,
1541 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001542 if (ret == NOT_DONE_YET) {
1543 ret = -2;
1544 msg_pinfo("OK - searching further chips.\n");
1545 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001546 msg_pinfo("FAILED!\n");
Michael Karcher89bed6d2010-06-13 10:16:12 +00001547 else if(ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001548 msg_pinfo("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001549 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001550
Sean Nelson316a29f2010-05-07 20:09:04 +00001551 msg_pinfo("This chipset supports the following protocols: %s.\n",
Uwe Hermann9899cad2009-06-28 21:47:57 +00001552 flashbuses_to_text(buses_supported));
Uwe Hermanna7e05482007-05-09 10:17:44 +00001553
1554 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001555}