blob: 11d15a84325570e4c43836aa1f3f44d4991acb13 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber89569d62023-01-12 23:31:40 +010023#include <limits.h>
Felix Singerb8db74a2022-08-19 00:19:26 +020024#include <stdbool.h>
Nico Huber1cf407b2017-11-10 20:18:23 +010025#include <stdint.h>
Nico Huber019810f2023-01-29 17:11:24 +000026#include <stdbool.h>
Nico Huber1cf407b2017-11-10 20:18:23 +010027
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000028#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000029
Stefan Tauneraf358d62012-12-27 18:40:26 +000030enum programmer_type {
31 PCI = 1, /* to detect uninitialized values */
32 USB,
33 OTHER,
34};
35
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000036struct dev_entry {
37 uint16_t vendor_id;
38 uint16_t device_id;
39 const enum test_state status;
40 const char *vendor_name;
41 const char *device_name;
42};
43
Nico Hubere3a26882023-01-11 21:45:51 +010044struct flashprog_programmer;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000045struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000046 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +000047 const enum programmer_type type;
48 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000049 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +000050 const char *const note;
51 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000052
Nico Hubere3a26882023-01-11 21:45:51 +010053 int (*init) (struct flashprog_programmer *);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000054
Stefan Taunerf80419c2014-05-02 15:41:42 +000055 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000056};
57
Thomas Heijligen633d6db2021-03-31 19:09:44 +020058extern const struct programmer_entry *const programmer_table[];
Thomas Heijligend0fcce22021-05-19 13:53:34 +020059extern const size_t programmer_table_size;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000060
Thomas Heijligen40d32332021-06-10 15:17:53 +020061/* programmer drivers */
Thomas Heijligen40d32332021-06-10 15:17:53 +020062extern const struct programmer_entry programmer_atahpt;
Thomas Heijligen40d32332021-06-10 15:17:53 +020063extern const struct programmer_entry programmer_atapromise;
Thomas Heijligen1535db42021-06-14 13:20:09 +020064extern const struct programmer_entry programmer_atavia;
Thomas Heijligen40d32332021-06-10 15:17:53 +020065extern const struct programmer_entry programmer_buspirate_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020066extern const struct programmer_entry programmer_ch341a_spi;
Nicholas Chin197b7c72022-10-23 13:10:31 -060067extern const struct programmer_entry programmer_ch347_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020068extern const struct programmer_entry programmer_dediprog;
69extern const struct programmer_entry programmer_developerbox;
Thomas Heijligen40d32332021-06-10 15:17:53 +020070extern const struct programmer_entry programmer_digilent_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020071extern const struct programmer_entry programmer_drkaiser;
72extern const struct programmer_entry programmer_dummy;
73extern const struct programmer_entry programmer_ft2232_spi;
Nico Huber044c9dc2023-12-29 23:26:57 +010074extern const struct programmer_entry programmer_ft4222_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020075extern const struct programmer_entry programmer_gfxnvidia;
76extern const struct programmer_entry programmer_internal;
77extern const struct programmer_entry programmer_it8212;
Thomas Heijligen40d32332021-06-10 15:17:53 +020078extern const struct programmer_entry programmer_jlink_spi;
Steve Markgraf61899472023-01-09 23:06:52 +010079extern const struct programmer_entry programmer_linux_gpio_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020080extern const struct programmer_entry programmer_linux_mtd;
81extern const struct programmer_entry programmer_linux_spi;
82extern const struct programmer_entry programmer_mstarddc_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020083extern const struct programmer_entry programmer_ni845x_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020084extern const struct programmer_entry programmer_nic3com;
85extern const struct programmer_entry programmer_nicintel;
86extern const struct programmer_entry programmer_nicintel_eeprom;
87extern const struct programmer_entry programmer_nicintel_spi;
88extern const struct programmer_entry programmer_nicnatsemi;
89extern const struct programmer_entry programmer_nicrealtek;
90extern const struct programmer_entry programmer_ogp_spi;
91extern const struct programmer_entry programmer_pickit2_spi;
92extern const struct programmer_entry programmer_pony_spi;
93extern const struct programmer_entry programmer_rayer_spi;
94extern const struct programmer_entry programmer_satamv;
95extern const struct programmer_entry programmer_satasii;
Thomas Heijligen40d32332021-06-10 15:17:53 +020096extern const struct programmer_entry programmer_serprog;
Thomas Heijligen1535db42021-06-14 13:20:09 +020097extern const struct programmer_entry programmer_stlinkv3_spi;
98extern const struct programmer_entry programmer_usbblaster_spi;
Jean THOMASe28d8e42022-10-11 17:54:30 +020099extern const struct programmer_entry programmer_dirtyjtag_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +0200100
Nico Huber2b66ad92023-01-11 20:15:15 +0100101struct flashprog_programmer {
102 const struct programmer_entry *driver;
103 char *param; /* TODO: Replace with flashprog_cfg (cf. flashrom/master) */
Nico Huber89569d62023-01-12 23:31:40 +0100104 void *data;
Nico Huber2b66ad92023-01-11 20:15:15 +0100105};
106
107int programmer_init(struct flashprog_programmer *);
108int programmer_shutdown(struct flashprog_programmer *);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000109
Patrick Georgi32508eb2012-07-20 20:35:14 +0000110struct pci_dev;
Edward O'Callaghan15004ba2021-11-13 13:14:06 +1100111struct pci_filter;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000112
113/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000114// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000115extern struct pci_access *pacc;
116int pci_init_common(void);
117uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
118struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
Edward O'Callaghan15004ba2021-11-13 13:14:06 +1100119struct pci_dev *pcidev_scandev(struct pci_filter *filter, struct pci_dev *start);
Edward O'Callaghan48a94662022-02-26 11:36:17 +1100120struct pci_dev *pcidev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Edward O'Callaghan6c73e272021-11-13 17:56:20 +1100121struct pci_dev *pcidev_card_find(uint16_t vendor, uint16_t device, uint16_t card_vendor, uint16_t card_device);
Edward O'Callaghan19ce50d2021-11-13 17:59:18 +1100122struct pci_dev *pcidev_find(uint16_t vendor, uint16_t device);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000123/* rpci_write_* are reversible writes. The original PCI config space register
124 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400125 * To clone the pci_dev instances internally, the `pacc` global
126 * variable has to reference a pci_access method that is compatible
127 * with the given pci_dev handle. The referenced pci_access (not
128 * the variable) has to stay valid until the shutdown handlers are
129 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000130 */
131int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
132int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
133int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000134
135#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000136struct penable {
137 uint16_t vendor_id;
138 uint16_t device_id;
Nico Huber019810f2023-01-29 17:11:24 +0000139 bool match_revision;
140 uint8_t revision_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200141 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000142 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000143 const char *vendor_name;
144 const char *device_name;
Nico Huber929d2e12023-01-12 00:47:05 +0100145 int (*doit) (struct flashprog_programmer *, struct pci_dev *, const char *name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000146};
147
148extern const struct penable chipset_enables[];
149
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000150enum board_match_phase {
151 P1,
152 P2,
153 P3
154};
155
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000156struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000157 /* Any device, but make it sensible, like the ISA bridge. */
158 uint16_t first_vendor;
159 uint16_t first_device;
160 uint16_t first_card_vendor;
161 uint16_t first_card_device;
162
163 /* Any device, but make it sensible, like
164 * the host bridge. May be NULL.
165 */
166 uint16_t second_vendor;
167 uint16_t second_device;
168 uint16_t second_card_vendor;
169 uint16_t second_card_device;
170
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000171 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000172 const char *dmi_pattern;
173
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000174 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000175 const char *lb_vendor;
176 const char *lb_part;
177
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000178 enum board_match_phase phase;
179
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000180 const char *vendor_name;
181 const char *board_name;
182
183 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000184 const enum test_state status;
Nico Huber7c717c32023-01-12 00:28:15 +0100185 int (*enable) (struct flashprog_programmer *); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000186};
187
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000188extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000189
190struct board_info {
191 const char *vendor;
192 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000193 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000194#ifdef CONFIG_PRINT_WIKI
195 const char *url;
196 const char *note;
197#endif
198};
199
200extern const struct board_info boards_known[];
201extern const struct board_info laptops_known[];
202#endif
203
204/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000205void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000206void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000207void internal_sleep(unsigned int usecs);
208void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000209
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000210#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000211/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000212int selfcheck_board_enables(void);
Jacob Garber1c091d12019-08-12 11:14:14 -0600213int board_parse_parameter(const char *boardstring, char **vendor, char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000214void w836xx_ext_enter(uint16_t port);
215void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000216void probe_superio_winbond(void);
Nico Huber89569d62023-01-12 23:31:40 +0100217int it8705f_write_enable(struct flashprog_programmer *, uint8_t port);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000218uint8_t sio_read(uint16_t port, uint8_t reg);
219void sio_write(uint16_t port, uint8_t reg, uint8_t data);
220void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Nico Huber7c717c32023-01-12 00:28:15 +0100221void board_handle_before_superio(struct flashprog_programmer *);
222void board_handle_before_laptop(struct flashprog_programmer *);
223int board_flash_enable(struct flashprog_programmer *, const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000224
225/* chipset_enable.c */
Nico Huber929d2e12023-01-12 00:47:05 +0100226int chipset_flash_enable(struct flashprog_programmer *);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000227
228/* processor_enable.c */
229int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000230#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000231
Thomas Heijligenb3287b42021-12-14 17:25:49 +0100232#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000233/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000234int cb_parse_table(const char **vendor, const char **model);
Nico Huber519be662018-12-23 20:03:35 +0100235int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000236
237/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000238#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000239extern int has_dmi_support;
240void dmi_init(void);
241int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000242#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000243
244/* internal.c */
Nico Huber89569d62023-01-12 23:31:40 +0100245struct internal_data {
246 size_t max_rom_decode;
247};
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000248struct superio {
249 uint16_t vendor;
250 uint16_t port;
251 uint16_t model;
252};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000253extern struct superio superios[];
254extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000255#define SUPERIO_VENDOR_NONE 0x0
256#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000257#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000258#endif
Edward O'Callaghan19ce50d2021-11-13 17:59:18 +1100259
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000260#if CONFIG_INTERNAL == 1
261extern int is_laptop;
Felix Singerd1ab7d22022-08-19 03:03:47 +0200262extern bool laptop_ok;
Felix Singerb8db74a2022-08-19 00:19:26 +0200263extern bool force_boardenable;
264extern bool force_boardmismatch;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000265void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000266int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000267extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000268#endif
269
Nico Huberc3b02dc2023-08-12 01:13:45 +0200270/* flashprog.c */
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000271// FIXME: These need to be local, not global
Felix Singer980d6b82022-08-19 02:48:15 +0200272extern bool programmer_may_write;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000273extern unsigned long flashbase;
Stefan Tauner66652442011-06-26 17:38:17 +0000274char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000275
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000276/* spi.c */
Michael Karcher62797512011-05-11 17:07:02 +0000277#define MAX_DATA_UNSPECIFIED 0
278#define MAX_DATA_READ_UNLIMITED 64 * 1024
279#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100280
281#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100282#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
283 register, 4BA mode switch) don't work */
Nico Huberd5185632024-01-05 18:44:41 +0100284#define SPI_MASTER_DUAL_IN (1U << 2) /**< Can read two bits at once (bidirectional
285 MOSI and MISO) */
286#define SPI_MASTER_DUAL_IO (1U << 3) /**< Can transfer two bits at once (bidirectional
287 MOSI and MISO) */
288#define SPI_MASTER_QUAD_IN (1U << 4) /**< Can read four bits at once (bidirectional
289 MOSI and MISO + IO2 + IO3) */
290#define SPI_MASTER_QUAD_IO (1U << 5) /**< Can transfer four bits at once (bidirectional
291 MOSI and MISO + IO2 + IO3) */
292#define SPI_MASTER_QPI (1U << 6) /**< Can send commands with quad i/o */
293#define SPI_MASTER_DTR_IN (1U << 7) /**< Double Transfer Rate: Can read two bits
294 per clock cycle per line */
Nico Huber1cf407b2017-11-10 20:18:23 +0100295
Nico Huberd5185632024-01-05 18:44:41 +0100296/* Shorthands: */
297#define SPI_MASTER_DUAL (SPI_MASTER_DUAL_IN | SPI_MASTER_DUAL_IO)
298#define SPI_MASTER_QUAD (SPI_MASTER_QUAD_IN | SPI_MASTER_QUAD_IO)
299
300struct spi_command;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000301struct spi_master {
Nico Huber1cf407b2017-11-10 20:18:23 +0100302 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000303 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
304 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000305 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000306 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000307 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000308
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000309 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000310 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000311 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
312 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Anastasia Klimchuk7783f2f2021-07-05 09:18:06 +1000313 int (*shutdown)(void *data);
Nikolai Artemieve7a41e32022-11-28 17:40:56 +1100314 bool (*probe_opcode)(const struct flashctx *flash, uint8_t opcode);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100315 void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000316};
317
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000318int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000320int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000321int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000322int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
323int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Nikolai Artemieve7a41e32022-11-28 17:40:56 +1100324bool default_spi_probe_opcode(const struct flashctx *flash, uint8_t opcode);
Nico Huber89569d62023-01-12 23:31:40 +0100325int register_spi_master(const struct spi_master *mst, size_t max_rom_decode, void *data);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000326
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000327/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000328enum ich_chipset {
329 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000330 CHIPSET_ICH,
331 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000332 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000333 CHIPSET_POULSBO, /* SCH U* */
334 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
335 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000336 CHIPSET_ICH7,
Nico Hubera1f64762024-07-14 20:23:28 +0200337
338 SPI_ENGINE_ICH9, /******** ICH9 compatible from here on ********/
339
340 CHIPSET_ICH8 = SPI_ENGINE_ICH9,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000341 CHIPSET_ICH9,
342 CHIPSET_ICH10,
343 CHIPSET_5_SERIES_IBEX_PEAK,
344 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000345 CHIPSET_7_SERIES_PANTHER_POINT,
Nico Huberdfd06472024-07-14 23:45:05 +0200346 CHIPSET_BAYTRAIL, /* All with Silvermont architecture:
347 Bay Trail, Avoton/Rangeley */
348
349 CHIPSET_HAS_NEW_COMPONENT_DENSITY, /******** from here on ********/
350
351 CHIPSET_8_SERIES_LYNX_POINT = CHIPSET_HAS_NEW_COMPONENT_DENSITY,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000352 CHIPSET_8_SERIES_LYNX_POINT_LP,
353 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000354 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100355 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huberfda324b2024-07-14 20:36:21 +0200356
357 SPI_ENGINE_PCH100, /******* PCH100 compatible from here on *******/
358
359 CHIPSET_100_SERIES_SUNRISE_POINT = SPI_ENGINE_PCH100,
David Hendricksa5216362017-08-08 20:02:22 -0700360 CHIPSET_C620_SERIES_LEWISBURG,
Thomas Heijligen5ec84b32019-03-19 17:00:03 +0100361 CHIPSET_300_SERIES_CANNON_POINT,
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200362 CHIPSET_500_SERIES_TIGER_POINT,
Nico Huber37509862019-01-18 14:23:02 +0100363 CHIPSET_APOLLO_LAKE,
Angel Pons4db0fdf2020-07-10 17:04:10 +0200364 CHIPSET_GEMINI_LAKE,
Werner Zehe57d4e42022-01-03 09:44:29 +0100365 CHIPSET_ELKHART_LAKE,
Nico Huber42daab12024-07-16 00:27:27 +0200366
367 CHIPSET_HAS_NEW_ACCESS_PERM, /****** BM_RAP/WAP regs from here on *****/
368
369 CHIPSET_C740_SERIES_EMMITSBURG = CHIPSET_HAS_NEW_ACCESS_PERM,
Nico Huber0ef2eb82024-07-19 21:38:17 +0200370 CHIPSET_SNOW_RIDGE,
Nico Huber5e0d9b02024-07-19 21:44:52 +0200371 CHIPSET_METEOR_LAKE,
Nico Huberd5a61ef2024-11-06 23:55:44 +0100372 CHIPSET_LUNAR_LAKE,
Nico Huber612519b2024-11-06 23:37:11 +0100373 CHIPSET_ARROW_LAKE,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000374};
375
Stefan Tauner2abab942012-04-27 20:41:23 +0000376/* ichspi.c */
377#if CONFIG_INTERNAL == 1
Nico Hubera1f64762024-07-14 20:23:28 +0200378int ich7_init_spi(void *spibar, enum ich_chipset);
379int ich9_init_spi(void *spibar, enum ich_chipset);
Nico Huber560111e2017-04-26 12:27:17 +0200380int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000381
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000382/* amd_imc.c */
Nico Huber4d51e072023-01-29 17:56:29 +0000383int handle_imc(struct pci_dev *);
Rudolf Marek70e14592013-07-25 22:58:56 +0000384
Nico Huber735b1862023-01-29 18:28:45 +0000385/* amd_spi100.c */
Nico Hubere3c305d2023-01-29 21:45:56 +0000386int amd_spi100_probe(void *const spibar, void *const memory_mapping, const size_t mapped_len);
Nico Huber735b1862023-01-29 18:28:45 +0000387
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000388/* it87spi.c */
389void enter_conf_mode_ite(uint16_t port);
390void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000391void probe_superio_ite(void);
Nico Huber89569d62023-01-12 23:31:40 +0100392int init_superio_ite(struct flashprog_programmer *);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000393
Nico Huber2f753792023-03-28 00:46:50 +0200394#if CONFIG_LINUX_MTD == 1 && LINUX_MTD_AS_INTERNAL == 1
David Hendricksf9a30552015-05-23 20:30:30 -0700395/* trivial wrapper to avoid cluttering internal_init() with #if */
Nico Hubere3a26882023-01-11 21:45:51 +0100396static inline int try_mtd(struct flashprog_programmer *prog) { return programmer_linux_mtd.init(prog); };
David Hendricksf9a30552015-05-23 20:30:30 -0700397#else
Nico Hubere3a26882023-01-11 21:45:51 +0100398static inline int try_mtd(struct flashprog_programmer *prog) { return 1; };
David Hendricksf9a30552015-05-23 20:30:30 -0700399#endif
400
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000401/* mcp6x_spi.c */
402int mcp6x_spi_init(int want_spi);
403
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000404/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000405int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000406
407/* wbsio_spi.c */
Nico Huber7c717c32023-01-12 00:28:15 +0100408int wbsio_check_for_spi(struct flashprog_programmer *);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409#endif
410
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000411/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000412struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000413 int max_data_read;
414 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000415 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000416 int (*probe) (struct flashctx *flash);
417 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000418 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000419 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Anastasia Klimchuka1fed9f2021-08-03 14:08:02 +1000420 int (*shutdown)(void *data);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100421 void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000422};
Anastasia Klimchuk21b20212021-05-13 12:28:47 +1000423int register_opaque_master(const struct opaque_master *mst, void *data);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000424
Edward O'Callaghan63f6a372022-08-12 12:56:43 +1000425/* parallel.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000426struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000427 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
428 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
429 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000430 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000431 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
432 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
433 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
434 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Nico Huber0e76d992023-01-12 20:22:55 +0100435
436 void *(*map_flash) (const char *descr, uintptr_t phys_addr, size_t len);
437 void (*unmap_flash) (void *virt_addr, size_t len);
438
Anastasia Klimchuke6953e52021-08-26 10:10:32 +1000439 int (*shutdown)(void *data);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100440 void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000441};
Nico Huber89569d62023-01-12 23:31:40 +0100442int register_par_master(const struct par_master *mst, const enum chipbustype buses, size_t max_rom_decode, void *data);
Edward O'Callaghan63f6a372022-08-12 12:56:43 +1000443
444/* programmer.c */
445void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
446void fallback_unmap(void *virt_addr, size_t len);
447void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
448void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
449void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
450uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
451uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
452void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Nico Huber89569d62023-01-12 23:31:40 +0100453#define DEFAULT_MAX_DECODE_PARALLEL (16*MiB)
454#define MAX_ROM_DECODE_UNLIMITED UINT32_MAX
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000455struct registered_master {
Nico Huber89569d62023-01-12 23:31:40 +0100456 size_t max_rom_decode;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000457 enum chipbustype buses_supported;
458 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000459 struct par_master par;
460 struct spi_master spi;
461 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000462 };
463};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000464extern struct registered_master registered_masters[];
465extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000466int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000467
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000468
469/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000470#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000471typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000472#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000473#else
474typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000475#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000476#endif
477
478void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000479fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000480extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600481int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000482int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000483int serialport_write(const unsigned char *buf, unsigned int writecnt);
484int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000485int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000486int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000487
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000488/* Serial port/pin mapping:
489
490 1 CD <-
491 2 RXD <-
492 3 TXD ->
493 4 DTR ->
494 5 GND --
495 6 DSR <-
496 7 RTS ->
497 8 CTS <-
498 9 RI <-
499*/
500enum SP_PIN {
501 PIN_CD = 1,
502 PIN_RXD,
503 PIN_TXD,
504 PIN_DTR,
505 PIN_GND,
506 PIN_DSR,
507 PIN_RTS,
508 PIN_CTS,
509 PIN_RI,
510};
511
512void sp_set_pin(enum SP_PIN pin, int val);
513int sp_get_pin(enum SP_PIN pin);
514
Nico Huber1cf407b2017-11-10 20:18:23 +0100515/* spi_master feature checks */
516static inline bool spi_master_4ba(const struct flashctx *const flash)
517{
Nico Huber9a11cbf2023-01-13 01:19:07 +0100518 return flash->mst.spi->features & SPI_MASTER_4BA;
Nico Huber1cf407b2017-11-10 20:18:23 +0100519}
Nico Huberdc5af542018-12-22 16:54:59 +0100520static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
521{
Nico Huber9a11cbf2023-01-13 01:19:07 +0100522 return flash->mst.spi->features & SPI_MASTER_NO_4BA_MODES;
Nico Huberdc5af542018-12-22 16:54:59 +0100523}
Nico Huber0c9af0a2024-05-05 12:20:22 +0200524static inline bool spi_master_quad(const struct flashctx *const flash)
525{
526 return flash->mst.spi->features & SPI_MASTER_QUAD;
527}
Nico Huber1b1deda2024-04-18 00:35:48 +0200528static inline bool spi_master_qpi(const struct flashctx *const flash)
529{
530 return flash->mst.spi->features & SPI_MASTER_QPI;
531}
Nico Huber1cf407b2017-11-10 20:18:23 +0100532
Daniel Thompson1d507a02018-07-12 11:02:28 +0100533/* usbdev.c */
534struct libusb_device_handle;
535struct libusb_context;
536struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
537 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
538struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
539 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
540
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000541#endif /* !__PROGRAMMER_H__ */