blob: 311992a03f1462f6c4014956ab04822428287ef0 [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +010076#if CONFIG_DEVELOPERBOX_SPI == 1
77 PROGRAMMER_DEVELOPERBOX_SPI,
78#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000079#if CONFIG_RAYER_SPI == 1
80 PROGRAMMER_RAYER_SPI,
81#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000082#if CONFIG_PONY_SPI == 1
83 PROGRAMMER_PONY_SPI,
84#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000085#if CONFIG_NICINTEL == 1
86 PROGRAMMER_NICINTEL,
87#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000088#if CONFIG_NICINTEL_SPI == 1
89 PROGRAMMER_NICINTEL_SPI,
90#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000091#if CONFIG_NICINTEL_EEPROM == 1
92 PROGRAMMER_NICINTEL_EEPROM,
93#endif
Mark Marshall90021f22010-12-03 14:48:11 +000094#if CONFIG_OGP_SPI == 1
95 PROGRAMMER_OGP_SPI,
96#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000097#if CONFIG_SATAMV == 1
98 PROGRAMMER_SATAMV,
99#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700100#if CONFIG_LINUX_MTD == 1
101 PROGRAMMER_LINUX_MTD,
102#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000103#if CONFIG_LINUX_SPI == 1
104 PROGRAMMER_LINUX_SPI,
105#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000106#if CONFIG_USBBLASTER_SPI == 1
107 PROGRAMMER_USBBLASTER_SPI,
108#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000109#if CONFIG_MSTARDDC_SPI == 1
110 PROGRAMMER_MSTARDDC_SPI,
111#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000112#if CONFIG_PICKIT2_SPI == 1
113 PROGRAMMER_PICKIT2_SPI,
114#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000115#if CONFIG_CH341A_SPI == 1
116 PROGRAMMER_CH341A_SPI,
117#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100118#if CONFIG_DIGILENT_SPI == 1
119 PROGRAMMER_DIGILENT_SPI,
120#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000121 PROGRAMMER_INVALID /* This must always be the last entry. */
122};
123
Stefan Tauneraf358d62012-12-27 18:40:26 +0000124enum programmer_type {
125 PCI = 1, /* to detect uninitialized values */
126 USB,
127 OTHER,
128};
129
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000130struct dev_entry {
131 uint16_t vendor_id;
132 uint16_t device_id;
133 const enum test_state status;
134 const char *vendor_name;
135 const char *device_name;
136};
137
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000138struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000139 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000140 const enum programmer_type type;
141 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000142 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000143 const char *const note;
144 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000145
146 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000147
Stefan Tauner305e0b92013-07-17 23:46:44 +0000148 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000149 void (*unmap_flash_region) (void *virt_addr, size_t len);
150
Stefan Taunerf80419c2014-05-02 15:41:42 +0000151 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000152};
153
154extern const struct programmer_entry programmer_table[];
155
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000156int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000157int programmer_shutdown(void);
158
159enum bitbang_spi_master_type {
160 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
161#if CONFIG_RAYER_SPI == 1
162 BITBANG_SPI_MASTER_RAYER,
163#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000164#if CONFIG_PONY_SPI == 1
165 BITBANG_SPI_MASTER_PONY,
166#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000167#if CONFIG_NICINTEL_SPI == 1
168 BITBANG_SPI_MASTER_NICINTEL,
169#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000170#if CONFIG_INTERNAL == 1
171#if defined(__i386__) || defined(__x86_64__)
172 BITBANG_SPI_MASTER_MCP,
173#endif
174#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000175#if CONFIG_OGP_SPI == 1
176 BITBANG_SPI_MASTER_OGP,
177#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +0100178#if CONFIG_DEVELOPERBOX_SPI == 1
179 BITBANG_SPI_MASTER_DEVELOPERBOX,
180#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000181};
182
183struct bitbang_spi_master {
184 enum bitbang_spi_master_type type;
185
186 /* Note that CS# is active low, so val=0 means the chip is active. */
187 void (*set_cs) (int val);
188 void (*set_sck) (int val);
189 void (*set_mosi) (int val);
190 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000191 void (*request_bus) (void);
192 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100193 /* optional functions to optimize xfers */
194 void (*set_sck_set_mosi) (int sck, int mosi);
195 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000196 /* Length of half a clock period in usecs. */
197 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000198};
199
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000200#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000201struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000202
203/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000204// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000205extern struct pci_access *pacc;
206int pci_init_common(void);
207uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
208struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
209/* rpci_write_* are reversible writes. The original PCI config space register
210 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400211 * To clone the pci_dev instances internally, the `pacc` global
212 * variable has to reference a pci_access method that is compatible
213 * with the given pci_dev handle. The referenced pci_access (not
214 * the variable) has to stay valid until the shutdown handlers are
215 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000216 */
217int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
218int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
219int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
220#endif
221
222#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000223struct penable {
224 uint16_t vendor_id;
225 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000226 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000227 const char *vendor_name;
228 const char *device_name;
229 int (*doit) (struct pci_dev *dev, const char *name);
230};
231
232extern const struct penable chipset_enables[];
233
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000234enum board_match_phase {
235 P1,
236 P2,
237 P3
238};
239
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000240struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000241 /* Any device, but make it sensible, like the ISA bridge. */
242 uint16_t first_vendor;
243 uint16_t first_device;
244 uint16_t first_card_vendor;
245 uint16_t first_card_device;
246
247 /* Any device, but make it sensible, like
248 * the host bridge. May be NULL.
249 */
250 uint16_t second_vendor;
251 uint16_t second_device;
252 uint16_t second_card_vendor;
253 uint16_t second_card_device;
254
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000255 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000256 const char *dmi_pattern;
257
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000258 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000259 const char *lb_vendor;
260 const char *lb_part;
261
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000262 enum board_match_phase phase;
263
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000264 const char *vendor_name;
265 const char *board_name;
266
267 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000268 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000269 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000270};
271
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000272extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000273
274struct board_info {
275 const char *vendor;
276 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000277 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000278#ifdef CONFIG_PRINT_WIKI
279 const char *url;
280 const char *note;
281#endif
282};
283
284extern const struct board_info boards_known[];
285extern const struct board_info laptops_known[];
286#endif
287
288/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000289void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000290void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000291void internal_sleep(unsigned int usecs);
292void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000293
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000294#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000295/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000296int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000297int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000298void w836xx_ext_enter(uint16_t port);
299void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000300void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000301int it8705f_write_enable(uint8_t port);
302uint8_t sio_read(uint16_t port, uint8_t reg);
303void sio_write(uint16_t port, uint8_t reg, uint8_t data);
304void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000305void board_handle_before_superio(void);
306void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000307int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000308
309/* chipset_enable.c */
310int chipset_flash_enable(void);
311
312/* processor_enable.c */
313int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000314#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000315
316/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000317void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000318void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000319void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000320void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000321void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000322void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000323#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324int setup_cpu_msr(int cpu);
325void cleanup_cpu_msr(void);
326
327/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000328int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200329int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000330
331/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000332#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000333extern int has_dmi_support;
334void dmi_init(void);
335int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000336#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000337
338/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000339struct superio {
340 uint16_t vendor;
341 uint16_t port;
342 uint16_t model;
343};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000344extern struct superio superios[];
345extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000346#define SUPERIO_VENDOR_NONE 0x0
347#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000348#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000349#endif
350#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000351struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000352struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
353struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
354 uint16_t card_vendor, uint16_t card_device);
355#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000356int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000357#if CONFIG_INTERNAL == 1
358extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000359extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000360extern int force_boardenable;
361extern int force_boardmismatch;
362void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000363int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000364extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000365int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000366#endif
367
368/* hwaccess.c */
369void mmio_writeb(uint8_t val, void *addr);
370void mmio_writew(uint16_t val, void *addr);
371void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100372uint8_t mmio_readb(const void *addr);
373uint16_t mmio_readw(const void *addr);
374uint32_t mmio_readl(const void *addr);
375void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000376void mmio_le_writeb(uint8_t val, void *addr);
377void mmio_le_writew(uint16_t val, void *addr);
378void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100379uint8_t mmio_le_readb(const void *addr);
380uint16_t mmio_le_readw(const void *addr);
381uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000382#define pci_mmio_writeb mmio_le_writeb
383#define pci_mmio_writew mmio_le_writew
384#define pci_mmio_writel mmio_le_writel
385#define pci_mmio_readb mmio_le_readb
386#define pci_mmio_readw mmio_le_readw
387#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000388void rmmio_writeb(uint8_t val, void *addr);
389void rmmio_writew(uint16_t val, void *addr);
390void rmmio_writel(uint32_t val, void *addr);
391void rmmio_le_writeb(uint8_t val, void *addr);
392void rmmio_le_writew(uint16_t val, void *addr);
393void rmmio_le_writel(uint32_t val, void *addr);
394#define pci_rmmio_writeb rmmio_le_writeb
395#define pci_rmmio_writew rmmio_le_writew
396#define pci_rmmio_writel rmmio_le_writel
397void rmmio_valb(void *addr);
398void rmmio_valw(void *addr);
399void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000400
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000401/* dummyflasher.c */
402#if CONFIG_DUMMY == 1
403int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000404void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000405void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000406#endif
407
408/* nic3com.c */
409#if CONFIG_NIC3COM == 1
410int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000411extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000412#endif
413
414/* gfxnvidia.c */
415#if CONFIG_GFXNVIDIA == 1
416int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000417extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000418#endif
419
420/* drkaiser.c */
421#if CONFIG_DRKAISER == 1
422int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000423extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000424#endif
425
426/* nicrealtek.c */
427#if CONFIG_NICREALTEK == 1
428int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000429extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000430#endif
431
432/* nicnatsemi.c */
433#if CONFIG_NICNATSEMI == 1
434int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000435extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000436#endif
437
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000438/* nicintel.c */
439#if CONFIG_NICINTEL == 1
440int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000441extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000442#endif
443
Idwer Vollering004f4b72010-09-03 18:21:21 +0000444/* nicintel_spi.c */
445#if CONFIG_NICINTEL_SPI == 1
446int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000447extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000448#endif
449
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000450/* nicintel_eeprom.c */
451#if CONFIG_NICINTEL_EEPROM == 1
452int nicintel_ee_init(void);
453extern const struct dev_entry nics_intel_ee[];
454#endif
455
Mark Marshall90021f22010-12-03 14:48:11 +0000456/* ogp_spi.c */
457#if CONFIG_OGP_SPI == 1
458int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000459extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000460#endif
461
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000462/* satamv.c */
463#if CONFIG_SATAMV == 1
464int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000465extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000466#endif
467
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000468/* satasii.c */
469#if CONFIG_SATASII == 1
470int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000471extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000472#endif
473
474/* atahpt.c */
475#if CONFIG_ATAHPT == 1
476int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000477extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000478#endif
479
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000480/* atavia.c */
481#if CONFIG_ATAVIA == 1
482int atavia_init(void);
483void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
484extern const struct dev_entry ata_via[];
485#endif
486
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000487/* atapromise.c */
488#if CONFIG_ATAPROMISE == 1
489int atapromise_init(void);
490void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
491extern const struct dev_entry ata_promise[];
492#endif
493
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000494/* it8212.c */
495#if CONFIG_IT8212 == 1
496int it8212_init(void);
497extern const struct dev_entry devs_it8212[];
498#endif
499
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000500/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000501#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000502int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000503extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000504#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000505
James Lairdc60de0e2013-03-27 13:00:23 +0000506/* usbblaster_spi.c */
507#if CONFIG_USBBLASTER_SPI == 1
508int usbblaster_spi_init(void);
509extern const struct dev_entry devs_usbblasterspi[];
510#endif
511
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000512/* mstarddc_spi.c */
513#if CONFIG_MSTARDDC_SPI == 1
514int mstarddc_spi_init(void);
515#endif
516
Justin Chevrier66e554b2015-02-08 21:58:10 +0000517/* pickit2_spi.c */
518#if CONFIG_PICKIT2_SPI == 1
519int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000520extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000521#endif
522
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000523/* rayer_spi.c */
524#if CONFIG_RAYER_SPI == 1
525int rayer_spi_init(void);
526#endif
527
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000528/* pony_spi.c */
529#if CONFIG_PONY_SPI == 1
530int pony_spi_init(void);
531#endif
532
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000533/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000534int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000535
536/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000537#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000538int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000539#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000540
David Hendricksf9a30552015-05-23 20:30:30 -0700541/* linux_mtd.c */
542#if CONFIG_LINUX_MTD == 1
543int linux_mtd_init(void);
544#endif
545
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000546/* linux_spi.c */
547#if CONFIG_LINUX_SPI == 1
548int linux_spi_init(void);
549#endif
550
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000551/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000552#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000553int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000554extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000555#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000556
Daniel Thompson45e91a22018-06-04 13:46:29 +0100557/* developerbox_spi.c */
558#if CONFIG_DEVELOPERBOX_SPI == 1
559int developerbox_spi_init(void);
560extern const struct dev_entry devs_developerbox_spi[];
561#endif
562
Urja Rannikko0870b022016-01-31 22:10:29 +0000563/* ch341a_spi.c */
564#if CONFIG_CH341A_SPI == 1
565int ch341a_spi_init(void);
566void ch341a_spi_delay(unsigned int usecs);
567extern const struct dev_entry devs_ch341a_spi[];
568#endif
569
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100570/* digilent_spi.c */
571#if CONFIG_DIGILENT_SPI == 1
572int digilent_spi_init(void);
573extern const struct dev_entry devs_digilent_spi[];
574#endif
575
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000576/* flashrom.c */
577struct decode_sizes {
578 uint32_t parallel;
579 uint32_t lpc;
580 uint32_t fwh;
581 uint32_t spi;
582};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000583// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000584extern struct decode_sizes max_rom_decode;
585extern int programmer_may_write;
586extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000587unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000588char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000589
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000590/* spi.c */
591enum spi_controller {
592 SPI_CONTROLLER_NONE,
593#if CONFIG_INTERNAL == 1
594#if defined(__i386__) || defined(__x86_64__)
595 SPI_CONTROLLER_ICH7,
596 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000597 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000598 SPI_CONTROLLER_IT87XX,
599 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000600 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000601 SPI_CONTROLLER_VIA,
602 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000603#endif
604#endif
605#if CONFIG_FT2232_SPI == 1
606 SPI_CONTROLLER_FT2232,
607#endif
608#if CONFIG_DUMMY == 1
609 SPI_CONTROLLER_DUMMY,
610#endif
611#if CONFIG_BUSPIRATE_SPI == 1
612 SPI_CONTROLLER_BUSPIRATE,
613#endif
614#if CONFIG_DEDIPROG == 1
615 SPI_CONTROLLER_DEDIPROG,
616#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000617#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000618 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000619#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700620#if CONFIG_LINUX_MTD == 1
621 SPI_CONTROLLER_LINUX_MTD,
622#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000623#if CONFIG_LINUX_SPI == 1
624 SPI_CONTROLLER_LINUX,
625#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000626#if CONFIG_SERPROG == 1
627 SPI_CONTROLLER_SERPROG,
628#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000629#if CONFIG_USBBLASTER_SPI == 1
630 SPI_CONTROLLER_USBBLASTER,
631#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000632#if CONFIG_MSTARDDC_SPI == 1
633 SPI_CONTROLLER_MSTARDDC,
634#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000635#if CONFIG_PICKIT2_SPI == 1
636 SPI_CONTROLLER_PICKIT2,
637#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000638#if CONFIG_CH341A_SPI == 1
639 SPI_CONTROLLER_CH341A_SPI,
640#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100641#if CONFIG_DIGILENT_SPI == 1
642 SPI_CONTROLLER_DIGILENT_SPI,
643#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000644};
Michael Karcher62797512011-05-11 17:07:02 +0000645
646#define MAX_DATA_UNSPECIFIED 0
647#define MAX_DATA_READ_UNLIMITED 64 * 1024
648#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100649
650#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
651
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000652struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000653 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100654 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000655 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
656 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000657 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000658 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000659 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000660
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000661 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000662 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000663 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
664 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000665 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000666};
667
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000668int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000669 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000670int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000671int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000672int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
673int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000674int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000675
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000676/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000677enum ich_chipset {
678 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000679 CHIPSET_ICH,
680 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000681 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000682 CHIPSET_POULSBO, /* SCH U* */
683 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
684 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000685 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000686 CHIPSET_ICH8,
687 CHIPSET_ICH9,
688 CHIPSET_ICH10,
689 CHIPSET_5_SERIES_IBEX_PEAK,
690 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000691 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000692 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000693 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000694 CHIPSET_8_SERIES_LYNX_POINT_LP,
695 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000696 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100697 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100698 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700699 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000700};
701
Stefan Tauner2abab942012-04-27 20:41:23 +0000702/* ichspi.c */
703#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200704int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
705int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000706
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000707/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000708int amd_imc_shutdown(struct pci_dev *dev);
709
David Hendricks4e748392011-02-28 23:58:15 +0000710/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000711int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000712
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000713/* it87spi.c */
714void enter_conf_mode_ite(uint16_t port);
715void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000716void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000717int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000718
David Hendricksf9a30552015-05-23 20:30:30 -0700719#if CONFIG_LINUX_MTD == 1
720/* trivial wrapper to avoid cluttering internal_init() with #if */
721static inline int try_mtd(void) { return linux_mtd_init(); };
722#else
723static inline int try_mtd(void) { return 1; };
724#endif
725
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000726/* mcp6x_spi.c */
727int mcp6x_spi_init(int want_spi);
728
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000729/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000730int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000731
732/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000733int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000734#endif
735
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000736/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000737struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000738 int max_data_read;
739 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000740 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000741 int (*probe) (struct flashctx *flash);
742 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000743 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000744 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000745 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000746};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000747int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000748
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000749/* programmer.c */
750int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000751void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000752void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000753void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
754void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
755void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000756void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000757uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
758uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
759void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000760struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000761 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
762 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
763 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000764 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000765 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
766 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
767 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
768 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000769 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000770};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000771int register_par_master(const struct par_master *mst, const enum chipbustype buses);
772struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000773 enum chipbustype buses_supported;
774 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000775 struct par_master par;
776 struct spi_master spi;
777 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000778 };
779};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000780extern struct registered_master registered_masters[];
781extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000782int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000783
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000784/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000785#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000786int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000787void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000788void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000789#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000790
791/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000792#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000793typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000794#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000795#else
796typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000797#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000798#endif
799
800void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000801fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000802extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600803int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000804int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000805int serialport_write(const unsigned char *buf, unsigned int writecnt);
806int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000807int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000808int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000809
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000810/* Serial port/pin mapping:
811
812 1 CD <-
813 2 RXD <-
814 3 TXD ->
815 4 DTR ->
816 5 GND --
817 6 DSR <-
818 7 RTS ->
819 8 CTS <-
820 9 RI <-
821*/
822enum SP_PIN {
823 PIN_CD = 1,
824 PIN_RXD,
825 PIN_TXD,
826 PIN_DTR,
827 PIN_GND,
828 PIN_DSR,
829 PIN_RTS,
830 PIN_CTS,
831 PIN_RI,
832};
833
834void sp_set_pin(enum SP_PIN pin, int val);
835int sp_get_pin(enum SP_PIN pin);
836
Nico Huber1cf407b2017-11-10 20:18:23 +0100837/* spi_master feature checks */
838static inline bool spi_master_4ba(const struct flashctx *const flash)
839{
840 return flash->mst->buses_supported & BUS_SPI &&
841 flash->mst->spi.features & SPI_MASTER_4BA;
842}
843
Daniel Thompson1d507a02018-07-12 11:02:28 +0100844/* usbdev.c */
845struct libusb_device_handle;
846struct libusb_context;
847struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
848 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
849struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
850 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
851
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000852#endif /* !__PROGRAMMER_H__ */