blob: d22bc6b73e5663d1f88bcb996845533c2c9e75aa [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +010076#if CONFIG_DEVELOPERBOX_SPI == 1
77 PROGRAMMER_DEVELOPERBOX_SPI,
78#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000079#if CONFIG_RAYER_SPI == 1
80 PROGRAMMER_RAYER_SPI,
81#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000082#if CONFIG_PONY_SPI == 1
83 PROGRAMMER_PONY_SPI,
84#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000085#if CONFIG_NICINTEL == 1
86 PROGRAMMER_NICINTEL,
87#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000088#if CONFIG_NICINTEL_SPI == 1
89 PROGRAMMER_NICINTEL_SPI,
90#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000091#if CONFIG_NICINTEL_EEPROM == 1
92 PROGRAMMER_NICINTEL_EEPROM,
93#endif
Mark Marshall90021f22010-12-03 14:48:11 +000094#if CONFIG_OGP_SPI == 1
95 PROGRAMMER_OGP_SPI,
96#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000097#if CONFIG_SATAMV == 1
98 PROGRAMMER_SATAMV,
99#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700100#if CONFIG_LINUX_MTD == 1
101 PROGRAMMER_LINUX_MTD,
102#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000103#if CONFIG_LINUX_SPI == 1
104 PROGRAMMER_LINUX_SPI,
105#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000106#if CONFIG_USBBLASTER_SPI == 1
107 PROGRAMMER_USBBLASTER_SPI,
108#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000109#if CONFIG_MSTARDDC_SPI == 1
110 PROGRAMMER_MSTARDDC_SPI,
111#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000112#if CONFIG_PICKIT2_SPI == 1
113 PROGRAMMER_PICKIT2_SPI,
114#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000115#if CONFIG_CH341A_SPI == 1
116 PROGRAMMER_CH341A_SPI,
117#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100118#if CONFIG_DIGILENT_SPI == 1
119 PROGRAMMER_DIGILENT_SPI,
120#endif
Marc Schink3578ec62016-03-17 16:23:03 +0100121#if CONFIG_JLINK_SPI == 1
122 PROGRAMMER_JLINK_SPI,
123#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000124 PROGRAMMER_INVALID /* This must always be the last entry. */
125};
126
Stefan Tauneraf358d62012-12-27 18:40:26 +0000127enum programmer_type {
128 PCI = 1, /* to detect uninitialized values */
129 USB,
130 OTHER,
131};
132
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000133struct dev_entry {
134 uint16_t vendor_id;
135 uint16_t device_id;
136 const enum test_state status;
137 const char *vendor_name;
138 const char *device_name;
139};
140
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000141struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000143 const enum programmer_type type;
144 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000145 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000146 const char *const note;
147 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000148
149 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000150
Stefan Tauner305e0b92013-07-17 23:46:44 +0000151 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000152 void (*unmap_flash_region) (void *virt_addr, size_t len);
153
Stefan Taunerf80419c2014-05-02 15:41:42 +0000154 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000155};
156
157extern const struct programmer_entry programmer_table[];
158
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000159int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000160int programmer_shutdown(void);
161
162enum bitbang_spi_master_type {
163 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
164#if CONFIG_RAYER_SPI == 1
165 BITBANG_SPI_MASTER_RAYER,
166#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000167#if CONFIG_PONY_SPI == 1
168 BITBANG_SPI_MASTER_PONY,
169#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000170#if CONFIG_NICINTEL_SPI == 1
171 BITBANG_SPI_MASTER_NICINTEL,
172#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000173#if CONFIG_INTERNAL == 1
174#if defined(__i386__) || defined(__x86_64__)
175 BITBANG_SPI_MASTER_MCP,
176#endif
177#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000178#if CONFIG_OGP_SPI == 1
179 BITBANG_SPI_MASTER_OGP,
180#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +0100181#if CONFIG_DEVELOPERBOX_SPI == 1
182 BITBANG_SPI_MASTER_DEVELOPERBOX,
183#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000184};
185
186struct bitbang_spi_master {
187 enum bitbang_spi_master_type type;
188
189 /* Note that CS# is active low, so val=0 means the chip is active. */
190 void (*set_cs) (int val);
191 void (*set_sck) (int val);
192 void (*set_mosi) (int val);
193 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000194 void (*request_bus) (void);
195 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100196 /* optional functions to optimize xfers */
197 void (*set_sck_set_mosi) (int sck, int mosi);
198 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000199 /* Length of half a clock period in usecs. */
200 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000201};
202
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000203#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000204struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000205
206/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000207// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000208extern struct pci_access *pacc;
209int pci_init_common(void);
210uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
211struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
212/* rpci_write_* are reversible writes. The original PCI config space register
213 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400214 * To clone the pci_dev instances internally, the `pacc` global
215 * variable has to reference a pci_access method that is compatible
216 * with the given pci_dev handle. The referenced pci_access (not
217 * the variable) has to stay valid until the shutdown handlers are
218 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000219 */
220int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
221int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
222int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
223#endif
224
225#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000226struct penable {
227 uint16_t vendor_id;
228 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000229 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000230 const char *vendor_name;
231 const char *device_name;
232 int (*doit) (struct pci_dev *dev, const char *name);
233};
234
235extern const struct penable chipset_enables[];
236
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000237enum board_match_phase {
238 P1,
239 P2,
240 P3
241};
242
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000243struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000244 /* Any device, but make it sensible, like the ISA bridge. */
245 uint16_t first_vendor;
246 uint16_t first_device;
247 uint16_t first_card_vendor;
248 uint16_t first_card_device;
249
250 /* Any device, but make it sensible, like
251 * the host bridge. May be NULL.
252 */
253 uint16_t second_vendor;
254 uint16_t second_device;
255 uint16_t second_card_vendor;
256 uint16_t second_card_device;
257
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000258 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000259 const char *dmi_pattern;
260
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000261 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000262 const char *lb_vendor;
263 const char *lb_part;
264
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000265 enum board_match_phase phase;
266
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000267 const char *vendor_name;
268 const char *board_name;
269
270 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000271 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000272 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000273};
274
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000275extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000276
277struct board_info {
278 const char *vendor;
279 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000280 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000281#ifdef CONFIG_PRINT_WIKI
282 const char *url;
283 const char *note;
284#endif
285};
286
287extern const struct board_info boards_known[];
288extern const struct board_info laptops_known[];
289#endif
290
291/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000292void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000293void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000294void internal_sleep(unsigned int usecs);
295void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000296
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000297#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000298/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000299int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000300int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000301void w836xx_ext_enter(uint16_t port);
302void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000303void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000304int it8705f_write_enable(uint8_t port);
305uint8_t sio_read(uint16_t port, uint8_t reg);
306void sio_write(uint16_t port, uint8_t reg, uint8_t data);
307void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000308void board_handle_before_superio(void);
309void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000310int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000311
312/* chipset_enable.c */
313int chipset_flash_enable(void);
314
315/* processor_enable.c */
316int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000317#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318
319/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000320void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000321void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000322void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000323void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000325void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000326#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000327int setup_cpu_msr(int cpu);
328void cleanup_cpu_msr(void);
329
330/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000331int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200332int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000333
334/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000335#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000336extern int has_dmi_support;
337void dmi_init(void);
338int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000339#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000340
341/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000342struct superio {
343 uint16_t vendor;
344 uint16_t port;
345 uint16_t model;
346};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000347extern struct superio superios[];
348extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000349#define SUPERIO_VENDOR_NONE 0x0
350#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000351#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000352#endif
353#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000354struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000355struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
356struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
357 uint16_t card_vendor, uint16_t card_device);
358#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000359int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000360#if CONFIG_INTERNAL == 1
361extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000362extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000363extern int force_boardenable;
364extern int force_boardmismatch;
365void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000366int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000367extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000368int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000369#endif
370
371/* hwaccess.c */
372void mmio_writeb(uint8_t val, void *addr);
373void mmio_writew(uint16_t val, void *addr);
374void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100375uint8_t mmio_readb(const void *addr);
376uint16_t mmio_readw(const void *addr);
377uint32_t mmio_readl(const void *addr);
378void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000379void mmio_le_writeb(uint8_t val, void *addr);
380void mmio_le_writew(uint16_t val, void *addr);
381void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100382uint8_t mmio_le_readb(const void *addr);
383uint16_t mmio_le_readw(const void *addr);
384uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000385#define pci_mmio_writeb mmio_le_writeb
386#define pci_mmio_writew mmio_le_writew
387#define pci_mmio_writel mmio_le_writel
388#define pci_mmio_readb mmio_le_readb
389#define pci_mmio_readw mmio_le_readw
390#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000391void rmmio_writeb(uint8_t val, void *addr);
392void rmmio_writew(uint16_t val, void *addr);
393void rmmio_writel(uint32_t val, void *addr);
394void rmmio_le_writeb(uint8_t val, void *addr);
395void rmmio_le_writew(uint16_t val, void *addr);
396void rmmio_le_writel(uint32_t val, void *addr);
397#define pci_rmmio_writeb rmmio_le_writeb
398#define pci_rmmio_writew rmmio_le_writew
399#define pci_rmmio_writel rmmio_le_writel
400void rmmio_valb(void *addr);
401void rmmio_valw(void *addr);
402void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000403
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000404/* dummyflasher.c */
405#if CONFIG_DUMMY == 1
406int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000407void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000408void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409#endif
410
411/* nic3com.c */
412#if CONFIG_NIC3COM == 1
413int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000414extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000415#endif
416
417/* gfxnvidia.c */
418#if CONFIG_GFXNVIDIA == 1
419int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000420extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000421#endif
422
423/* drkaiser.c */
424#if CONFIG_DRKAISER == 1
425int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000426extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000427#endif
428
429/* nicrealtek.c */
430#if CONFIG_NICREALTEK == 1
431int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000432extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000433#endif
434
435/* nicnatsemi.c */
436#if CONFIG_NICNATSEMI == 1
437int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000438extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000439#endif
440
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000441/* nicintel.c */
442#if CONFIG_NICINTEL == 1
443int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000444extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000445#endif
446
Idwer Vollering004f4b72010-09-03 18:21:21 +0000447/* nicintel_spi.c */
448#if CONFIG_NICINTEL_SPI == 1
449int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000450extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000451#endif
452
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000453/* nicintel_eeprom.c */
454#if CONFIG_NICINTEL_EEPROM == 1
455int nicintel_ee_init(void);
456extern const struct dev_entry nics_intel_ee[];
457#endif
458
Mark Marshall90021f22010-12-03 14:48:11 +0000459/* ogp_spi.c */
460#if CONFIG_OGP_SPI == 1
461int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000462extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000463#endif
464
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000465/* satamv.c */
466#if CONFIG_SATAMV == 1
467int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000468extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000469#endif
470
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000471/* satasii.c */
472#if CONFIG_SATASII == 1
473int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000474extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000475#endif
476
477/* atahpt.c */
478#if CONFIG_ATAHPT == 1
479int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000480extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000481#endif
482
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000483/* atavia.c */
484#if CONFIG_ATAVIA == 1
485int atavia_init(void);
486void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
487extern const struct dev_entry ata_via[];
488#endif
489
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000490/* atapromise.c */
491#if CONFIG_ATAPROMISE == 1
492int atapromise_init(void);
493void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
494extern const struct dev_entry ata_promise[];
495#endif
496
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000497/* it8212.c */
498#if CONFIG_IT8212 == 1
499int it8212_init(void);
500extern const struct dev_entry devs_it8212[];
501#endif
502
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000503/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000504#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000505int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000506extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000507#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000508
James Lairdc60de0e2013-03-27 13:00:23 +0000509/* usbblaster_spi.c */
510#if CONFIG_USBBLASTER_SPI == 1
511int usbblaster_spi_init(void);
512extern const struct dev_entry devs_usbblasterspi[];
513#endif
514
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000515/* mstarddc_spi.c */
516#if CONFIG_MSTARDDC_SPI == 1
517int mstarddc_spi_init(void);
518#endif
519
Justin Chevrier66e554b2015-02-08 21:58:10 +0000520/* pickit2_spi.c */
521#if CONFIG_PICKIT2_SPI == 1
522int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000523extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000524#endif
525
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000526/* rayer_spi.c */
527#if CONFIG_RAYER_SPI == 1
528int rayer_spi_init(void);
529#endif
530
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000531/* pony_spi.c */
532#if CONFIG_PONY_SPI == 1
533int pony_spi_init(void);
534#endif
535
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000536/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000537int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000538
539/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000540#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000541int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000542#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000543
David Hendricksf9a30552015-05-23 20:30:30 -0700544/* linux_mtd.c */
545#if CONFIG_LINUX_MTD == 1
546int linux_mtd_init(void);
547#endif
548
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000549/* linux_spi.c */
550#if CONFIG_LINUX_SPI == 1
551int linux_spi_init(void);
552#endif
553
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000554/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000555#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000556int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000557extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000558#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000559
Daniel Thompson45e91a22018-06-04 13:46:29 +0100560/* developerbox_spi.c */
561#if CONFIG_DEVELOPERBOX_SPI == 1
562int developerbox_spi_init(void);
563extern const struct dev_entry devs_developerbox_spi[];
564#endif
565
Urja Rannikko0870b022016-01-31 22:10:29 +0000566/* ch341a_spi.c */
567#if CONFIG_CH341A_SPI == 1
568int ch341a_spi_init(void);
569void ch341a_spi_delay(unsigned int usecs);
570extern const struct dev_entry devs_ch341a_spi[];
571#endif
572
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100573/* digilent_spi.c */
574#if CONFIG_DIGILENT_SPI == 1
575int digilent_spi_init(void);
576extern const struct dev_entry devs_digilent_spi[];
577#endif
578
Marc Schink3578ec62016-03-17 16:23:03 +0100579/* jlink_spi.c */
580#if CONFIG_JLINK_SPI == 1
581int jlink_spi_init(void);
582#endif
583
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000584/* flashrom.c */
585struct decode_sizes {
586 uint32_t parallel;
587 uint32_t lpc;
588 uint32_t fwh;
589 uint32_t spi;
590};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000591// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000592extern struct decode_sizes max_rom_decode;
593extern int programmer_may_write;
594extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000595unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000596char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000597
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000598/* spi.c */
599enum spi_controller {
600 SPI_CONTROLLER_NONE,
601#if CONFIG_INTERNAL == 1
602#if defined(__i386__) || defined(__x86_64__)
603 SPI_CONTROLLER_ICH7,
604 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000605 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000606 SPI_CONTROLLER_IT87XX,
607 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000608 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000609 SPI_CONTROLLER_VIA,
610 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000611#endif
612#endif
613#if CONFIG_FT2232_SPI == 1
614 SPI_CONTROLLER_FT2232,
615#endif
616#if CONFIG_DUMMY == 1
617 SPI_CONTROLLER_DUMMY,
618#endif
619#if CONFIG_BUSPIRATE_SPI == 1
620 SPI_CONTROLLER_BUSPIRATE,
621#endif
622#if CONFIG_DEDIPROG == 1
623 SPI_CONTROLLER_DEDIPROG,
624#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000625#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000626 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000627#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700628#if CONFIG_LINUX_MTD == 1
629 SPI_CONTROLLER_LINUX_MTD,
630#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000631#if CONFIG_LINUX_SPI == 1
632 SPI_CONTROLLER_LINUX,
633#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000634#if CONFIG_SERPROG == 1
635 SPI_CONTROLLER_SERPROG,
636#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000637#if CONFIG_USBBLASTER_SPI == 1
638 SPI_CONTROLLER_USBBLASTER,
639#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000640#if CONFIG_MSTARDDC_SPI == 1
641 SPI_CONTROLLER_MSTARDDC,
642#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000643#if CONFIG_PICKIT2_SPI == 1
644 SPI_CONTROLLER_PICKIT2,
645#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000646#if CONFIG_CH341A_SPI == 1
647 SPI_CONTROLLER_CH341A_SPI,
648#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100649#if CONFIG_DIGILENT_SPI == 1
650 SPI_CONTROLLER_DIGILENT_SPI,
651#endif
Marc Schink3578ec62016-03-17 16:23:03 +0100652#if CONFIG_JLINK_SPI == 1
653 SPI_CONTROLLER_JLINK_SPI,
654#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000655};
Michael Karcher62797512011-05-11 17:07:02 +0000656
657#define MAX_DATA_UNSPECIFIED 0
658#define MAX_DATA_READ_UNLIMITED 64 * 1024
659#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100660
661#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100662#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
663 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100664
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000665struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000666 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100667 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000668 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
669 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000670 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000671 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000672 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000673
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000674 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000675 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000676 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
677 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000678 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000679};
680
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000681int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000682 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000683int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000684int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000685int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
686int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000687int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000688
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000689/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000690enum ich_chipset {
691 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000692 CHIPSET_ICH,
693 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000694 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000695 CHIPSET_POULSBO, /* SCH U* */
696 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
697 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000698 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000699 CHIPSET_ICH8,
700 CHIPSET_ICH9,
701 CHIPSET_ICH10,
702 CHIPSET_5_SERIES_IBEX_PEAK,
703 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000704 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000705 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000706 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000707 CHIPSET_8_SERIES_LYNX_POINT_LP,
708 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000709 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100710 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100711 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700712 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000713};
714
Stefan Tauner2abab942012-04-27 20:41:23 +0000715/* ichspi.c */
716#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200717int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
718int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000719
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000720/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000721int amd_imc_shutdown(struct pci_dev *dev);
722
David Hendricks4e748392011-02-28 23:58:15 +0000723/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000724int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000725
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000726/* it87spi.c */
727void enter_conf_mode_ite(uint16_t port);
728void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000729void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000730int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000731
David Hendricksf9a30552015-05-23 20:30:30 -0700732#if CONFIG_LINUX_MTD == 1
733/* trivial wrapper to avoid cluttering internal_init() with #if */
734static inline int try_mtd(void) { return linux_mtd_init(); };
735#else
736static inline int try_mtd(void) { return 1; };
737#endif
738
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000739/* mcp6x_spi.c */
740int mcp6x_spi_init(int want_spi);
741
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000742/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000743int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000744
745/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000746int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000747#endif
748
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000749/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000750struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000751 int max_data_read;
752 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000753 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000754 int (*probe) (struct flashctx *flash);
755 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000756 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000757 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000758 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000759};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000760int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000761
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000762/* programmer.c */
763int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000764void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000765void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000766void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
767void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
768void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000769void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000770uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
771uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
772void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000773struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000774 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
775 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
776 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000777 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000778 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
779 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
780 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
781 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000782 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000783};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000784int register_par_master(const struct par_master *mst, const enum chipbustype buses);
785struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000786 enum chipbustype buses_supported;
787 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000788 struct par_master par;
789 struct spi_master spi;
790 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000791 };
792};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000793extern struct registered_master registered_masters[];
794extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000795int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000796
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000797/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000798#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000799int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000800void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000801void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000802#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000803
804/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000805#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000806typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000807#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000808#else
809typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000810#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000811#endif
812
813void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000814fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000815extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600816int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000817int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000818int serialport_write(const unsigned char *buf, unsigned int writecnt);
819int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000820int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000821int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000822
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000823/* Serial port/pin mapping:
824
825 1 CD <-
826 2 RXD <-
827 3 TXD ->
828 4 DTR ->
829 5 GND --
830 6 DSR <-
831 7 RTS ->
832 8 CTS <-
833 9 RI <-
834*/
835enum SP_PIN {
836 PIN_CD = 1,
837 PIN_RXD,
838 PIN_TXD,
839 PIN_DTR,
840 PIN_GND,
841 PIN_DSR,
842 PIN_RTS,
843 PIN_CTS,
844 PIN_RI,
845};
846
847void sp_set_pin(enum SP_PIN pin, int val);
848int sp_get_pin(enum SP_PIN pin);
849
Nico Huber1cf407b2017-11-10 20:18:23 +0100850/* spi_master feature checks */
851static inline bool spi_master_4ba(const struct flashctx *const flash)
852{
853 return flash->mst->buses_supported & BUS_SPI &&
854 flash->mst->spi.features & SPI_MASTER_4BA;
855}
Nico Huberdc5af542018-12-22 16:54:59 +0100856static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
857{
858 return flash->mst->buses_supported & BUS_SPI &&
859 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
860}
Nico Huber1cf407b2017-11-10 20:18:23 +0100861
Daniel Thompson1d507a02018-07-12 11:02:28 +0100862/* usbdev.c */
863struct libusb_device_handle;
864struct libusb_context;
865struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
866 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
867struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
868 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
869
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000870#endif /* !__PROGRAMMER_H__ */