blob: 61d430b4d8925e68ee62ec1cd677201d9fee71e0 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Carl-Daniel Hailfingera0a6ae92009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
Adam Kaufman064b1f22007-02-06 19:47:50 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000018 *
Uwe Hermannd1107642007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000022 */
23
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
Adam Kaufman064b1f22007-02-06 19:47:50 +000027#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000028#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000029#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000030#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000031#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000032#include <stdio.h>
Christian Ruppert0cdb0312009-05-14 18:57:26 +000033#include <pci/pci.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000034
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
Stefan Reinauerf79edb92009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
Patrick Georgi60622e22009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
Andriy Gapon65c1b862008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
Stefan Reinauerf79edb92009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
Andriy Gapon65c1b862008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
Carl-Daniel Hailfinger9abf5292009-05-01 16:34:32 +000079#endif
Andriy Gapon65c1b862008-05-22 13:22:45 +000080
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000083extern int programmer;
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +000084#define PROGRAMMER_INTERNAL 0x00
85#define PROGRAMMER_DUMMY 0x01
Uwe Hermannb4dcb712009-05-13 11:36:06 +000086#define PROGRAMMER_NIC3COM 0x02
Rudolf Marek68720c72009-05-17 19:39:27 +000087#define PROGRAMMER_SATASII 0x03
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +000088#define PROGRAMMER_IT87SPI 0x04
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +000089
90struct programmer_entry {
91 const char *vendor;
92 const char *name;
93
94 int (*init) (void);
95 int (*shutdown) (void);
96
Uwe Hermannd1129ac2009-05-28 15:07:42 +000097 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
98 size_t len);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +000099 void (*unmap_flash_region) (void *virt_addr, size_t len);
100
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000101 void (*chip_writeb) (uint8_t val, chipaddr addr);
102 void (*chip_writew) (uint16_t val, chipaddr addr);
103 void (*chip_writel) (uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000104 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000105 uint8_t (*chip_readb) (const chipaddr addr);
106 uint16_t (*chip_readw) (const chipaddr addr);
107 uint32_t (*chip_readl) (const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000108 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000109 void (*delay) (int usecs);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000110};
111
112extern const struct programmer_entry programmer_table[];
113
Uwe Hermann09e04f72009-05-16 22:36:00 +0000114int programmer_init(void);
115int programmer_shutdown(void);
116void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
117 size_t len);
118void programmer_unmap_flash_region(void *virt_addr, size_t len);
119void chip_writeb(uint8_t val, chipaddr addr);
120void chip_writew(uint16_t val, chipaddr addr);
121void chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000122void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Uwe Hermann09e04f72009-05-16 22:36:00 +0000123uint8_t chip_readb(const chipaddr addr);
124uint16_t chip_readw(const chipaddr addr);
125uint32_t chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000126void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000127void programmer_delay(int usecs);
Carl-Daniel Hailfinger61a8bd22009-03-05 19:24:22 +0000128
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000129#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
130
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000131enum chipbustype {
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000132 CHIP_BUSTYPE_NONE = 0,
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000133 CHIP_BUSTYPE_PARALLEL = 1 << 0,
134 CHIP_BUSTYPE_LPC = 1 << 1,
135 CHIP_BUSTYPE_FWH = 1 << 2,
136 CHIP_BUSTYPE_SPI = 1 << 3,
137 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
138 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
139};
140
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000141struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +0000142 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000143 const char *name;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000144
145 enum chipbustype bustype;
146
Uwe Hermann394131e2008-10-18 21:14:13 +0000147 /*
148 * With 32bit manufacture_id and model_id we can cover IDs up to
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000149 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
150 * Identification code.
151 */
152 uint32_t manufacture_id;
153 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000154
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000155 int total_size;
156 int page_size;
157
Uwe Hermann394131e2008-10-18 21:14:13 +0000158 /*
159 * Indicate if flashrom has been tested with this flash chip and if
Peter Stuge1159d582008-05-03 04:34:37 +0000160 * everything worked correctly.
161 */
162 uint32_t tested;
163
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000164 int (*probe) (struct flashchip *flash);
Maciej Pijankac6e11112009-06-03 14:46:22 +0000165
166 /* Delay after "enter/exit ID mode" commands in microseconds. */
167 int probe_timing;
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000168 int (*erase) (struct flashchip *flash);
169 int (*write) (struct flashchip *flash, uint8_t *buf);
170 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +0000171
Uwe Hermann372eeb52007-12-04 21:49:06 +0000172 /* Some flash devices have an additional register space. */
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000173 chipaddr virtual_memory;
174 chipaddr virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000175};
176
Peter Stuge1159d582008-05-03 04:34:37 +0000177#define TEST_UNTESTED 0
178
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000179#define TEST_OK_PROBE (1 << 0)
180#define TEST_OK_READ (1 << 1)
181#define TEST_OK_ERASE (1 << 2)
182#define TEST_OK_WRITE (1 << 3)
183#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
184#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
185#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000186#define TEST_OK_MASK 0x0f
187
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000188#define TEST_BAD_PROBE (1 << 4)
189#define TEST_BAD_READ (1 << 5)
190#define TEST_BAD_ERASE (1 << 6)
191#define TEST_BAD_WRITE (1 << 7)
192#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
Peter Stuge1159d582008-05-03 04:34:37 +0000193#define TEST_BAD_MASK 0xf0
194
Maciej Pijankac6e11112009-06-03 14:46:22 +0000195/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
196 * field and zero delay.
197 *
198 * SPI devices will always have zero delay and ignore this field.
199 */
200#define TIMING_FIXME -1
201/* this is intentionally same value as fixme */
202#define TIMING_IGNORED -1
203#define TIMING_ZERO -2
204
Ollie Lho184a4042005-11-26 21:55:36 +0000205extern struct flashchip flashchips[];
206
Uwe Hermann05fab752009-05-16 23:42:17 +0000207struct penable {
208 uint16_t vendor_id;
209 uint16_t device_id;
210 int status;
211 const char *vendor_name;
212 const char *device_name;
213 int (*doit) (struct pci_dev *dev, const char *name);
214};
215
216extern const struct penable chipset_enables[];
217
218struct board_pciid_enable {
219 /* Any device, but make it sensible, like the ISA bridge. */
220 uint16_t first_vendor;
221 uint16_t first_device;
222 uint16_t first_card_vendor;
223 uint16_t first_card_device;
224
225 /* Any device, but make it sensible, like
226 * the host bridge. May be NULL.
227 */
228 uint16_t second_vendor;
229 uint16_t second_device;
230 uint16_t second_card_vendor;
231 uint16_t second_card_device;
232
233 /* The vendor / part name from the coreboot table. */
234 const char *lb_vendor;
235 const char *lb_part;
236
237 const char *vendor_name;
238 const char *board_name;
239
240 int (*enable) (const char *name);
241};
242
243extern struct board_pciid_enable board_pciid_enables[];
244
245struct board_info {
246 const char *vendor;
247 const char *name;
248};
249
250extern const struct board_info boards_ok[];
251extern const struct board_info boards_bad[];
252
Uwe Hermann372eeb52007-12-04 21:49:06 +0000253/*
254 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000255 * entry of each section should be the manufacturer ID, followed by the
256 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +0000257 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000258 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
259 * continuation code.
Carl-Daniel Hailfinger6a0a25c2008-11-28 23:45:27 +0000260 * SPI parts have 16-bit device IDs if they support RDID.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000261 */
262
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +0000263#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
264
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000265#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000266
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000267#define AMD_ID 0x01 /* AMD */
Mats Erik Anderssoncbfed282008-10-07 12:21:12 +0000268#define AM_29F002BT 0xB0
269#define AM_29F002BB 0x34
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000270#define AM_29F040B 0xA4
Mateusz Murawski5bae4382009-06-02 00:38:14 +0000271#define AM_29F080B 0xD5
Peter Lemenkov220e26b2007-10-25 04:11:11 +0000272#define AM_29LV040B 0x4F
Mateusz Murawski5bae4382009-06-02 00:38:14 +0000273#define AM_29LV081B 0x38
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000274#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000275
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000276#define AMIC_ID 0x7F37 /* AMIC */
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000277#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
Rudolf Marekdcf46532008-05-22 13:42:23 +0000278#define AMIC_A25L40P 0x2013
Carl-Daniel Hailfinger8b114392008-07-06 23:04:01 +0000279#define AMIC_A29002B 0x0d
280#define AMIC_A29002T 0x8c
281#define AMIC_A29040B 0x86
Jens Kuehnelb9f61742008-06-18 13:36:34 +0000282#define AMIC_A49LF040A 0x9d
Peter Lemenkov539478d2007-10-22 20:36:16 +0000283
Carl-Daniel Hailfingercbdd4f02009-05-06 21:54:22 +0000284/* This chip vendor/device ID is probably a misinterpreted LHA header. */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000285#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000286#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +0000287
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000288#define ATMEL_ID 0x1F /* Atmel */
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000289#define AT_25DF021 0x4300
290#define AT_25DF041A 0x4401
291#define AT_25DF081 0x4502
292#define AT_25DF161 0x4602
293#define AT_25DF321 0x4700 /* also 26DF321 */
294#define AT_25DF321A 0x4701
295#define AT_25DF641 0x4800
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000296#define AT_25F512A 0x65 /* Needs special RDID. AT25F512A_RDID 15 1d */
297#define AT_25F512B 0x6500
298#define AT_25FS010 0x6601
299#define AT_25FS040 0x6604
Carl-Daniel Hailfinger4e84dfb2008-05-14 04:27:02 +0000300#define AT_26DF041 0x4400
301#define AT_26DF081 0x4500 /* guessed, no datasheet available */
302#define AT_26DF081A 0x4501
303#define AT_26DF161 0x4600
304#define AT_26DF161A 0x4601
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000305#define AT_26DF321 0x4700 /* also 25DF321 */
306#define AT_26F004 0x0400
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000307#define AT_29C040A 0xA4
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000308#define AT_29C010A 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000309#define AT_29C020 0xDA
Maciej Pijankabc2bbd22009-06-02 16:45:59 +0000310#define AT_29C512 0x5D
Carl-Daniel Hailfingerd54ef6e2008-11-15 13:55:43 +0000311#define AT_45BR3214B /* No ID available */
312#define AT_45CS1282 0x2920
313#define AT_45D011 /* No ID available */
314#define AT_45D021A /* No ID available */
315#define AT_45D041A /* No ID available */
316#define AT_45D081A /* No ID available */
317#define AT_45D161 /* No ID available */
318#define AT_45DB011 /* No ID available */
319#define AT_45DB011B /* No ID available */
320#define AT_45DB011D 0x2200
321#define AT_45DB021A /* No ID available */
322#define AT_45DB021B /* No ID available */
323#define AT_45DB021D 0x2300
324#define AT_45DB041A /* No ID available */
325#define AT_45DB041D 0x2400
326#define AT_45DB081A /* No ID available */
327#define AT_45DB081D 0x2500
328#define AT_45DB161 /* No ID available */
329#define AT_45DB161B /* No ID available */
330#define AT_45DB161D 0x2600
331#define AT_45DB321 /* No ID available */
332#define AT_45DB321B /* No ID available */
333#define AT_45DB321C 0x2700
334#define AT_45DB321D 0x2701 /* Buggy data sheet */
335#define AT_45DB642 /* No ID available */
336#define AT_45DB642D 0x2800
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000337#define AT_49BV512 0x03
Frederico Silva4bcf1752007-12-10 16:57:59 +0000338#define AT_49F002N 0x07 /* for AT49F002(N) */
339#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000340
Peter Lemenkov539478d2007-10-22 20:36:16 +0000341#define CATALYST_ID 0x31 /* Catalyst */
342
Uwe Hermann394131e2008-10-18 21:14:13 +0000343#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000344#define EMST_F49B002UA 0x00
345
Uwe Hermann372eeb52007-12-04 21:49:06 +0000346/*
347 * EN25 chips are SPI, first byte of device ID is memory type,
348 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000349 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
350 * is the continuation code for IDs in bank 2.
351 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
352 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
353 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000354 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000355#define EON_ID 0x7F1C /* EON Silicon Devices */
356#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingera0a6ae92009-06-15 12:10:57 +0000357#define EN_25B05 0x2010 /* also P05, 2^19 kbit or 2^16 kByte */
358#define EN_25B10 0x2011 /* also P10 */
359#define EN_25B20 0x2012 /* also P20 */
360#define EN_25B40 0x2013 /* also P40 */
361#define EN_25B80 0x2014 /* also P80 */
362#define EN_25B16 0x2015 /* also P16 */
363#define EN_25B32 0x2016 /* also P32 */
364#define EN_25B64 0x2017 /* also P64 */
365#define EN_25D16 0x3015
366#define EN_25F05 0x3110
367#define EN_25F10 0x3111
368#define EN_25F20 0x3112
Carl-Daniel Hailfinger80243c92009-06-05 20:53:07 +0000369#define EN_25F40 0x3113
370#define EN_25F80 0x3114
371#define EN_25F16 0x3115
Carl-Daniel Hailfingera0a6ae92009-06-15 12:10:57 +0000372#define EN_25F32 0x3116
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000373#define EN_29F512 0x7F21
374#define EN_29F010 0x7F20
375#define EN_29F040A 0x7F04
376#define EN_29LV010 0x7F6E
377#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000378#define EN_29F002T 0x7F92 /* Also EN29F002A */
379#define EN_29F002B 0x7F97 /* Also EN29F002AN */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000380
Peter Lemenkov539478d2007-10-22 20:36:16 +0000381#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000382#define MBM29F400BC 0xAB
383#define MBM29F400TC 0x23
384#define MBM29F004BC 0x7B
385#define MBM29F004TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000386
387#define HYUNDAI_ID 0xAD /* Hyundai */
388
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000389#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
390#define IM_29F004B 0xAE
391#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000392
393#define INTEL_ID 0x89 /* Intel */
Mateusz Murawskie33890d2009-06-12 11:45:10 +0000394#define I_82802AB 0xAD
395#define I_82802AC 0xAC
Urja Rannikkoebd7b832009-05-29 12:55:31 +0000396#define P28F001BXT 0x94 /* 28F001BX-T */
397#define P28F001BXB 0x95 /* 28F001BX-B */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000398
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000399#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000400
Uwe Hermann372eeb52007-12-04 21:49:06 +0000401/*
402 * MX25 chips are SPI, first byte of device ID is memory type,
403 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000404 * Generalplus SPI chips seem to be compatible with Macronix
405 * and use the same set of IDs.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000406 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000407#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000408#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
409#define MX_25L1005 0x2011
410#define MX_25L2005 0x2012
411#define MX_25L4005 0x2013 /* MX25L4005{,A} */
412#define MX_25L8005 0x2014
413#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
414#define MX_25L3205 0x2016 /* MX25L3205{,A} */
415#define MX_25L6405 0x2017 /* MX25L3205{,D} */
Stephan Guilloux2f132fe2009-04-21 01:47:16 +0000416#define MX_25L12805 0x2018 /* MX25L12805 */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000417#define MX_25L1635D 0x2415
Stephan Guilloux70ea9a32009-04-23 22:51:56 +0000418#define MX_25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */
Carl-Daniel Hailfinger1c2ec282008-11-04 12:11:12 +0000419#define MX_29F002B 0x34
420#define MX_29F002T 0xB0
Carl-Daniel Hailfinger7de86392008-12-10 10:32:05 +0000421#define MX_29LV002CB 0x5A
422#define MX_29LV002CT 0x59
423#define MX_29LV004CB 0xB6
424#define MX_29LV004CT 0xB5
425#define MX_29LV008CB 0x37
426#define MX_29LV008CT 0x3E
427#define MX_29F040C 0xA4
428#define MX_29F200CB 0x57
429#define MX_29F200CT 0x51
430#define MX_29F400CB 0xAB
431#define MX_29F400CT 0x23
432#define MX_29LV040C 0x4F
433#define MX_29LV128DB 0x7A
434#define MX_29LV128DT 0x7E
435#define MX_29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
436#define MX_29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
437#define MX_29LV320DB 0xA8 /* Same as MX29LV321DB */
438#define MX_29LV320DT 0xA7 /* Same as MX29LV321DT */
439#define MX_29LV400CB 0xBA
440#define MX_29LV400CT 0xB9
441#define MX_29LV800CB 0x5B
442#define MX_29LV800CT 0xDA
443#define MX_29LV640DB 0xCB /* Same as MX29LV640EB */
444#define MX_29LV640DT 0xC9 /* Same as MX29LV640ET */
445#define MX_29SL402CB 0xF1
446#define MX_29SL402CT 0x70
447#define MX_29SL800CB 0x6B /* Same as MX29SL802CB */
448#define MX_29SL800CT 0xEA /* Same as MX29SL802CT */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000449
Uwe Hermann394131e2008-10-18 21:14:13 +0000450/*
451 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
452 * have a 0x7F continuation code prefix.
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000453 */
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000454#define PMC_ID 0x7F9D /* PMC */
455#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
456#define PMC_25LV512 0x7B
457#define PMC_25LV010 0x7C
458#define PMC_25LV020 0x7D
459#define PMC_25LV040 0x7E
460#define PMC_25LV080B 0x13
461#define PMC_25LV016B 0x14
Uwe Hermannf983d9f2009-06-14 21:53:26 +0000462#define PMC_29F002T 0x1D
463#define PMC_29F002B 0x2D
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000464#define PMC_39LV512 0x1B
465#define PMC_39F010 0x1C /* also Pm39LV010 */
466#define PMC_39LV020 0x3D
467#define PMC_39LV040 0x3E
468#define PMC_39F020 0x4D
469#define PMC_39F040 0x4E
Peter Lemenkov539478d2007-10-22 20:36:16 +0000470#define PMC_49FL002 0x6D
471#define PMC_49FL004 0x6E
472
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000473#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000474#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000475
Uwe Hermann372eeb52007-12-04 21:49:06 +0000476/*
Peter Stuge10e091b2008-01-25 01:52:45 +0000477 * Spansion was previously a joint venture of AMD and Fujitsu.
478 * S25 chips are SPI. The first device ID byte is memory type and
479 * the second device ID byte is memory capacity.
480 */
481#define SPANSION_ID 0x01 /* Spansion */
482#define SPANSION_S25FL016A 0x0214
483
484/*
Uwe Hermann372eeb52007-12-04 21:49:06 +0000485 * SST25 chips are SPI, first byte of device ID is memory type, second
486 * byte of device ID is related to log(bitsize) at least for some chips.
487 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000488#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000489#define SST_25WF512 0x2501
490#define SST_25WF010 0x2502
491#define SST_25WF020 0x2503
492#define SST_25WF040 0x2504
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000493#define SST_25VF512A_REMS 0x48 /* REMS or RES opcode */
494#define SST_25VF010_REMS 0x49 /* REMS or RES opcode */
495#define SST_25VF020_REMS 0x43 /* REMS or RES opcode */
496#define SST_25VF040_REMS 0x44 /* REMS or RES opcode */
497#define SST_25VF040B 0x258D
498#define SST_25VF040B_REMS 0x8D /* REMS or RES opcode */
499#define SST_25VF080_REMS 0x80 /* REMS or RES opcode */
500#define SST_25VF080B 0x258E
501#define SST_25VF080B_REMS 0x8E /* REMS or RES opcode */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000502#define SST_25VF016B 0x2541
503#define SST_25VF032B 0x254A
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000504#define SST_25VF032B_REMS 0x4A /* REMS or RES opcode */
505#define SST_26VF016 0x2601
506#define SST_26VF032 0x2602
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000507#define SST_27SF512 0xA4
508#define SST_27SF010 0xA5
509#define SST_27SF020 0xA6
510#define SST_27VF010 0xA9
511#define SST_27VF020 0xAA
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000512#define SST_28SF040 0x04
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000513#define SST_29EE512 0x5D
514#define SST_29EE010 0x07
515#define SST_29LE010 0x08 /* also SST29VE010 */
Mateusz Murawskie33890d2009-06-12 11:45:10 +0000516#define SST_29EE020A 0x10 /* also SST29EE020 */
Carl-Daniel Hailfinger07202922008-05-15 03:24:43 +0000517#define SST_29LE020 0x12 /* also SST29VE020 */
518#define SST_29SF020 0x24
519#define SST_29VF020 0x25
520#define SST_29SF040 0x13
521#define SST_29VF040 0x14
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000522#define SST_39SF010 0xB5
523#define SST_39SF020 0xB6
524#define SST_39SF040 0xB7
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000525#define SST_39VF512 0xD4
526#define SST_39VF010 0xD5
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000527#define SST_39VF020 0xD6
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000528#define SST_39VF040 0xD7
Mateusz Murawskie33890d2009-06-12 11:45:10 +0000529#define SST_39VF080 0xD8
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000530#define SST_49LF040B 0x50
531#define SST_49LF040 0x51
Sven Schnellec208dfb2009-01-07 12:35:09 +0000532#define SST_49LF020 0x61
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000533#define SST_49LF020A 0x52
534#define SST_49LF080A 0x5B
535#define SST_49LF002A 0x57
536#define SST_49LF003A 0x1B
537#define SST_49LF004A 0x60
538#define SST_49LF008A 0x5A
539#define SST_49LF004C 0x54
540#define SST_49LF008C 0x59
541#define SST_49LF016C 0x5C
542#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000543
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000544/*
545 * ST25P chips are SPI, first byte of device ID is memory type, second
546 * byte of device ID is related to log(bitsize) at least for some chips.
547 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000548#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000549#define ST_M25P05A 0x2010
550#define ST_M25P10A 0x2011
551#define ST_M25P20 0x2012
552#define ST_M25P40 0x2013
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000553#define ST_M25P40_RES 0x12
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000554#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000555#define ST_M25P16 0x2015
556#define ST_M25P32 0x2016
557#define ST_M25P64 0x2017
558#define ST_M25P128 0x2018
Mateusz Murawskie33890d2009-06-12 11:45:10 +0000559#define ST_M25PE10 0x8011
560#define ST_M25PE20 0x8012
561#define ST_M25PE40 0x8013
562#define ST_M25PE80 0x8014
563#define ST_M25PE16 0x8015
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000564#define ST_M50FLW040A 0x08
565#define ST_M50FLW040B 0x28
566#define ST_M50FLW080A 0x80
567#define ST_M50FLW080B 0x81
Carl-Daniel Hailfinger96e1b552008-11-02 14:25:11 +0000568#define ST_M50FW002 0x29
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000569#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000570#define ST_M50FW080 0x2D
571#define ST_M50FW016 0x2E
572#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000573#define ST_M29F002B 0x34
574#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000575#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000576#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000577#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000578#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000579
Peter Lemenkov539478d2007-10-22 20:36:16 +0000580#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000581#define S29C51001T 0x01
582#define S29C51002T 0x02
583#define S29C51004T 0x03
584#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000585
Peter Lemenkov539478d2007-10-22 20:36:16 +0000586#define TI_ID 0x97 /* Texas Instruments */
Carl-Daniel Hailfinger09b4fb72009-05-26 21:26:23 +0000587#define TI_OLD_ID 0x01 /* TI chips from last century */
588#define TI_TMS29F002RT 0xB0
589#define TI_TMS29F002RB 0x34
Peter Lemenkov539478d2007-10-22 20:36:16 +0000590
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000591/*
592 * W25X chips are SPI, first byte of device ID is memory type, second
593 * byte of device ID is related to log(bitsize).
594 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000595#define WINBOND_ID 0xDA /* Winbond */
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000596#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flashes */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000597#define W_25X10 0x3011
598#define W_25X20 0x3012
599#define W_25X40 0x3013
600#define W_25X80 0x3014
Carl-Daniel Hailfinger052cdc32008-12-04 00:58:10 +0000601#define W_25X16 0x3015
602#define W_25X32 0x3016
603#define W_25X64 0x3017
Peter Lemenkov539478d2007-10-22 20:36:16 +0000604#define W_29C011 0xC1
605#define W_29C020C 0x45
606#define W_29C040P 0x46
607#define W_29EE011 0xC1
608#define W_39V040FA 0x34
609#define W_39V040A 0x3D
610#define W_39V040B 0x54
Mateusz Murawskie33890d2009-06-12 11:45:10 +0000611#define W_39V040C 0x50
Peter Lemenkov539478d2007-10-22 20:36:16 +0000612#define W_39V080A 0xD0
Stefan Reinauerac378972008-03-17 22:59:40 +0000613#define W_39V080FA 0xD3
614#define W_39V080FA_DM 0x93
Peter Lemenkov539478d2007-10-22 20:36:16 +0000615#define W_49F002U 0x0B
616#define W_49V002A 0xB0
617#define W_49V002FA 0x32
618
Uwe Hermann372eeb52007-12-04 21:49:06 +0000619/* udelay.c */
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000620void myusec_delay(int usecs);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000621void myusec_calibrate_delay(void);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000622
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000623/* pcidev.c */
624#define PCI_OK 0
625#define PCI_NT 1 /* Not tested */
Rudolf Marek68720c72009-05-17 19:39:27 +0000626
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000627extern uint32_t io_base_addr;
628extern struct pci_access *pacc;
629extern struct pci_filter filter;
Uwe Hermann8403ccb2009-05-16 21:39:19 +0000630extern struct pci_dev *pcidev_dev;
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000631struct pcidev_status {
632 uint16_t vendor_id;
633 uint16_t device_id;
634 int status;
635 const char *vendor_name;
636 const char *device_name;
637};
638uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
639uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs);
640void print_supported_pcidevs(struct pcidev_status *devs);
641
Uwe Hermann372eeb52007-12-04 21:49:06 +0000642/* board_enable.c */
Peter Stuge9d9399c2009-01-26 02:34:51 +0000643void w836xx_ext_enter(uint16_t port);
644void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000645uint8_t sio_read(uint16_t port, uint8_t reg);
646void sio_write(uint16_t port, uint8_t reg, uint8_t data);
647void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Uwe Hermann372eeb52007-12-04 21:49:06 +0000648int board_flash_enable(const char *vendor, const char *part);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000649void print_supported_boards(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000650
Uwe Hermann372eeb52007-12-04 21:49:06 +0000651/* chipset_enable.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000652extern enum chipbustype buses_supported;
Uwe Hermann372eeb52007-12-04 21:49:06 +0000653int chipset_flash_enable(void);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000654void print_supported_chipsets(void);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000655
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000656extern unsigned long flashbase;
657
Stefan Reinauer0593f212009-01-26 01:10:48 +0000658/* physmap.c */
659void *physmap(const char *descr, unsigned long phys_addr, size_t len);
660void physunmap(void *virt_addr, size_t len);
661
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000662/* internal.c */
Uwe Hermann2cac6862009-05-16 22:05:42 +0000663struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
664struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
665struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
666 uint16_t card_vendor, uint16_t card_device);
Carl-Daniel Hailfinger3b7e75a2009-05-14 21:41:10 +0000667void get_io_perms(void);
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000668int internal_init(void);
669int internal_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000670void internal_chip_writeb(uint8_t val, chipaddr addr);
671void internal_chip_writew(uint16_t val, chipaddr addr);
672void internal_chip_writel(uint32_t val, chipaddr addr);
673uint8_t internal_chip_readb(const chipaddr addr);
674uint16_t internal_chip_readw(const chipaddr addr);
675uint32_t internal_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000676void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000677void mmio_writeb(uint8_t val, void *addr);
678void mmio_writew(uint16_t val, void *addr);
679void mmio_writel(uint32_t val, void *addr);
680uint8_t mmio_readb(void *addr);
681uint16_t mmio_readw(void *addr);
682uint32_t mmio_readl(void *addr);
Carl-Daniel Hailfingerca8bfc62009-06-05 17:48:08 +0000683void internal_delay(int usecs);
Uwe Hermannc6915932009-05-17 23:12:17 +0000684void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
685void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000686void fallback_chip_writew(uint16_t val, chipaddr addr);
687void fallback_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000688void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000689uint16_t fallback_chip_readw(const chipaddr addr);
690uint32_t fallback_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000691void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Uwe Hermanna0869322009-05-14 20:41:57 +0000692#if defined(__FreeBSD__) || defined(__DragonFly__)
693extern int io_fd;
694#endif
Carl-Daniel Hailfinger702218d2009-05-08 17:43:22 +0000695
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000696/* dummyflasher.c */
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000697extern char *dummytype;
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000698int dummy_init(void);
699int dummy_shutdown(void);
Carl-Daniel Hailfinger1455b2b2009-05-11 14:13:25 +0000700void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
701void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000702void dummy_chip_writeb(uint8_t val, chipaddr addr);
703void dummy_chip_writew(uint16_t val, chipaddr addr);
704void dummy_chip_writel(uint32_t val, chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000705void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000706uint8_t dummy_chip_readb(const chipaddr addr);
707uint16_t dummy_chip_readw(const chipaddr addr);
708uint32_t dummy_chip_readl(const chipaddr addr);
Carl-Daniel Hailfinger0bd2a2b2009-06-05 18:32:07 +0000709void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerbfe2e0c2009-05-14 12:59:36 +0000710int dummy_spi_command(unsigned int writecnt, unsigned int readcnt,
711 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerc3129202009-05-09 00:54:55 +0000712
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000713/* nic3com.c */
714int nic3com_init(void);
715int nic3com_shutdown(void);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000716void nic3com_chip_writeb(uint8_t val, chipaddr addr);
717uint8_t nic3com_chip_readb(const chipaddr addr);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000718extern struct pcidev_status nics_3com[];
Uwe Hermannb4dcb712009-05-13 11:36:06 +0000719
Rudolf Marek68720c72009-05-17 19:39:27 +0000720/* satasii.c */
721int satasii_init(void);
722int satasii_shutdown(void);
Rudolf Marek68720c72009-05-17 19:39:27 +0000723void satasii_chip_writeb(uint8_t val, chipaddr addr);
724uint8_t satasii_chip_readb(const chipaddr addr);
725extern struct pcidev_status satas_sii[];
726
Uwe Hermann0846f892007-08-23 13:34:59 +0000727/* flashrom.c */
Uwe Hermannad216bf2009-04-24 16:17:41 +0000728extern int verbose;
729#define printf_debug(x...) { if (verbose) printf(x); }
Peter Stuge776d2022009-01-26 00:39:57 +0000730void map_flash_registers(struct flashchip *flash);
Carl-Daniel Hailfinger03b4e712009-05-08 12:49:03 +0000731int read_memmapped(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000732int min(int a, int b);
Uwe Hermann515ab3d2009-05-15 17:02:34 +0000733extern char *pcidev_bdf;
Uwe Hermann0846f892007-08-23 13:34:59 +0000734
735/* layout.c */
Peter Stuge7ffbc6f2008-06-18 02:08:40 +0000736int show_id(uint8_t *bios, int size, int force);
Uwe Hermann0846f892007-08-23 13:34:59 +0000737int read_romlayout(char *name);
738int find_romentry(char *name);
739int handle_romentries(uint8_t *buffer, uint8_t *content);
740
Uwe Hermannad216bf2009-04-24 16:17:41 +0000741/* cbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000742int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000743extern char *lb_part, *lb_vendor;
744
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000745/* spi.c */
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000746enum spi_controller {
747 SPI_CONTROLLER_NONE,
748 SPI_CONTROLLER_ICH7,
749 SPI_CONTROLLER_ICH9,
750 SPI_CONTROLLER_IT87XX,
751 SPI_CONTROLLER_SB600,
752 SPI_CONTROLLER_VIA,
753 SPI_CONTROLLER_WBSIO,
754 SPI_CONTROLLER_DUMMY,
755};
756extern enum spi_controller spi_controller;
757extern void *spibar;
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000758int probe_spi_rdid(struct flashchip *flash);
Rudolf Marek48a85e42008-06-30 21:45:17 +0000759int probe_spi_rdid4(struct flashchip *flash);
Carl-Daniel Hailfinger14e50ac2008-11-28 01:25:00 +0000760int probe_spi_rems(struct flashchip *flash);
Carl-Daniel Hailfinger42c54972008-05-15 03:19:49 +0000761int probe_spi_res(struct flashchip *flash);
Uwe Hermann394131e2008-10-18 21:14:13 +0000762int spi_command(unsigned int writecnt, unsigned int readcnt,
763 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000764int spi_write_enable(void);
765int spi_write_disable(void);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000766int spi_chip_erase_60(struct flashchip *flash);
Peter Stugefa8c5502008-05-10 23:07:52 +0000767int spi_chip_erase_c7(struct flashchip *flash);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000768int spi_chip_erase_60_c7(struct flashchip *flash);
Stefan Reinauer424ed222008-10-29 22:13:20 +0000769int spi_chip_erase_d8(struct flashchip *flash);
Carl-Daniel Hailfinger6afb6132008-11-03 00:02:11 +0000770int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
771int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000772int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger8d497012009-05-09 02:34:18 +0000773int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Peter Stugefa8c5502008-05-10 23:07:52 +0000774int spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000775uint8_t spi_read_status_register(void);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000776int spi_disable_blockprotect(void);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000777void spi_byte_program(int address, uint8_t byte);
Paul Foxeb3acef2009-06-12 08:10:33 +0000778int spi_nbyte_program(int address, uint8_t *bytes, int len);
Carl-Daniel Hailfinger598ec582008-11-18 00:41:02 +0000779int spi_nbyte_read(int address, uint8_t *bytes, int len);
Carl-Daniel Hailfinger38a059d2009-06-13 12:04:03 +0000780int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int chunksize);
Peter Stugefd9217d2009-01-26 03:37:40 +0000781int spi_aai_write(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger3e9dbea2009-05-13 11:40:08 +0000782uint32_t spi_get_valid_read_addr(void);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000783
Uwe Hermann0846f892007-08-23 13:34:59 +0000784/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000785int probe_82802ab(struct flashchip *flash);
786int erase_82802ab(struct flashchip *flash);
787int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000788
789/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000790int probe_29f040b(struct flashchip *flash);
791int erase_29f040b(struct flashchip *flash);
792int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000793
Uwe Hermannf983d9f2009-06-14 21:53:26 +0000794/* pm29f002.c */
795int write_pm29f002(struct flashchip *flash, uint8_t *buf);
796
Mats Erik Andersson44e1a192008-09-26 13:19:02 +0000797/* en29f002a.c */
798int probe_en29f002a(struct flashchip *flash);
799int erase_en29f002a(struct flashchip *flash);
800int write_en29f002a(struct flashchip *flash, uint8_t *buf);
801
Dominik Geyerb46acba2008-05-16 12:55:55 +0000802/* ichspi.c */
Carl-Daniel Hailfinger43634392009-05-01 12:22:17 +0000803int ich_init_opcodes(void);
Uwe Hermann394131e2008-10-18 21:14:13 +0000804int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
805 const unsigned char *writearr, unsigned char *readarr);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000806int ich_spi_read(struct flashchip *flash, uint8_t * buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000807int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000808
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000809/* it87spi.c */
810extern uint16_t it8716f_flashport;
Carl-Daniel Hailfinger24c1a162009-05-25 23:26:50 +0000811void enter_conf_mode_ite(uint16_t port);
812void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerb8afecd2009-05-31 18:00:57 +0000813int it87spi_init(void);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000814int it87xx_probe_spi_flash(const char *name);
Uwe Hermann394131e2008-10-18 21:14:13 +0000815int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
816 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000817int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000818int it8716f_spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
819int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingerbfe5b4a2008-05-13 23:03:12 +0000820
Jason Wanga3f04be2008-11-28 21:36:51 +0000821/* sb600spi.c */
822int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
823 const unsigned char *writearr, unsigned char *readarr);
824int sb600_spi_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000825int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
Jason Wanga3f04be2008-11-28 21:36:51 +0000826uint8_t sb600_read_status_register(void);
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000827extern uint8_t *sb600_spibar;
Jason Wanga3f04be2008-11-28 21:36:51 +0000828
Uwe Hermann0846f892007-08-23 13:34:59 +0000829/* jedec.c */
Carl-Daniel Hailfingera758f512008-05-14 12:03:06 +0000830uint8_t oddparity(uint8_t val);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000831void toggle_ready_jedec(chipaddr dst);
832void data_polling_jedec(chipaddr dst, uint8_t data);
833void unprotect_jedec(chipaddr bios);
834void protect_jedec(chipaddr bios);
835int write_byte_program_jedec(chipaddr bios, uint8_t *src,
836 chipaddr dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000837int probe_jedec(struct flashchip *flash);
838int erase_chip_jedec(struct flashchip *flash);
839int write_jedec(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000840int erase_sector_jedec(chipaddr bios, unsigned int page);
841int erase_block_jedec(chipaddr bios, unsigned int page);
842int write_sector_jedec(chipaddr bios, uint8_t *src,
843 chipaddr dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000844
Peter Stugeaf8ffac2009-01-26 06:42:02 +0000845/* m29f002.c */
846int erase_m29f002(struct flashchip *flash);
847int write_m29f002t(struct flashchip *flash, uint8_t *buf);
848int write_m29f002b(struct flashchip *flash, uint8_t *buf);
849
Uwe Hermann0846f892007-08-23 13:34:59 +0000850/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000851int probe_m29f400bt(struct flashchip *flash);
852int erase_m29f400bt(struct flashchip *flash);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000853int block_erase_m29f400bt(chipaddr bios,
854 chipaddr dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000855int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000856int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000857void toggle_ready_m29f400bt(chipaddr dst);
858void data_polling_m29f400bt(chipaddr dst, uint8_t data);
859void protect_m29f400bt(chipaddr bios);
860void write_page_m29f400bt(chipaddr bios, uint8_t *src,
861 chipaddr dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000862
863/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000864int probe_29f002(struct flashchip *flash);
865int erase_29f002(struct flashchip *flash);
866int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000867
Nikolay Petukhov4784c472008-05-17 01:08:58 +0000868/* pm49fl00x.c */
869int probe_49fl00x(struct flashchip *flash);
870int erase_49fl00x(struct flashchip *flash);
871int write_49fl00x(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000872
873/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000874int probe_lhf00l04(struct flashchip *flash);
875int erase_lhf00l04(struct flashchip *flash);
876int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger5820f422009-05-16 21:22:56 +0000877void toggle_ready_lhf00l04(chipaddr dst);
878void data_polling_lhf00l04(chipaddr dst, uint8_t data);
879void protect_lhf00l04(chipaddr bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000880
881/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000882int probe_28sf040(struct flashchip *flash);
883int erase_28sf040(struct flashchip *flash);
884int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000885
886/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000887int probe_39sf020(struct flashchip *flash);
888int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000889
890/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000891int erase_49lf040(struct flashchip *flash);
892int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000893
894/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000895int probe_49lfxxxc(struct flashchip *flash);
896int erase_49lfxxxc(struct flashchip *flash);
897int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000898
899/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000900int probe_sst_fwhub(struct flashchip *flash);
901int erase_sst_fwhub(struct flashchip *flash);
902int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000903
Peter Stugecce26822008-07-21 17:48:40 +0000904/* w39v040c.c */
905int probe_w39v040c(struct flashchip *flash);
906int erase_w39v040c(struct flashchip *flash);
907int write_w39v040c(struct flashchip *flash, uint8_t *buf);
908
Stefan Reinauerac378972008-03-17 22:59:40 +0000909/* w39V080fa.c */
910int probe_winbond_fwhub(struct flashchip *flash);
911int erase_winbond_fwhub(struct flashchip *flash);
912int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
913
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000914/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000915int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000916
Uwe Hermann0846f892007-08-23 13:34:59 +0000917/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000918int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000919
Peter Stugebf196e92009-01-26 03:08:45 +0000920/* wbsio_spi.c */
921int wbsio_check_for_spi(const char *name);
Uwe Hermannd1129ac2009-05-28 15:07:42 +0000922int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt,
923 const unsigned char *writearr, unsigned char *readarr);
Peter Stugebf196e92009-01-26 03:08:45 +0000924int wbsio_spi_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfinger96930c32009-05-09 02:30:21 +0000925int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
Peter Stugebf196e92009-01-26 03:08:45 +0000926
Claus Gindharta7b35512008-04-28 17:51:09 +0000927/* stm50flw0x0x.c */
928int probe_stm50flw0x0x(struct flashchip *flash);
929int erase_stm50flw0x0x(struct flashchip *flash);
930int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
Dominik Geyerb46acba2008-05-16 12:55:55 +0000931
Ollie Lho761bf1b2004-03-20 16:46:10 +0000932#endif /* !__FLASH_H__ */