blob: 048f7440f0d55847f5ee78ecf2becc3e4a9c26a4 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Adam Kaufman064b1f22007-02-06 19:47:50 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000021 */
22
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
Adam Kaufman064b1f22007-02-06 19:47:50 +000026#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000028#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000030#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000031#include <stdio.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000032
33struct flashchip {
Uwe Hermann372eeb52007-12-04 21:49:06 +000034 const char *name;
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +000035 /* With 32bit manufacture_id and model_id we can cover IDs up to
36 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
37 * Identification code.
38 */
39 uint32_t manufacture_id;
40 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000041
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000042 int total_size;
43 int page_size;
44
Uwe Hermann0b7afe62007-04-01 19:44:21 +000045 int (*probe) (struct flashchip *flash);
46 int (*erase) (struct flashchip *flash);
47 int (*write) (struct flashchip *flash, uint8_t *buf);
48 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000049
Uwe Hermann372eeb52007-12-04 21:49:06 +000050 /* Some flash devices have an additional register space. */
Stefan Reinauerce532972007-05-23 17:20:56 +000051 volatile uint8_t *virtual_memory;
52 volatile uint8_t *virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000053};
54
Ollie Lho184a4042005-11-26 21:55:36 +000055extern struct flashchip flashchips[];
56
Uwe Hermann372eeb52007-12-04 21:49:06 +000057/*
58 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000059 * entry of each section should be the manufacturer ID, followed by the
60 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +000061 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +000062 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
63 * continuation code.
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +000064 * All SPI parts have 16-bit device IDs.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000065 */
66
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +000067#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
68
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000069#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +000070
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000071#define AMD_ID 0x01 /* AMD */
Uwe Hermann0b7afe62007-04-01 19:44:21 +000072#define AM_29F040B 0xA4
Peter Lemenkov220e26b2007-10-25 04:11:11 +000073#define AM_29LV040B 0x4F
Uwe Hermann0b7afe62007-04-01 19:44:21 +000074#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000075
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000076#define AMIC_ID 0x7F37 /* AMIC */
Peter Lemenkov539478d2007-10-22 20:36:16 +000077
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000078#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +000079#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +000080
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000081#define ATMEL_ID 0x1F /* Atmel */
82#define AT_29C040A 0xA4
Uwe Hermannd7f48062007-04-28 02:22:59 +000083#define AT_29C020 0xDA
Frederico Silva4bcf1752007-12-10 16:57:59 +000084#define AT_49F002N 0x07 /* for AT49F002(N) */
85#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000086
Peter Lemenkov539478d2007-10-22 20:36:16 +000087#define CATALYST_ID 0x31 /* Catalyst */
88
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000089#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage*/
Peter Lemenkov539478d2007-10-22 20:36:16 +000090#define EMST_F49B002UA 0x00
91
Uwe Hermann372eeb52007-12-04 21:49:06 +000092/*
93 * EN25 chips are SPI, first byte of device ID is memory type,
94 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +000095 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
96 * is the continuation code for IDs in bank 2.
97 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
98 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
99 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000100 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000101#define EON_ID 0x7F1C /* EON Silicon Devices */
102#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000103#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
104#define EN_25B10 0x2011
105#define EN_25B20 0x2012
106#define EN_25B40 0x2013
107#define EN_25B80 0x2014
108#define EN_25B16 0x2015
109#define EN_25B32 0x2016
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000110#define EN_29F512 0x7F21
111#define EN_29F010 0x7F20
112#define EN_29F040A 0x7F04
113#define EN_29LV010 0x7F6E
114#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Carl-Daniel Hailfinger2736e322007-12-31 14:05:08 +0000115#define EN_29F002T 0x7F92
116#define EN_29F002B 0x7F97
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000117
Peter Lemenkov539478d2007-10-22 20:36:16 +0000118#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000119/* MBM29F400TC_STRANGE has a value not mentioned in the data sheet and we
120 * try to read it from a location not mentioned in the data sheet.
121 */
122#define MBM29F400TC_STRANGE 0x23
123#define MBM29F400BC 0x7B
124#define MBM29F400TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000125
126#define HYUNDAI_ID 0xAD /* Hyundai */
127
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000128#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
129#define IM_29F004B 0xAE
130#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000131
132#define INTEL_ID 0x89 /* Intel */
133
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000134#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000135
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000136#define MSYSTEMS_ID 0x156F /* M-Systems, not listed in JEP106W */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000137#define MSYSTEMS_MD2200 0xDB
Peter Lemenkov539478d2007-10-22 20:36:16 +0000138#define MSYSTEMS_MD2800 0x30 /* hmm -- both 0x30 */
139#define MSYSTEMS_MD2802 0x30 /* hmm -- both 0x30 */
140
Uwe Hermann372eeb52007-12-04 21:49:06 +0000141/*
142 * MX25 chips are SPI, first byte of device ID is memory type,
143 * second byte of device ID is log(bitsize)-9.
144 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000145#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000146#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
147#define MX_25L1005 0x2011
148#define MX_25L2005 0x2012
149#define MX_25L4005 0x2013 /* MX25L4005{,A} */
150#define MX_25L8005 0x2014
151#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
152#define MX_25L3205 0x2016 /* MX25L3205{,A} */
153#define MX_25L6405 0x2017 /* MX25L3205{,D} */
154#define MX_25L1635D 0x2415
155#define MX_25L3235D 0x2416
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000156#define MX_29F002 0xB0
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000157
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000158/* Programmable Micro Corp is listed in JEP106W in bank 2, so it should have
159 * a 0x7F continuation code prefix.
160 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000161#define PMC_ID 0x9D /* PMC */
162#define PMC_49FL002 0x6D
163#define PMC_49FL004 0x6E
164
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000165#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000166#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000167
Uwe Hermann372eeb52007-12-04 21:49:06 +0000168/*
169 * SST25 chips are SPI, first byte of device ID is memory type, second
170 * byte of device ID is related to log(bitsize) at least for some chips.
171 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000172#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000173#define SST_25WF512 0x2501
174#define SST_25WF010 0x2502
175#define SST_25WF020 0x2503
176#define SST_25WF040 0x2504
177#define SST_25VF016B 0x2541
178#define SST_25VF032B 0x254A
179#define SST_25VF040B 0x258D
180#define SST_25VF080B 0x258E
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000181#define SST_29EE020A 0x10
182#define SST_28SF040 0x04
183#define SST_39SF010 0xB5
184#define SST_39SF020 0xB6
185#define SST_39SF040 0xB7
186#define SST_39VF020 0xD6
187#define SST_49LF040B 0x50
188#define SST_49LF040 0x51
189#define SST_49LF020A 0x52
190#define SST_49LF080A 0x5B
191#define SST_49LF002A 0x57
192#define SST_49LF003A 0x1B
193#define SST_49LF004A 0x60
194#define SST_49LF008A 0x5A
195#define SST_49LF004C 0x54
196#define SST_49LF008C 0x59
197#define SST_49LF016C 0x5C
198#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000199
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000200/*
201 * ST25P chips are SPI, first byte of device ID is memory type, second
202 * byte of device ID is related to log(bitsize) at least for some chips.
203 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000204#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000205#define ST_M25P05A 0x2010
206#define ST_M25P10A 0x2011
207#define ST_M25P20 0x2012
208#define ST_M25P40 0x2013
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000209#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000210#define ST_M25P16 0x2015
211#define ST_M25P32 0x2016
212#define ST_M25P64 0x2017
213#define ST_M25P128 0x2018
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000214#define ST_M50FLW040A 0x08
215#define ST_M50FLW040B 0x28
216#define ST_M50FLW080A 0x80
217#define ST_M50FLW080B 0x81
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000218#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000219#define ST_M50FW080 0x2D
220#define ST_M50FW016 0x2E
221#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000222#define ST_M29F002B 0x34
223#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000224#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000225#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000226#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000227#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000228
Peter Lemenkov539478d2007-10-22 20:36:16 +0000229#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000230#define S29C51001T 0x01
231#define S29C51002T 0x02
232#define S29C51004T 0x03
233#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000234
Peter Lemenkov539478d2007-10-22 20:36:16 +0000235#define TI_ID 0x97 /* Texas Instruments */
236
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000237/*
238 * W25X chips are SPI, first byte of device ID is memory type, second
239 * byte of device ID is related to log(bitsize).
240 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000241#define WINBOND_ID 0xDA /* Winbond */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000242#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flash devices */
243#define W_25X10 0x3011
244#define W_25X20 0x3012
245#define W_25X40 0x3013
246#define W_25X80 0x3014
Peter Lemenkov539478d2007-10-22 20:36:16 +0000247#define W_29C011 0xC1
248#define W_29C020C 0x45
249#define W_29C040P 0x46
250#define W_29EE011 0xC1
251#define W_39V040FA 0x34
252#define W_39V040A 0x3D
253#define W_39V040B 0x54
254#define W_39V080A 0xD0
255#define W_49F002U 0x0B
256#define W_49V002A 0xB0
257#define W_49V002FA 0x32
258
Uwe Hermann372eeb52007-12-04 21:49:06 +0000259/* udelay.c */
Stefan Reinauer70385642007-04-06 11:58:03 +0000260void myusec_delay(int time);
261void myusec_calibrate_delay();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000262
Uwe Hermann372eeb52007-12-04 21:49:06 +0000263/* PCI handling for board/chipset_enable */
264struct pci_access *pacc;
Stefan Reinauer70385642007-04-06 11:58:03 +0000265struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000266struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
267 uint16_t card_vendor, uint16_t card_device);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000268
Uwe Hermann372eeb52007-12-04 21:49:06 +0000269/* board_enable.c */
270int board_flash_enable(const char *vendor, const char *part);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000271
Uwe Hermann372eeb52007-12-04 21:49:06 +0000272/* chipset_enable.c */
273int chipset_flash_enable(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000274
Uwe Hermann372eeb52007-12-04 21:49:06 +0000275/* Physical memory mapping device */
Adam Kaufman064b1f22007-02-06 19:47:50 +0000276#if defined (__sun) && (defined(__i386) || defined(__amd64))
277# define MEM_DEV "/dev/xsvc"
278#else
279# define MEM_DEV "/dev/mem"
280#endif
281
Stefan Reinauer70385642007-04-06 11:58:03 +0000282extern int fd_mem;
283
Uwe Hermann0846f892007-08-23 13:34:59 +0000284/* debug.c */
285extern int verbose;
286#define printf_debug(x...) { if (verbose) printf(x); }
287
288/* flashrom.c */
289int map_flash_registers(struct flashchip *flash);
290
291/* layout.c */
292int show_id(uint8_t *bios, int size);
293int read_romlayout(char *name);
294int find_romentry(char *name);
295int handle_romentries(uint8_t *buffer, uint8_t *content);
296
297/* lbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000298int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000299extern char *lb_part, *lb_vendor;
300
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000301/* spi.c */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000302int probe_spi(struct flashchip *flash);
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +0000303int it87xx_probe_spi_flash(const char *name);
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000304int generic_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000305void generic_spi_write_enable();
306void generic_spi_write_disable();
Carl-Daniel Hailfinger21c78902007-12-17 14:33:32 +0000307int generic_spi_chip_erase_c7(struct flashchip *flash);
Carl-Daniel Hailfinger6b444962007-10-18 00:24:07 +0000308int generic_spi_chip_write(struct flashchip *flash, uint8_t *buf);
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000309int generic_spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000310
Uwe Hermann0846f892007-08-23 13:34:59 +0000311/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000312int probe_82802ab(struct flashchip *flash);
313int erase_82802ab(struct flashchip *flash);
314int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000315
316/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000317int probe_29f040b(struct flashchip *flash);
318int erase_29f040b(struct flashchip *flash);
319int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000320
321/* jedec.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000322void toggle_ready_jedec(volatile uint8_t *dst);
323void data_polling_jedec(volatile uint8_t *dst, uint8_t data);
324void unprotect_jedec(volatile uint8_t *bios);
325void protect_jedec(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000326int write_byte_program_jedec(volatile uint8_t *bios, uint8_t *src,
327 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000328int probe_jedec(struct flashchip *flash);
329int erase_chip_jedec(struct flashchip *flash);
330int write_jedec(struct flashchip *flash, uint8_t *buf);
331int erase_sector_jedec(volatile uint8_t *bios, unsigned int page);
332int erase_block_jedec(volatile uint8_t *bios, unsigned int page);
333int write_sector_jedec(volatile uint8_t *bios, uint8_t *src,
334 volatile uint8_t *dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000335
336/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000337int probe_m29f400bt(struct flashchip *flash);
338int erase_m29f400bt(struct flashchip *flash);
339int block_erase_m29f400bt(volatile uint8_t *bios,
Uwe Hermann0846f892007-08-23 13:34:59 +0000340 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000341int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000342int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000343void toggle_ready_m29f400bt(volatile uint8_t *dst);
344void data_polling_m29f400bt(volatile uint8_t *dst, uint8_t data);
345void protect_m29f400bt(volatile uint8_t *bios);
346void write_page_m29f400bt(volatile uint8_t *bios, uint8_t *src,
347 volatile uint8_t *dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000348
349/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000350int probe_29f002(struct flashchip *flash);
351int erase_29f002(struct flashchip *flash);
352int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000353
354/* pm49fl004.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000355int probe_49fl004(struct flashchip *flash);
356int erase_49fl004(struct flashchip *flash);
357int write_49fl004(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000358
359/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000360int probe_lhf00l04(struct flashchip *flash);
361int erase_lhf00l04(struct flashchip *flash);
362int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
363void toggle_ready_lhf00l04(volatile uint8_t *dst);
364void data_polling_lhf00l04(volatile uint8_t *dst, uint8_t data);
365void protect_lhf00l04(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000366
367/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000368int probe_28sf040(struct flashchip *flash);
369int erase_28sf040(struct flashchip *flash);
370int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000371
372/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000373int probe_39sf020(struct flashchip *flash);
374int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000375
376/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000377int erase_49lf040(struct flashchip *flash);
378int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000379
380/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000381int probe_49lfxxxc(struct flashchip *flash);
382int erase_49lfxxxc(struct flashchip *flash);
383int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000384
385/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000386int probe_sst_fwhub(struct flashchip *flash);
387int erase_sst_fwhub(struct flashchip *flash);
388int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000389
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000390/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000391int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000392
Uwe Hermann0846f892007-08-23 13:34:59 +0000393/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000394int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000395
Ollie Lho761bf1b2004-03-20 16:46:10 +0000396#endif /* !__FLASH_H__ */