blob: da155edfc42d7cf71f36589ca762ee65521c3178 [file] [log] [blame]
Adam Kaufman064b1f22007-02-06 19:47:50 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Adam Kaufman064b1f22007-02-06 19:47:50 +00003 *
Uwe Hermannd22a1d42007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
Adam Kaufman064b1f22007-02-06 19:47:50 +00007 *
Uwe Hermannd1107642007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Adam Kaufman064b1f22007-02-06 19:47:50 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Adam Kaufman064b1f22007-02-06 19:47:50 +000017 *
Uwe Hermannd1107642007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Adam Kaufman064b1f22007-02-06 19:47:50 +000021 */
22
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
Adam Kaufman064b1f22007-02-06 19:47:50 +000026#if defined(__GLIBC__)
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000027#include <sys/io.h>
Adam Kaufman064b1f22007-02-06 19:47:50 +000028#endif
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000029#include <unistd.h>
Ollie Lho184a4042005-11-26 21:55:36 +000030#include <stdint.h>
Uwe Hermann0846f892007-08-23 13:34:59 +000031#include <stdio.h>
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000032
Uwe Hermanne5ac1642008-03-12 11:54:51 +000033#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
34
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000035struct flashchip {
Uwe Hermann76158682008-03-14 23:55:58 +000036 const char *vendor;
Uwe Hermann372eeb52007-12-04 21:49:06 +000037 const char *name;
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +000038 /* With 32bit manufacture_id and model_id we can cover IDs up to
39 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
40 * Identification code.
41 */
42 uint32_t manufacture_id;
43 uint32_t model_id;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000044
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000045 int total_size;
46 int page_size;
47
Peter Stuge1159d582008-05-03 04:34:37 +000048 /* Indicate if flashrom has been tested with this flash chip and if
49 * everything worked correctly.
50 */
51 uint32_t tested;
52
Uwe Hermann0b7afe62007-04-01 19:44:21 +000053 int (*probe) (struct flashchip *flash);
54 int (*erase) (struct flashchip *flash);
55 int (*write) (struct flashchip *flash, uint8_t *buf);
56 int (*read) (struct flashchip *flash, uint8_t *buf);
Ronald G. Minnicheaab50b2003-09-12 22:41:53 +000057
Uwe Hermann372eeb52007-12-04 21:49:06 +000058 /* Some flash devices have an additional register space. */
Stefan Reinauerce532972007-05-23 17:20:56 +000059 volatile uint8_t *virtual_memory;
60 volatile uint8_t *virtual_registers;
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000061};
62
Peter Stuge1159d582008-05-03 04:34:37 +000063#define TEST_UNTESTED 0
64
65#define TEST_OK_PROBE (1<<0)
66#define TEST_OK_READ (1<<1)
67#define TEST_OK_ERASE (1<<2)
68#define TEST_OK_WRITE (1<<3)
69#define TEST_OK_MASK 0x0f
70
71#define TEST_BAD_PROBE (1<<4)
72#define TEST_BAD_READ (1<<5)
73#define TEST_BAD_ERASE (1<<6)
74#define TEST_BAD_WRITE (1<<7)
75#define TEST_BAD_MASK 0xf0
76
Ollie Lho184a4042005-11-26 21:55:36 +000077extern struct flashchip flashchips[];
78
Uwe Hermann372eeb52007-12-04 21:49:06 +000079/*
80 * Please keep this list sorted alphabetically by manufacturer. The first
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000081 * entry of each section should be the manufacturer ID, followed by the
82 * list of devices from that manufacturer (sorted by device IDs).
Uwe Hermann372eeb52007-12-04 21:49:06 +000083 *
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +000084 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
85 * continuation code.
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +000086 * All SPI parts have 16-bit device IDs.
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000087 */
88
Carl-Daniel Hailfingere973b052008-01-04 16:22:09 +000089#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
90
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000091#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
Peter Lemenkov539478d2007-10-22 20:36:16 +000092
Uwe Hermannaf2b52d2007-04-01 20:00:32 +000093#define AMD_ID 0x01 /* AMD */
Uwe Hermann0b7afe62007-04-01 19:44:21 +000094#define AM_29F040B 0xA4
Peter Lemenkov220e26b2007-10-25 04:11:11 +000095#define AM_29LV040B 0x4F
Uwe Hermann0b7afe62007-04-01 19:44:21 +000096#define AM_29F016D 0xAD
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +000097
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +000098#define AMIC_ID 0x7F37 /* AMIC */
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +000099#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000100
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000101#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000102#define ASD_AE49F2008 0x52
Stefan Reinaueref54aba2006-11-21 23:51:08 +0000103
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000104#define ATMEL_ID 0x1F /* Atmel */
105#define AT_29C040A 0xA4
Uwe Hermannd7f48062007-04-28 02:22:59 +0000106#define AT_29C020 0xDA
Frederico Silva4bcf1752007-12-10 16:57:59 +0000107#define AT_49F002N 0x07 /* for AT49F002(N) */
108#define AT_49F002NT 0x08 /* for AT49F002(N)T */
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000109
Peter Lemenkov539478d2007-10-22 20:36:16 +0000110#define CATALYST_ID 0x31 /* Catalyst */
111
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000112#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage*/
Peter Lemenkov539478d2007-10-22 20:36:16 +0000113#define EMST_F49B002UA 0x00
114
Uwe Hermann372eeb52007-12-04 21:49:06 +0000115/*
116 * EN25 chips are SPI, first byte of device ID is memory type,
117 * second byte of device ID is log(bitsize)-9.
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000118 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
119 * is the continuation code for IDs in bank 2.
120 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
121 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
122 * Let's hope they are not manufacturing SPI flash chips as well.
Uwe Hermann372eeb52007-12-04 21:49:06 +0000123 */
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000124#define EON_ID 0x7F1C /* EON Silicon Devices */
125#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000126#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
127#define EN_25B10 0x2011
128#define EN_25B20 0x2012
129#define EN_25B40 0x2013
130#define EN_25B80 0x2014
131#define EN_25B16 0x2015
132#define EN_25B32 0x2016
Carl-Daniel Hailfingerae8afa92007-12-31 01:49:00 +0000133#define EN_29F512 0x7F21
134#define EN_29F010 0x7F20
135#define EN_29F040A 0x7F04
136#define EN_29LV010 0x7F6E
137#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
Carl-Daniel Hailfinger2736e322007-12-31 14:05:08 +0000138#define EN_29F002T 0x7F92
139#define EN_29F002B 0x7F97
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000140
Peter Lemenkov539478d2007-10-22 20:36:16 +0000141#define FUJITSU_ID 0x04 /* Fujitsu */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000142/* MBM29F400TC_STRANGE has a value not mentioned in the data sheet and we
143 * try to read it from a location not mentioned in the data sheet.
144 */
145#define MBM29F400TC_STRANGE 0x23
146#define MBM29F400BC 0x7B
147#define MBM29F400TC 0x77
Peter Lemenkov539478d2007-10-22 20:36:16 +0000148
149#define HYUNDAI_ID 0xAD /* Hyundai */
150
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000151#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
152#define IM_29F004B 0xAE
153#define IM_29F004T 0xAF
Peter Lemenkov539478d2007-10-22 20:36:16 +0000154
155#define INTEL_ID 0x89 /* Intel */
156
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000157#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000158
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000159#define MSYSTEMS_ID 0x156F /* M-Systems, not listed in JEP106W */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000160#define MSYSTEMS_MD2200 0xDB
Peter Lemenkov539478d2007-10-22 20:36:16 +0000161#define MSYSTEMS_MD2800 0x30 /* hmm -- both 0x30 */
162#define MSYSTEMS_MD2802 0x30 /* hmm -- both 0x30 */
163
Uwe Hermann372eeb52007-12-04 21:49:06 +0000164/*
165 * MX25 chips are SPI, first byte of device ID is memory type,
166 * second byte of device ID is log(bitsize)-9.
167 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000168#define MX_ID 0xC2 /* Macronix (MX) */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000169#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
170#define MX_25L1005 0x2011
171#define MX_25L2005 0x2012
172#define MX_25L4005 0x2013 /* MX25L4005{,A} */
173#define MX_25L8005 0x2014
174#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
175#define MX_25L3205 0x2016 /* MX25L3205{,A} */
176#define MX_25L6405 0x2017 /* MX25L3205{,D} */
177#define MX_25L1635D 0x2415
178#define MX_25L3235D 0x2416
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000179#define MX_29F002 0xB0
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000180
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000181/* Programmable Micro Corp is listed in JEP106W in bank 2, so it should have
182 * a 0x7F continuation code prefix.
183 */
Carl-Daniel Hailfinger1263d2a2008-02-06 22:07:58 +0000184#define PMC_ID 0x7F9D /* PMC */
185#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
186#define PMC_25LV512 0x7B
187#define PMC_25LV010 0x7C
188#define PMC_25LV020 0x7D
189#define PMC_25LV040 0x7E
190#define PMC_25LV080B 0x13
191#define PMC_25LV016B 0x14
192#define PMC_39LV512 0x1B
193#define PMC_39F010 0x1C /* also Pm39LV010 */
194#define PMC_39LV020 0x3D
195#define PMC_39LV040 0x3E
196#define PMC_39F020 0x4D
197#define PMC_39F040 0x4E
Peter Lemenkov539478d2007-10-22 20:36:16 +0000198#define PMC_49FL002 0x6D
199#define PMC_49FL004 0x6E
200
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000201#define SHARP_ID 0xB0 /* Sharp */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000202#define SHARP_LHF00L04 0xCF
Ronald G. Minnich5b582f22006-02-23 17:16:44 +0000203
Uwe Hermann372eeb52007-12-04 21:49:06 +0000204/*
Peter Stuge10e091b2008-01-25 01:52:45 +0000205 * Spansion was previously a joint venture of AMD and Fujitsu.
206 * S25 chips are SPI. The first device ID byte is memory type and
207 * the second device ID byte is memory capacity.
208 */
209#define SPANSION_ID 0x01 /* Spansion */
210#define SPANSION_S25FL016A 0x0214
211
212/*
Uwe Hermann372eeb52007-12-04 21:49:06 +0000213 * SST25 chips are SPI, first byte of device ID is memory type, second
214 * byte of device ID is related to log(bitsize) at least for some chips.
215 */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000216#define SST_ID 0xBF /* SST */
Carl-Daniel Hailfinger5b1c6ed2007-10-22 16:15:28 +0000217#define SST_25WF512 0x2501
218#define SST_25WF010 0x2502
219#define SST_25WF020 0x2503
220#define SST_25WF040 0x2504
221#define SST_25VF016B 0x2541
222#define SST_25VF032B 0x254A
223#define SST_25VF040B 0x258D
224#define SST_25VF080B 0x258E
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000225#define SST_29EE020A 0x10
226#define SST_28SF040 0x04
227#define SST_39SF010 0xB5
228#define SST_39SF020 0xB6
229#define SST_39SF040 0xB7
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000230#define SST_39VF512 0xD4
231#define SST_39VF010 0xD5
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000232#define SST_39VF020 0xD6
Carl-Daniel Hailfinger78c6dfe2008-05-12 14:25:31 +0000233#define SST_39VF040 0xD7
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000234#define SST_49LF040B 0x50
235#define SST_49LF040 0x51
236#define SST_49LF020A 0x52
237#define SST_49LF080A 0x5B
238#define SST_49LF002A 0x57
239#define SST_49LF003A 0x1B
240#define SST_49LF004A 0x60
241#define SST_49LF008A 0x5A
242#define SST_49LF004C 0x54
243#define SST_49LF008C 0x59
244#define SST_49LF016C 0x5C
245#define SST_49LF160C 0x4C
Ronald G. Minnich5e5f75e2002-01-29 18:21:41 +0000246
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000247/*
248 * ST25P chips are SPI, first byte of device ID is memory type, second
249 * byte of device ID is related to log(bitsize) at least for some chips.
250 */
Carl-Daniel Hailfingerc2a18452007-12-31 01:18:26 +0000251#define ST_ID 0x20 /* ST / SGS/Thomson */
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000252#define ST_M25P05A 0x2010
253#define ST_M25P10A 0x2011
254#define ST_M25P20 0x2012
255#define ST_M25P40 0x2013
Carl-Daniel Hailfingerf5df46f2007-12-16 21:15:27 +0000256#define ST_M25P80 0x2014
Carl-Daniel Hailfingerd8cc58c2007-12-17 22:22:40 +0000257#define ST_M25P16 0x2015
258#define ST_M25P32 0x2016
259#define ST_M25P64 0x2017
260#define ST_M25P128 0x2018
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000261#define ST_M50FLW040A 0x08
262#define ST_M50FLW040B 0x28
263#define ST_M50FLW080A 0x80
264#define ST_M50FLW080B 0x81
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000265#define ST_M50FW040 0x2C
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000266#define ST_M50FW080 0x2D
267#define ST_M50FW016 0x2E
268#define ST_M50LPW116 0x30
Uwe Hermannd7f48062007-04-28 02:22:59 +0000269#define ST_M29F002B 0x34
270#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
Uwe Hermann0b7afe62007-04-01 19:44:21 +0000271#define ST_M29F400BT 0xD5
Uwe Hermannd7f48062007-04-28 02:22:59 +0000272#define ST_M29F040B 0xE2
Carl-Daniel Hailfingerf41c66f2007-07-25 17:55:45 +0000273#define ST_M29W010B 0x23
Carl-Daniel Hailfingere087fa22007-07-24 18:18:05 +0000274#define ST_M29W040B 0xE3
Ronald G. Minnich3c910ed2002-05-28 23:29:17 +0000275
Peter Lemenkov539478d2007-10-22 20:36:16 +0000276#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
Uwe Hermannaf2b52d2007-04-01 20:00:32 +0000277#define S29C51001T 0x01
278#define S29C51002T 0x02
279#define S29C51004T 0x03
280#define S29C31004T 0x63
Giampiero Giancipolia8c80822006-11-20 20:03:07 +0000281
Peter Lemenkov539478d2007-10-22 20:36:16 +0000282#define TI_ID 0x97 /* Texas Instruments */
283
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000284/*
285 * W25X chips are SPI, first byte of device ID is memory type, second
286 * byte of device ID is related to log(bitsize).
287 */
Peter Lemenkov539478d2007-10-22 20:36:16 +0000288#define WINBOND_ID 0xDA /* Winbond */
Ronald Hoogenboom7ff530b2008-01-19 00:04:46 +0000289#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flash devices */
290#define W_25X10 0x3011
291#define W_25X20 0x3012
292#define W_25X40 0x3013
293#define W_25X80 0x3014
Peter Lemenkov539478d2007-10-22 20:36:16 +0000294#define W_29C011 0xC1
295#define W_29C020C 0x45
296#define W_29C040P 0x46
297#define W_29EE011 0xC1
298#define W_39V040FA 0x34
299#define W_39V040A 0x3D
300#define W_39V040B 0x54
301#define W_39V080A 0xD0
Stefan Reinauerac378972008-03-17 22:59:40 +0000302#define W_39V080FA 0xD3
303#define W_39V080FA_DM 0x93
Peter Lemenkov539478d2007-10-22 20:36:16 +0000304#define W_49F002U 0x0B
305#define W_49V002A 0xB0
306#define W_49V002FA 0x32
307
Uwe Hermann372eeb52007-12-04 21:49:06 +0000308/* udelay.c */
Stefan Reinauer70385642007-04-06 11:58:03 +0000309void myusec_delay(int time);
310void myusec_calibrate_delay();
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000311
Uwe Hermann372eeb52007-12-04 21:49:06 +0000312/* PCI handling for board/chipset_enable */
313struct pci_access *pacc;
Stefan Reinauer70385642007-04-06 11:58:03 +0000314struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000315struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
316 uint16_t card_vendor, uint16_t card_device);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000317
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000318
Uwe Hermann372eeb52007-12-04 21:49:06 +0000319/* board_enable.c */
320int board_flash_enable(const char *vendor, const char *part);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000321void print_supported_boards(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000322
Uwe Hermann372eeb52007-12-04 21:49:06 +0000323/* chipset_enable.c */
324int chipset_flash_enable(void);
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000325void print_supported_chipsets(void);
Adam Kaufman064b1f22007-02-06 19:47:50 +0000326
Uwe Hermann372eeb52007-12-04 21:49:06 +0000327/* Physical memory mapping device */
Adam Kaufman064b1f22007-02-06 19:47:50 +0000328#if defined (__sun) && (defined(__i386) || defined(__amd64))
329# define MEM_DEV "/dev/xsvc"
330#else
331# define MEM_DEV "/dev/mem"
332#endif
333
Stefan Reinauer70385642007-04-06 11:58:03 +0000334extern int fd_mem;
335
Uwe Hermann0846f892007-08-23 13:34:59 +0000336/* debug.c */
337extern int verbose;
338#define printf_debug(x...) { if (verbose) printf(x); }
339
340/* flashrom.c */
341int map_flash_registers(struct flashchip *flash);
342
343/* layout.c */
344int show_id(uint8_t *bios, int size);
345int read_romlayout(char *name);
346int find_romentry(char *name);
347int handle_romentries(uint8_t *buffer, uint8_t *content);
348
349/* lbtable.c */
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000350int coreboot_init(void);
Uwe Hermann0846f892007-08-23 13:34:59 +0000351extern char *lb_part, *lb_vendor;
352
Carl-Daniel Hailfinger00f911e2007-10-15 21:44:47 +0000353/* spi.c */
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000354int probe_spi(struct flashchip *flash);
Carl-Daniel Hailfinger3d94a0e2007-10-16 21:09:06 +0000355int it87xx_probe_spi_flash(const char *name);
Peter Stugefa8c5502008-05-10 23:07:52 +0000356int spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
357void spi_write_enable();
358void spi_write_disable();
359int spi_chip_erase_c7(struct flashchip *flash);
360int spi_chip_write(struct flashchip *flash, uint8_t *buf);
361int spi_chip_read(struct flashchip *flash, uint8_t *buf);
Carl-Daniel Hailfingere1514992007-10-02 15:49:25 +0000362
Uwe Hermann0846f892007-08-23 13:34:59 +0000363/* 82802ab.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000364int probe_82802ab(struct flashchip *flash);
365int erase_82802ab(struct flashchip *flash);
366int write_82802ab(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000367
368/* am29f040b.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000369int probe_29f040b(struct flashchip *flash);
370int erase_29f040b(struct flashchip *flash);
371int write_29f040b(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000372
373/* jedec.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000374void toggle_ready_jedec(volatile uint8_t *dst);
375void data_polling_jedec(volatile uint8_t *dst, uint8_t data);
376void unprotect_jedec(volatile uint8_t *bios);
377void protect_jedec(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000378int write_byte_program_jedec(volatile uint8_t *bios, uint8_t *src,
379 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000380int probe_jedec(struct flashchip *flash);
381int erase_chip_jedec(struct flashchip *flash);
382int write_jedec(struct flashchip *flash, uint8_t *buf);
383int erase_sector_jedec(volatile uint8_t *bios, unsigned int page);
384int erase_block_jedec(volatile uint8_t *bios, unsigned int page);
385int write_sector_jedec(volatile uint8_t *bios, uint8_t *src,
386 volatile uint8_t *dst, unsigned int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000387
388/* m29f400bt.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000389int probe_m29f400bt(struct flashchip *flash);
390int erase_m29f400bt(struct flashchip *flash);
391int block_erase_m29f400bt(volatile uint8_t *bios,
Uwe Hermann0846f892007-08-23 13:34:59 +0000392 volatile uint8_t *dst);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000393int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
Stefan Reinauere3f3e2e2008-01-18 15:33:10 +0000394int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000395void toggle_ready_m29f400bt(volatile uint8_t *dst);
396void data_polling_m29f400bt(volatile uint8_t *dst, uint8_t data);
397void protect_m29f400bt(volatile uint8_t *bios);
398void write_page_m29f400bt(volatile uint8_t *bios, uint8_t *src,
399 volatile uint8_t *dst, int page_size);
Uwe Hermann0846f892007-08-23 13:34:59 +0000400
401/* mx29f002.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000402int probe_29f002(struct flashchip *flash);
403int erase_29f002(struct flashchip *flash);
404int write_29f002(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000405
406/* pm49fl004.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000407int probe_49fl004(struct flashchip *flash);
408int erase_49fl004(struct flashchip *flash);
409int write_49fl004(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000410
411/* sharplhf00l04.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000412int probe_lhf00l04(struct flashchip *flash);
413int erase_lhf00l04(struct flashchip *flash);
414int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
415void toggle_ready_lhf00l04(volatile uint8_t *dst);
416void data_polling_lhf00l04(volatile uint8_t *dst, uint8_t data);
417void protect_lhf00l04(volatile uint8_t *bios);
Uwe Hermann0846f892007-08-23 13:34:59 +0000418
419/* sst28sf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000420int probe_28sf040(struct flashchip *flash);
421int erase_28sf040(struct flashchip *flash);
422int write_28sf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000423
424/* sst39sf020.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000425int probe_39sf020(struct flashchip *flash);
426int write_39sf020(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000427
428/* sst49lf040.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000429int erase_49lf040(struct flashchip *flash);
430int write_49lf040(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000431
432/* sst49lfxxxc.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000433int probe_49lfxxxc(struct flashchip *flash);
434int erase_49lfxxxc(struct flashchip *flash);
435int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000436
437/* sst_fwhub.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000438int probe_sst_fwhub(struct flashchip *flash);
439int erase_sst_fwhub(struct flashchip *flash);
440int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
Uwe Hermann0846f892007-08-23 13:34:59 +0000441
Stefan Reinauerac378972008-03-17 22:59:40 +0000442/* w39V080fa.c */
443int probe_winbond_fwhub(struct flashchip *flash);
444int erase_winbond_fwhub(struct flashchip *flash);
445int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
446
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000447/* w29ee011.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000448int probe_w29ee011(struct flashchip *flash);
Markus Boasd2ac6fc2007-08-30 10:17:50 +0000449
Uwe Hermann0846f892007-08-23 13:34:59 +0000450/* w49f002u.c */
Uwe Hermanna0cc53d2007-09-09 20:24:29 +0000451int write_49f002(struct flashchip *flash, uint8_t *buf);
Stefan Reinauerff4f1972007-05-24 08:48:10 +0000452
Claus Gindharta7b35512008-04-28 17:51:09 +0000453/* stm50flw0x0x.c */
454int probe_stm50flw0x0x(struct flashchip *flash);
455int erase_stm50flw0x0x(struct flashchip *flash);
456int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
Ollie Lho761bf1b2004-03-20 16:46:10 +0000457#endif /* !__FLASH_H__ */