Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 1 | /* |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 2 | * This file is part of the flashrom project. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 3 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 4 | * Copyright (C) 2000 Silicon Integrated System Corporation |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 5 | * Copyright (C) 2005-2009 coresystems GmbH |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 6 | * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de> |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 7 | * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 8 | * Copyright (C) 2009 Kontron Modular Computers GmbH |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 9 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License as published by |
| 12 | * the Free Software Foundation; version 2 of the License. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 13 | * |
Uwe Hermann | d110764 | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * Contains the chipset specific flash enables. |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 26 | */ |
| 27 | |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 28 | #define _LARGEFILE64_SOURCE |
| 29 | |
Carl-Daniel Hailfinger | 831e8f4 | 2010-05-30 22:24:40 +0000 | [diff] [blame] | 30 | #include <unistd.h> |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 31 | #include <stdlib.h> |
Uwe Hermann | e8ba538 | 2009-05-22 11:37:27 +0000 | [diff] [blame] | 32 | #include <string.h> |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 33 | #include <sys/types.h> |
| 34 | #include <sys/stat.h> |
| 35 | #include <fcntl.h> |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 36 | #include "flash.h" |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 37 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 38 | #if defined(__i386__) || defined(__x86_64__) |
| 39 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 40 | static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name) |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 41 | { |
| 42 | uint8_t tmp; |
| 43 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 44 | /* |
| 45 | * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and |
| 46 | * 0xFFFE0000-0xFFFFFFFF ROM select enable. |
| 47 | */ |
Luc Verhaegen | 6b14175 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 48 | tmp = pci_read_byte(dev, 0x47); |
| 49 | tmp |= 0x46; |
| 50 | pci_write_byte(dev, 0x47, tmp); |
| 51 | |
| 52 | return 0; |
| 53 | } |
| 54 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 55 | static int enable_flash_sis85c496(struct pci_dev *dev, const char *name) |
| 56 | { |
| 57 | uint8_t tmp; |
| 58 | |
| 59 | tmp = pci_read_byte(dev, 0xd0); |
| 60 | tmp |= 0xf8; |
| 61 | pci_write_byte(dev, 0xd0, tmp); |
| 62 | |
| 63 | return 0; |
| 64 | } |
| 65 | |
| 66 | static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name) |
| 67 | { |
| 68 | uint8_t new, newer; |
| 69 | |
| 70 | /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */ |
| 71 | /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */ |
| 72 | new = pci_read_byte(dev, 0x40); |
| 73 | new &= (~0x04); /* No idea why we clear bit 2. */ |
| 74 | new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */ |
| 75 | pci_write_byte(dev, 0x40, new); |
| 76 | newer = pci_read_byte(dev, 0x40); |
| 77 | if (newer != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 78 | msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name); |
| 79 | msg_pinfo("Stuck at 0x%x\n", newer); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 80 | return -1; |
| 81 | } |
| 82 | return 0; |
| 83 | } |
| 84 | |
| 85 | static struct pci_dev *find_southbridge(uint16_t vendor, const char *name) |
| 86 | { |
| 87 | struct pci_dev *sbdev; |
| 88 | |
| 89 | sbdev = pci_dev_find_vendorclass(vendor, 0x0601); |
| 90 | if (!sbdev) |
| 91 | sbdev = pci_dev_find_vendorclass(vendor, 0x0680); |
| 92 | if (!sbdev) |
| 93 | sbdev = pci_dev_find_vendorclass(vendor, 0x0000); |
| 94 | if (!sbdev) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 95 | msg_perr("No southbridge found for %s!\n", name); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 96 | if (sbdev) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 97 | msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n", |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 98 | sbdev->vendor_id, sbdev->device_id, |
| 99 | sbdev->bus, sbdev->dev, sbdev->func); |
| 100 | return sbdev; |
| 101 | } |
| 102 | |
| 103 | static int enable_flash_sis501(struct pci_dev *dev, const char *name) |
| 104 | { |
| 105 | uint8_t tmp; |
| 106 | int ret = 0; |
| 107 | struct pci_dev *sbdev; |
| 108 | |
| 109 | sbdev = find_southbridge(dev->vendor_id, name); |
| 110 | if (!sbdev) |
| 111 | return -1; |
| 112 | |
| 113 | ret = enable_flash_sis_mapping(sbdev, name); |
| 114 | |
| 115 | tmp = sio_read(0x22, 0x80); |
| 116 | tmp &= (~0x20); |
| 117 | tmp |= 0x4; |
| 118 | sio_write(0x22, 0x80, tmp); |
| 119 | |
| 120 | tmp = sio_read(0x22, 0x70); |
| 121 | tmp &= (~0x20); |
| 122 | tmp |= 0x4; |
| 123 | sio_write(0x22, 0x70, tmp); |
| 124 | |
| 125 | return ret; |
| 126 | } |
| 127 | |
| 128 | static int enable_flash_sis5511(struct pci_dev *dev, const char *name) |
| 129 | { |
| 130 | uint8_t tmp; |
| 131 | int ret = 0; |
| 132 | struct pci_dev *sbdev; |
| 133 | |
| 134 | sbdev = find_southbridge(dev->vendor_id, name); |
| 135 | if (!sbdev) |
| 136 | return -1; |
| 137 | |
| 138 | ret = enable_flash_sis_mapping(sbdev, name); |
| 139 | |
| 140 | tmp = sio_read(0x22, 0x50); |
| 141 | tmp &= (~0x20); |
| 142 | tmp |= 0x4; |
| 143 | sio_write(0x22, 0x50, tmp); |
| 144 | |
| 145 | return ret; |
| 146 | } |
| 147 | |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 148 | static int enable_flash_sis530(struct pci_dev *dev, const char *name) |
| 149 | { |
| 150 | uint8_t new, newer; |
| 151 | int ret = 0; |
| 152 | struct pci_dev *sbdev; |
| 153 | |
| 154 | sbdev = find_southbridge(dev->vendor_id, name); |
| 155 | if (!sbdev) |
| 156 | return -1; |
| 157 | |
| 158 | ret = enable_flash_sis_mapping(sbdev, name); |
| 159 | |
| 160 | new = pci_read_byte(sbdev, 0x45); |
| 161 | new &= (~0x20); |
| 162 | new |= 0x4; |
| 163 | pci_write_byte(sbdev, 0x45, new); |
Luc Verhaegen | 9cce2f5 | 2010-01-10 15:01:08 +0000 | [diff] [blame] | 164 | newer = pci_read_byte(sbdev, 0x45); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 165 | if (newer != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 166 | msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name); |
| 167 | msg_pinfo("Stuck at 0x%x\n", newer); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 168 | ret = -1; |
| 169 | } |
| 170 | |
| 171 | return ret; |
| 172 | } |
| 173 | |
| 174 | static int enable_flash_sis540(struct pci_dev *dev, const char *name) |
| 175 | { |
| 176 | uint8_t new, newer; |
| 177 | int ret = 0; |
| 178 | struct pci_dev *sbdev; |
| 179 | |
| 180 | sbdev = find_southbridge(dev->vendor_id, name); |
| 181 | if (!sbdev) |
| 182 | return -1; |
| 183 | |
| 184 | ret = enable_flash_sis_mapping(sbdev, name); |
| 185 | |
| 186 | new = pci_read_byte(sbdev, 0x45); |
| 187 | new &= (~0x80); |
| 188 | new |= 0x40; |
| 189 | pci_write_byte(sbdev, 0x45, new); |
Luc Verhaegen | 9cce2f5 | 2010-01-10 15:01:08 +0000 | [diff] [blame] | 190 | newer = pci_read_byte(sbdev, 0x45); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 191 | if (newer != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 192 | msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name); |
| 193 | msg_pinfo("Stuck at 0x%x\n", newer); |
Carl-Daniel Hailfinger | 9f46cfc | 2009-11-15 17:13:29 +0000 | [diff] [blame] | 194 | ret = -1; |
| 195 | } |
| 196 | |
| 197 | return ret; |
| 198 | } |
| 199 | |
Uwe Hermann | 987942d | 2006-11-07 11:16:21 +0000 | [diff] [blame] | 200 | /* Datasheet: |
| 201 | * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4) |
| 202 | * - URL: http://www.intel.com/design/intarch/datashts/290562.htm |
| 203 | * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf |
| 204 | * - Order Number: 290562-001 |
| 205 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 206 | static int enable_flash_piix4(struct pci_dev *dev, const char *name) |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 207 | { |
| 208 | uint16_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 209 | uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */ |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 210 | |
Maciej Pijanka | a661e15 | 2009-12-08 17:26:24 +0000 | [diff] [blame] | 211 | buses_supported = CHIP_BUSTYPE_PARALLEL; |
| 212 | |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 213 | old = pci_read_word(dev, xbcs); |
| 214 | |
| 215 | /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 216 | * FFF00000-FFF7FFFF are forwarded to ISA). |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 217 | * Note: This bit is reserved on PIIX/PIIX3/MPIIX. |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 218 | * Set bit 7: Extended BIOS Enable (PCI master accesses to |
| 219 | * FFF80000-FFFDFFFF are forwarded to ISA). |
| 220 | * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to |
| 221 | * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top |
| 222 | * of 1 Mbyte, or the aliases at the top of 4 Gbyte |
| 223 | * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#. |
| 224 | * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA. |
| 225 | * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable). |
| 226 | */ |
Uwe Hermann | c556d32 | 2008-10-28 11:50:05 +0000 | [diff] [blame] | 227 | if (dev->device_id == 0x122e || dev->device_id == 0x7000 |
| 228 | || dev->device_id == 0x1234) |
| 229 | new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */ |
Uwe Hermann | 8720345 | 2008-10-26 18:40:42 +0000 | [diff] [blame] | 230 | else |
| 231 | new = old | 0x02c4; |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 232 | |
| 233 | if (new == old) |
| 234 | return 0; |
| 235 | |
| 236 | pci_write_word(dev, xbcs, new); |
| 237 | |
| 238 | if (pci_read_word(dev, xbcs) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 239 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name); |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 240 | return -1; |
| 241 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 242 | |
Uwe Hermann | ea2c66d | 2006-11-05 18:26:08 +0000 | [diff] [blame] | 243 | return 0; |
| 244 | } |
| 245 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 246 | /* |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 247 | * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet" |
| 248 | * http://download.intel.com/design/chipsets/datashts/30701303.pdf |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 249 | */ |
| 250 | static int enable_flash_ich(struct pci_dev *dev, const char *name, |
| 251 | int bios_cntl) |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 252 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 253 | uint8_t old, new; |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 254 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 255 | /* |
| 256 | * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 257 | * just treating it as 8 bit wide seems to work fine in practice. |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 258 | */ |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 259 | old = pci_read_byte(dev, bios_cntl); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 260 | |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 261 | msg_pdbg("\nBIOS Lock Enable: %sabled, ", |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 262 | (old & (1 << 1)) ? "en" : "dis"); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 263 | msg_pdbg("BIOS Write Enable: %sabled, ", |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 264 | (old & (1 << 0)) ? "en" : "dis"); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 265 | msg_pdbg("BIOS_CNTL is 0x%x\n", old); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 266 | |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 267 | new = old | 1; |
| 268 | |
| 269 | if (new == old) |
| 270 | return 0; |
| 271 | |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 272 | pci_write_byte(dev, bios_cntl, new); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 273 | |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 274 | if (pci_read_byte(dev, bios_cntl) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 275 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name); |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 276 | return -1; |
| 277 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 278 | |
Ronald G. Minnich | 6a96741 | 2004-09-28 20:09:06 +0000 | [diff] [blame] | 279 | return 0; |
| 280 | } |
| 281 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 282 | static int enable_flash_ich_4e(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 283 | { |
Carl-Daniel Hailfinger | 4c7ea38 | 2009-08-10 23:30:45 +0000 | [diff] [blame] | 284 | /* |
| 285 | * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and |
| 286 | * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and |
| 287 | * FB_DEC_EN2. |
| 288 | */ |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 289 | return enable_flash_ich(dev, name, 0x4e); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 292 | static int enable_flash_ich_dc(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 293 | { |
Carl-Daniel Hailfinger | 4c7ea38 | 2009-08-10 23:30:45 +0000 | [diff] [blame] | 294 | uint32_t fwh_conf; |
| 295 | int i; |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 296 | char *idsel = NULL; |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 297 | int tmp; |
| 298 | int max_decode_fwh_idsel = 0; |
| 299 | int max_decode_fwh_decode = 0; |
| 300 | int contiguous = 1; |
Carl-Daniel Hailfinger | 4c7ea38 | 2009-08-10 23:30:45 +0000 | [diff] [blame] | 301 | |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 302 | if (programmer_param) |
| 303 | idsel = strstr(programmer_param, "fwh_idsel="); |
| 304 | |
| 305 | if (idsel) { |
| 306 | idsel += strlen("fwh_idsel="); |
| 307 | fwh_conf = (uint32_t)strtoul(idsel, NULL, 0); |
| 308 | |
| 309 | /* FIXME: Need to undo this on shutdown. */ |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 310 | msg_pinfo("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf); |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 311 | pci_write_long(dev, 0xd0, fwh_conf); |
| 312 | pci_write_word(dev, 0xd4, fwh_conf); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 313 | /* FIXME: Decode settings are not changed. */ |
Carl-Daniel Hailfinger | 4449868 | 2009-08-13 23:23:37 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 316 | /* Ignore all legacy ranges below 1 MB. |
| 317 | * We currently only support flashing the chip which responds to |
| 318 | * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations |
| 319 | * have to be adjusted. |
| 320 | */ |
| 321 | /* FWH_SEL1 */ |
| 322 | fwh_conf = pci_read_long(dev, 0xd0); |
| 323 | for (i = 7; i >= 0; i--) { |
| 324 | tmp = (fwh_conf >> (i * 4)) & 0xf; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 325 | msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x", |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 326 | (0x1ff8 + i) * 0x80000, |
| 327 | (0x1ff0 + i) * 0x80000, |
| 328 | tmp); |
| 329 | if ((tmp == 0) && contiguous) { |
| 330 | max_decode_fwh_idsel = (8 - i) * 0x80000; |
| 331 | } else { |
| 332 | contiguous = 0; |
| 333 | } |
| 334 | } |
| 335 | /* FWH_SEL2 */ |
| 336 | fwh_conf = pci_read_word(dev, 0xd4); |
| 337 | for (i = 3; i >= 0; i--) { |
| 338 | tmp = (fwh_conf >> (i * 4)) & 0xf; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 339 | msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x", |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 340 | (0xff4 + i) * 0x100000, |
| 341 | (0xff0 + i) * 0x100000, |
| 342 | tmp); |
| 343 | if ((tmp == 0) && contiguous) { |
| 344 | max_decode_fwh_idsel = (8 - i) * 0x100000; |
| 345 | } else { |
| 346 | contiguous = 0; |
| 347 | } |
| 348 | } |
| 349 | contiguous = 1; |
| 350 | /* FWH_DEC_EN1 */ |
| 351 | fwh_conf = pci_read_word(dev, 0xd8); |
| 352 | for (i = 7; i >= 0; i--) { |
| 353 | tmp = (fwh_conf >> (i + 0x8)) & 0x1; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 354 | msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled", |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 355 | (0x1ff8 + i) * 0x80000, |
| 356 | (0x1ff0 + i) * 0x80000, |
| 357 | tmp ? "en" : "dis"); |
Michael Karcher | 9678539 | 2010-01-03 15:09:17 +0000 | [diff] [blame] | 358 | if ((tmp == 1) && contiguous) { |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 359 | max_decode_fwh_decode = (8 - i) * 0x80000; |
| 360 | } else { |
| 361 | contiguous = 0; |
| 362 | } |
| 363 | } |
| 364 | for (i = 3; i >= 0; i--) { |
| 365 | tmp = (fwh_conf >> i) & 0x1; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 366 | msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled", |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 367 | (0xff4 + i) * 0x100000, |
| 368 | (0xff0 + i) * 0x100000, |
| 369 | tmp ? "en" : "dis"); |
Michael Karcher | 9678539 | 2010-01-03 15:09:17 +0000 | [diff] [blame] | 370 | if ((tmp == 1) && contiguous) { |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 371 | max_decode_fwh_decode = (8 - i) * 0x100000; |
| 372 | } else { |
| 373 | contiguous = 0; |
| 374 | } |
| 375 | } |
| 376 | max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 377 | msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh); |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 378 | |
| 379 | /* If we're called by enable_flash_ich_dc_spi, it will override |
| 380 | * buses_supported anyway. |
| 381 | */ |
| 382 | buses_supported = CHIP_BUSTYPE_FWH; |
Stefan Reinauer | eb36647 | 2006-09-06 15:48:48 +0000 | [diff] [blame] | 383 | return enable_flash_ich(dev, name, 0xdc); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 384 | } |
| 385 | |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 386 | static int enable_flash_poulsbo(struct pci_dev *dev, const char *name) |
| 387 | { |
| 388 | uint16_t old, new; |
| 389 | int err; |
| 390 | |
| 391 | if ((err = enable_flash_ich(dev, name, 0xd8)) != 0) |
| 392 | return err; |
| 393 | |
| 394 | old = pci_read_byte(dev, 0xd9); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 395 | msg_pdbg("BIOS Prefetch Enable: %sabled, ", |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 396 | (old & 1) ? "en" : "dis"); |
| 397 | new = old & ~1; |
| 398 | |
| 399 | if (new != old) |
| 400 | pci_write_byte(dev, 0xd9, new); |
| 401 | |
| 402 | return 0; |
| 403 | } |
| 404 | |
| 405 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 406 | #define ICH_STRAP_RSVD 0x00 |
| 407 | #define ICH_STRAP_SPI 0x01 |
| 408 | #define ICH_STRAP_PCI 0x02 |
| 409 | #define ICH_STRAP_LPC 0x03 |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 410 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 411 | static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name) |
| 412 | { |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 413 | uint32_t mmio_base; |
| 414 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 415 | /* Do we really need no write enable? */ |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 416 | mmio_base = (pci_read_long(dev, 0xbc)) << 8; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 417 | msg_pdbg("MMIO base at = 0x%x\n", mmio_base); |
Stefan Reinauer | 0593f21 | 2009-01-26 01:10:48 +0000 | [diff] [blame] | 418 | spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70); |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 419 | |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 420 | msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 421 | mmio_readw(spibar + 0x6c)); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 422 | |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 423 | /* Not sure if it speaks all these bus protocols. */ |
| 424 | buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 425 | spi_controller = SPI_CONTROLLER_VIA; |
Rudolf Marek | 0c2029f | 2009-02-01 18:40:50 +0000 | [diff] [blame] | 426 | ich_init_opcodes(); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 427 | |
Rudolf Marek | 3fdbccf | 2008-06-30 21:38:30 +0000 | [diff] [blame] | 428 | return 0; |
| 429 | } |
| 430 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 431 | static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name, |
| 432 | int ich_generation) |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 433 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 434 | int ret, i; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 435 | uint8_t old, new, bbs, buc; |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 436 | uint16_t spibar_offset, tmp2; |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 437 | uint32_t tmp, gcs; |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 438 | void *rcrb; |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 439 | //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line |
| 440 | //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" }; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 441 | static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" }; |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 442 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 443 | /* Enable Flash Writes */ |
| 444 | ret = enable_flash_ich_dc(dev, name); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 445 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 446 | /* Get physical address of Root Complex Register Block */ |
| 447 | tmp = pci_read_long(dev, 0xf0) & 0xffffc000; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 448 | msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 449 | |
| 450 | /* Map RCBA to virtual memory */ |
Stefan Reinauer | 0593f21 | 2009-01-26 01:10:48 +0000 | [diff] [blame] | 451 | rcrb = physmap("ICH RCRB", tmp, 0x4000); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 452 | |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 453 | gcs = mmio_readl(rcrb + 0x3410); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 454 | msg_pdbg("GCS = 0x%x: ", gcs); |
| 455 | msg_pdbg("BIOS Interface Lock-Down: %sabled, ", |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 456 | (gcs & 0x1) ? "en" : "dis"); |
| 457 | bbs = (gcs >> 10) & 0x3; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 458 | msg_pdbg("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 459 | |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 460 | buc = mmio_readb(rcrb + 0x3414); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 461 | msg_pdbg("Top Swap : %s\n", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 462 | (buc & 1) ? "enabled (A16 inverted)" : "not enabled"); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 463 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 464 | /* It seems the ICH7 does not support SPI and LPC chips at the same |
| 465 | * time. At least not with our current code. So we prevent searching |
| 466 | * on ICH7 when the southbridge is strapped to LPC |
| 467 | */ |
| 468 | |
| 469 | if (ich_generation == 7 && bbs == ICH_STRAP_LPC) { |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 470 | buses_supported = CHIP_BUSTYPE_FWH; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 471 | /* No further SPI initialization required */ |
| 472 | return ret; |
| 473 | } |
| 474 | |
| 475 | switch (ich_generation) { |
| 476 | case 7: |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 477 | buses_supported = CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 478 | spi_controller = SPI_CONTROLLER_ICH7; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 479 | spibar_offset = 0x3020; |
| 480 | break; |
| 481 | case 8: |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 482 | buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 483 | spi_controller = SPI_CONTROLLER_ICH9; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 484 | spibar_offset = 0x3020; |
| 485 | break; |
| 486 | case 9: |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 487 | case 10: |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 488 | default: /* Future version might behave the same */ |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 489 | buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 490 | spi_controller = SPI_CONTROLLER_ICH9; |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 491 | spibar_offset = 0x3800; |
| 492 | break; |
| 493 | } |
| 494 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 495 | /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */ |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 496 | msg_pdbg("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 497 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 498 | /* Assign Virtual Address */ |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 499 | spibar = rcrb + spibar_offset; |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 500 | |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 501 | switch (spi_controller) { |
| 502 | case SPI_CONTROLLER_ICH7: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 503 | msg_pdbg("0x00: 0x%04x (SPIS)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 504 | mmio_readw(spibar + 0)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 505 | msg_pdbg("0x02: 0x%04x (SPIC)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 506 | mmio_readw(spibar + 2)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 507 | msg_pdbg("0x04: 0x%08x (SPIA)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 508 | mmio_readl(spibar + 4)); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 509 | for (i = 0; i < 8; i++) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 510 | int offs; |
| 511 | offs = 8 + (i * 8); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 512 | msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs, |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 513 | mmio_readl(spibar + offs), i); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 514 | msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4, |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 515 | mmio_readl(spibar + offs + 4), i); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 516 | } |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 517 | ichspi_bbar = mmio_readl(spibar + 0x50); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 518 | msg_pdbg("0x50: 0x%08x (BBAR)\n", |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 519 | ichspi_bbar); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 520 | msg_pdbg("0x54: 0x%04x (PREOP)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 521 | mmio_readw(spibar + 0x54)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 522 | msg_pdbg("0x56: 0x%04x (OPTYPE)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 523 | mmio_readw(spibar + 0x56)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 524 | msg_pdbg("0x58: 0x%08x (OPMENU)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 525 | mmio_readl(spibar + 0x58)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 526 | msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 527 | mmio_readl(spibar + 0x5c)); |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 528 | for (i = 0; i < 4; i++) { |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 529 | int offs; |
| 530 | offs = 0x60 + (i * 4); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 531 | msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs, |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 532 | mmio_readl(spibar + offs), i); |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 533 | } |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 534 | msg_pdbg("\n"); |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 535 | if (mmio_readw(spibar) & (1 << 15)) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 536 | msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n"); |
FENG yu ning | c05a295 | 2008-12-08 18:16:58 +0000 | [diff] [blame] | 537 | ichspi_lock = 1; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 538 | } |
FENG yu ning | f041e9b | 2008-12-15 02:32:11 +0000 | [diff] [blame] | 539 | ich_init_opcodes(); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 540 | break; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 541 | case SPI_CONTROLLER_ICH9: |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 542 | tmp2 = mmio_readw(spibar + 4); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 543 | msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2); |
| 544 | msg_pdbg("FLOCKDN %i, ", (tmp2 >> 15 & 1)); |
| 545 | msg_pdbg("FDV %i, ", (tmp2 >> 14) & 1); |
| 546 | msg_pdbg("FDOPSS %i, ", (tmp2 >> 13) & 1); |
| 547 | msg_pdbg("SCIP %i, ", (tmp2 >> 5) & 1); |
| 548 | msg_pdbg("BERASE %i, ", (tmp2 >> 3) & 3); |
| 549 | msg_pdbg("AEL %i, ", (tmp2 >> 2) & 1); |
| 550 | msg_pdbg("FCERR %i, ", (tmp2 >> 1) & 1); |
| 551 | msg_pdbg("FDONE %i\n", (tmp2 >> 0) & 1); |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 552 | |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 553 | tmp = mmio_readl(spibar + 0x50); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 554 | msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp); |
| 555 | msg_pdbg("BMWAG %i, ", (tmp >> 24) & 0xff); |
| 556 | msg_pdbg("BMRAG %i, ", (tmp >> 16) & 0xff); |
| 557 | msg_pdbg("BRWA %i, ", (tmp >> 8) & 0xff); |
| 558 | msg_pdbg("BRRA %i\n", (tmp >> 0) & 0xff); |
Carl-Daniel Hailfinger | d3b0e39 | 2008-11-03 00:20:22 +0000 | [diff] [blame] | 559 | |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 560 | msg_pdbg("0x54: 0x%08x (FREG0)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 561 | mmio_readl(spibar + 0x54)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 562 | msg_pdbg("0x58: 0x%08x (FREG1)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 563 | mmio_readl(spibar + 0x58)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 564 | msg_pdbg("0x5C: 0x%08x (FREG2)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 565 | mmio_readl(spibar + 0x5C)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 566 | msg_pdbg("0x60: 0x%08x (FREG3)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 567 | mmio_readl(spibar + 0x60)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 568 | msg_pdbg("0x64: 0x%08x (FREG4)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 569 | mmio_readl(spibar + 0x64)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 570 | msg_pdbg("0x74: 0x%08x (PR0)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 571 | mmio_readl(spibar + 0x74)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 572 | msg_pdbg("0x78: 0x%08x (PR1)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 573 | mmio_readl(spibar + 0x78)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 574 | msg_pdbg("0x7C: 0x%08x (PR2)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 575 | mmio_readl(spibar + 0x7C)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 576 | msg_pdbg("0x80: 0x%08x (PR3)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 577 | mmio_readl(spibar + 0x80)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 578 | msg_pdbg("0x84: 0x%08x (PR4)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 579 | mmio_readl(spibar + 0x84)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 580 | msg_pdbg("0x90: 0x%08x (SSFS, SSFC)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 581 | mmio_readl(spibar + 0x90)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 582 | msg_pdbg("0x94: 0x%04x (PREOP)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 583 | mmio_readw(spibar + 0x94)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 584 | msg_pdbg("0x96: 0x%04x (OPTYPE)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 585 | mmio_readw(spibar + 0x96)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 586 | msg_pdbg("0x98: 0x%08x (OPMENU)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 587 | mmio_readl(spibar + 0x98)); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 588 | msg_pdbg("0x9C: 0x%08x (OPMENU+4)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 589 | mmio_readl(spibar + 0x9C)); |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 590 | ichspi_bbar = mmio_readl(spibar + 0xA0); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 591 | msg_pdbg("0xA0: 0x%08x (BBAR)\n", |
Carl-Daniel Hailfinger | 80f3d05 | 2010-05-28 15:53:08 +0000 | [diff] [blame] | 592 | ichspi_bbar); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 593 | msg_pdbg("0xB0: 0x%08x (FDOC)\n", |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 594 | mmio_readl(spibar + 0xB0)); |
FENG yu ning | 37179b8 | 2009-01-18 06:39:32 +0000 | [diff] [blame] | 595 | if (tmp2 & (1 << 15)) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 596 | msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n"); |
FENG yu ning | 37179b8 | 2009-01-18 06:39:32 +0000 | [diff] [blame] | 597 | ichspi_lock = 1; |
| 598 | } |
Peter Stuge | e8a3e4c | 2008-12-22 14:12:08 +0000 | [diff] [blame] | 599 | ich_init_opcodes(); |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 600 | break; |
| 601 | default: |
| 602 | /* Nothing */ |
| 603 | break; |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 604 | } |
| 605 | |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 606 | old = pci_read_byte(dev, 0xdc); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 607 | msg_pdbg("SPI Read Configuration: "); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 608 | new = (old >> 2) & 0x3; |
| 609 | switch (new) { |
| 610 | case 0: |
| 611 | case 1: |
| 612 | case 2: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 613 | msg_pdbg("prefetching %sabled, caching %sabled, ", |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 614 | (new & 0x2) ? "en" : "dis", |
| 615 | (new & 0x1) ? "dis" : "en"); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 616 | break; |
| 617 | default: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 618 | msg_pdbg("invalid prefetching/caching settings, "); |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 619 | break; |
| 620 | } |
Carl-Daniel Hailfinger | 67f9ea3 | 2008-03-14 17:20:59 +0000 | [diff] [blame] | 621 | |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 622 | return ret; |
| 623 | } |
Stefan Reinauer | a9424d5 | 2008-06-27 16:28:34 +0000 | [diff] [blame] | 624 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 625 | static int enable_flash_ich7(struct pci_dev *dev, const char *name) |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 626 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 627 | return enable_flash_ich_dc_spi(dev, name, 7); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 630 | static int enable_flash_ich8(struct pci_dev *dev, const char *name) |
| 631 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 632 | return enable_flash_ich_dc_spi(dev, name, 8); |
Carl-Daniel Hailfinger | 1b18b3c | 2008-05-16 14:39:39 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 635 | static int enable_flash_ich9(struct pci_dev *dev, const char *name) |
| 636 | { |
Stefan Reinauer | 2cb94e1 | 2008-06-30 23:45:22 +0000 | [diff] [blame] | 637 | return enable_flash_ich_dc_spi(dev, name, 9); |
Carl-Daniel Hailfinger | 6dc1d3b | 2008-05-14 14:51:22 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Carl-Daniel Hailfinger | 28ec74b | 2008-10-10 20:54:41 +0000 | [diff] [blame] | 640 | static int enable_flash_ich10(struct pci_dev *dev, const char *name) |
| 641 | { |
| 642 | return enable_flash_ich_dc_spi(dev, name, 10); |
| 643 | } |
| 644 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 645 | static int enable_flash_vt823x(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 646 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 647 | uint8_t val; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 648 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 649 | /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */ |
Bari Ari | 9477c4e | 2008-04-29 13:46:38 +0000 | [diff] [blame] | 650 | pci_write_byte(dev, 0x41, 0x7f); |
| 651 | |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 652 | /* ROM write enable */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 653 | val = pci_read_byte(dev, 0x40); |
| 654 | val |= 0x10; |
| 655 | pci_write_byte(dev, 0x40, val); |
| 656 | |
| 657 | if (pci_read_byte(dev, 0x40) != val) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 658 | msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n", |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 659 | name); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 660 | return -1; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 661 | } |
Luc Verhaegen | 6382b44 | 2007-03-02 22:16:38 +0000 | [diff] [blame] | 662 | |
Luc Verhaegen | 73d2119 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 663 | if (dev->device_id == 0x3227) { /* VT8237R */ |
| 664 | /* All memory cycles, not just ROM ones, go to LPC. */ |
| 665 | val = pci_read_byte(dev, 0x59); |
| 666 | val &= ~0x80; |
| 667 | pci_write_byte(dev, 0x59, val); |
| 668 | } |
| 669 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 670 | return 0; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 671 | } |
| 672 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 673 | static int enable_flash_cs5530(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 674 | { |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 675 | uint8_t reg8; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 676 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 677 | #define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */ |
| 678 | #define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */ |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 679 | #define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */ |
| 680 | #define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 681 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 682 | #define LOWER_ROM_ADDRESS_RANGE (1 << 0) |
| 683 | #define ROM_WRITE_ENABLE (1 << 1) |
| 684 | #define UPPER_ROM_ADDRESS_RANGE (1 << 2) |
| 685 | #define BIOS_ROM_POSITIVE_DECODE (1 << 5) |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 686 | #define CS5530_ISA_MASTER (1 << 7) |
| 687 | #define CS5530_ENABLE_SA2320 (1 << 2) |
| 688 | #define CS5530_ENABLE_SA20 (1 << 6) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 689 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 690 | buses_supported = CHIP_BUSTYPE_PARALLEL; |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 691 | /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and |
| 692 | * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB. |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 693 | * FIXME: Should we really touch the low mapping below 1 MB? Flashrom |
| 694 | * ignores that region completely. |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 695 | * Make the configured ROM areas writable. |
| 696 | */ |
| 697 | reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG); |
| 698 | reg8 |= LOWER_ROM_ADDRESS_RANGE; |
| 699 | reg8 |= UPPER_ROM_ADDRESS_RANGE; |
| 700 | reg8 |= ROM_WRITE_ENABLE; |
| 701 | pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 702 | |
Uwe Hermann | f4a673b | 2007-06-06 21:35:45 +0000 | [diff] [blame] | 703 | /* Set positive decode on ROM. */ |
| 704 | reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2); |
| 705 | reg8 |= BIOS_ROM_POSITIVE_DECODE; |
| 706 | pci_write_byte(dev, DECODE_CONTROL_REG2, reg8); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 707 | |
Carl-Daniel Hailfinger | 2a9e245 | 2009-12-17 15:20:01 +0000 | [diff] [blame] | 708 | reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG); |
| 709 | if (reg8 & CS5530_ISA_MASTER) { |
| 710 | /* We have A0-A23 available. */ |
| 711 | max_rom_decode.parallel = 16 * 1024 * 1024; |
| 712 | } else { |
| 713 | reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG); |
| 714 | if (reg8 & CS5530_ENABLE_SA2320) { |
| 715 | /* We have A0-19, A20-A23 available. */ |
| 716 | max_rom_decode.parallel = 16 * 1024 * 1024; |
| 717 | } else if (reg8 & CS5530_ENABLE_SA20) { |
| 718 | /* We have A0-19, A20 available. */ |
| 719 | max_rom_decode.parallel = 2 * 1024 * 1024; |
| 720 | } else { |
| 721 | /* A20 and above are not active. */ |
| 722 | max_rom_decode.parallel = 1024 * 1024; |
| 723 | } |
| 724 | } |
| 725 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 726 | return 0; |
| 727 | } |
| 728 | |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 729 | /** |
| 730 | * Geode systems write protect the BIOS via RCONFs (cache settings similar |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 731 | * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22. |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 732 | * |
| 733 | * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL. |
| 734 | * To enable write to NOR Boot flash for the benefit of systems that have such |
| 735 | * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select). |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 736 | */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 737 | static int enable_flash_cs5536(struct pci_dev *dev, const char *name) |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 738 | { |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 739 | #define MSR_RCONF_DEFAULT 0x1808 |
| 740 | #define MSR_NORF_CTL 0x51400018 |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 741 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 742 | msr_t msr; |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 743 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 744 | /* Geode only has a single core */ |
| 745 | if (setup_cpu_msr(0)) |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 746 | return -1; |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 747 | |
| 748 | msr = rdmsr(MSR_RCONF_DEFAULT); |
| 749 | if ((msr.hi >> 24) != 0x22) { |
| 750 | msr.hi &= 0xfbffffff; |
| 751 | wrmsr(MSR_RCONF_DEFAULT, msr); |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 752 | } |
Mart Raudsepp | e1344da | 2008-02-08 10:10:57 +0000 | [diff] [blame] | 753 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 754 | msr = rdmsr(MSR_NORF_CTL); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 755 | /* Raise WE_CS3 bit. */ |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 756 | msr.lo |= 0x08; |
| 757 | wrmsr(MSR_NORF_CTL, msr); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 758 | |
Stefan Reinauer | 8fa6481 | 2009-08-12 09:27:45 +0000 | [diff] [blame] | 759 | cleanup_cpu_msr(); |
Mart Raudsepp | 0514a5f | 2008-02-08 09:59:58 +0000 | [diff] [blame] | 760 | |
Uwe Hermann | 394131e | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 761 | #undef MSR_RCONF_DEFAULT |
| 762 | #undef MSR_NORF_CTL |
Lane Brooks | d54958a | 2007-11-13 16:45:22 +0000 | [diff] [blame] | 763 | return 0; |
| 764 | } |
| 765 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 766 | static int enable_flash_sc1100(struct pci_dev *dev, const char *name) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 767 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 768 | uint8_t new; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 769 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 770 | pci_write_byte(dev, 0x52, 0xee); |
| 771 | |
| 772 | new = pci_read_byte(dev, 0x52); |
| 773 | |
| 774 | if (new != 0xee) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 775 | msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 776 | return -1; |
| 777 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 778 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 779 | return 0; |
| 780 | } |
| 781 | |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 782 | /* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */ |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 783 | static int enable_flash_amd8111(struct pci_dev *dev, const char *name) |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 784 | { |
Ollie Lho | 184a404 | 2005-11-26 21:55:36 +0000 | [diff] [blame] | 785 | uint8_t old, new; |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 786 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 787 | /* Enable decoding at 0xffb00000 to 0xffffffff. */ |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 788 | old = pci_read_byte(dev, 0x43); |
Ollie Lho | d11f361 | 2004-12-07 17:19:04 +0000 | [diff] [blame] | 789 | new = old | 0xC0; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 790 | if (new != old) { |
| 791 | pci_write_byte(dev, 0x43, new); |
| 792 | if (pci_read_byte(dev, 0x43) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 793 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 794 | } |
| 795 | } |
| 796 | |
Uwe Hermann | 190f849 | 2008-10-25 18:03:50 +0000 | [diff] [blame] | 797 | /* Enable 'ROM write' bit. */ |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 798 | old = pci_read_byte(dev, 0x40); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 799 | new = old | 0x01; |
| 800 | if (new == old) |
| 801 | return 0; |
| 802 | pci_write_byte(dev, 0x40, new); |
| 803 | |
| 804 | if (pci_read_byte(dev, 0x40) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 805 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name); |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 806 | return -1; |
| 807 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 808 | |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 809 | return 0; |
| 810 | } |
| 811 | |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 812 | static int enable_flash_sb600(struct pci_dev *dev, const char *name) |
| 813 | { |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 814 | uint32_t tmp, prot; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 815 | uint8_t reg; |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 816 | struct pci_dev *smbus_dev; |
| 817 | int has_spi = 1; |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 818 | |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 819 | /* Clear ROM protect 0-3. */ |
| 820 | for (reg = 0x50; reg < 0x60; reg += 4) { |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 821 | prot = pci_read_long(dev, reg); |
| 822 | /* No protection flags for this region?*/ |
| 823 | if ((prot & 0x3) == 0) |
| 824 | continue; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 825 | msg_pinfo("SB600 %s%sprotected from %u to %u\n", |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 826 | (prot & 0x1) ? "write " : "", |
| 827 | (prot & 0x2) ? "read " : "", |
| 828 | (prot & 0xfffffc00), |
| 829 | (prot & 0xfffffc00) + ((prot & 0x3ff) << 8)); |
| 830 | prot &= 0xfffffffc; |
| 831 | pci_write_byte(dev, reg, prot); |
| 832 | prot = pci_read_long(dev, reg); |
Carl-Daniel Hailfinger | 9bb88ac | 2009-05-06 13:51:44 +0000 | [diff] [blame] | 833 | if (prot & 0x3) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 834 | msg_perr("SB600 %s%sunprotect failed from %u to %u\n", |
Carl-Daniel Hailfinger | 9bb88ac | 2009-05-06 13:51:44 +0000 | [diff] [blame] | 835 | (prot & 0x1) ? "write " : "", |
| 836 | (prot & 0x2) ? "read " : "", |
| 837 | (prot & 0xfffffc00), |
| 838 | (prot & 0xfffffc00) + ((prot & 0x3ff) << 8)); |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 841 | /* Read SPI_BaseAddr */ |
| 842 | tmp = pci_read_long(dev, 0xa0); |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 843 | tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */ |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 844 | msg_pdbg("SPI base address is at 0x%x\n", tmp); |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 845 | |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 846 | /* If the BAR has address 0, it is unlikely SPI is used. */ |
| 847 | if (!tmp) |
| 848 | has_spi = 0; |
| 849 | |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 850 | if (has_spi) { |
| 851 | /* Physical memory has to be mapped at page (4k) boundaries. */ |
| 852 | sb600_spibar = physmap("SB600 SPI registers", tmp & 0xfffff000, |
| 853 | 0x1000); |
| 854 | /* The low bits of the SPI base address are used as offset into |
| 855 | * the mapped page. |
| 856 | */ |
| 857 | sb600_spibar += tmp & 0xfff; |
| 858 | |
| 859 | tmp = pci_read_long(dev, 0xa0); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 860 | msg_pdbg("AltSpiCSEnable=%i, SpiRomEnable=%i, " |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 861 | "AbortEnable=%i\n", tmp & 0x1, (tmp & 0x2) >> 1, |
| 862 | (tmp & 0x4) >> 2); |
| 863 | tmp = (pci_read_byte(dev, 0xba) & 0x4) >> 2; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 864 | msg_pdbg("PrefetchEnSPIFromIMC=%i, ", tmp); |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 865 | |
| 866 | tmp = pci_read_byte(dev, 0xbb); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 867 | msg_pdbg("PrefetchEnSPIFromHost=%i, SpiOpEnInLpcMode=%i\n", |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 868 | tmp & 0x1, (tmp & 0x20) >> 5); |
| 869 | tmp = mmio_readl(sb600_spibar); |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 870 | msg_pdbg("SpiArbEnable=%i, SpiAccessMacRomEn=%i, " |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 871 | "SpiHostAccessRomEn=%i, ArbWaitCount=%i, " |
| 872 | "SpiBridgeDisable=%i, DropOneClkOnRd=%i\n", |
| 873 | (tmp >> 19) & 0x1, (tmp >> 22) & 0x1, |
| 874 | (tmp >> 23) & 0x1, (tmp >> 24) & 0x7, |
| 875 | (tmp >> 27) & 0x1, (tmp >> 28) & 0x1); |
| 876 | } |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 877 | |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 878 | /* Look for the SMBus device. */ |
| 879 | smbus_dev = pci_dev_find(0x1002, 0x4385); |
| 880 | |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 881 | if (has_spi && !smbus_dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 882 | msg_perr("ERROR: SMBus device not found. Not enabling SPI.\n"); |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 883 | has_spi = 0; |
Carl-Daniel Hailfinger | f8555e2 | 2009-07-23 01:36:08 +0000 | [diff] [blame] | 884 | } |
| 885 | if (has_spi) { |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 886 | /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */ |
| 887 | /* GPIO11/SPI_DO and GPIO12/SPI_DI status */ |
| 888 | reg = pci_read_byte(smbus_dev, 0xAB); |
| 889 | reg &= 0xC0; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 890 | msg_pdbg("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO"); |
| 891 | msg_pdbg("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI"); |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 892 | if (reg != 0x00) |
| 893 | has_spi = 0; |
| 894 | /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */ |
| 895 | reg = pci_read_byte(smbus_dev, 0x83); |
| 896 | reg &= 0xC0; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 897 | msg_pdbg("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD"); |
| 898 | msg_pdbg("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 899 | /* SPI_HOLD is not used on all boards, filter it out. */ |
| 900 | if ((reg & 0x80) != 0x00) |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 901 | has_spi = 0; |
| 902 | /* GPIO47/SPI_CLK status */ |
| 903 | reg = pci_read_byte(smbus_dev, 0xA7); |
| 904 | reg &= 0x40; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 905 | msg_pdbg("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK"); |
Carl-Daniel Hailfinger | dbfa029 | 2009-05-10 14:11:07 +0000 | [diff] [blame] | 906 | if (reg != 0x00) |
| 907 | has_spi = 0; |
| 908 | } |
| 909 | |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 910 | buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH; |
| 911 | if (has_spi) { |
| 912 | buses_supported |= CHIP_BUSTYPE_SPI; |
Carl-Daniel Hailfinger | 1dfe0ff | 2009-05-31 17:57:34 +0000 | [diff] [blame] | 913 | spi_controller = SPI_CONTROLLER_SB600; |
Carl-Daniel Hailfinger | b22918c | 2009-06-01 02:08:58 +0000 | [diff] [blame] | 914 | } |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 915 | |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 916 | /* Read ROM strap override register. */ |
| 917 | OUTB(0x8f, 0xcd6); |
| 918 | reg = INB(0xcd7); |
| 919 | reg &= 0x0e; |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 920 | msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not "); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 921 | if (reg & 0x02) { |
| 922 | switch ((reg & 0x0c) >> 2) { |
| 923 | case 0x00: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 924 | msg_pdbg(": LPC"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 925 | break; |
| 926 | case 0x01: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 927 | msg_pdbg(": PCI"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 928 | break; |
| 929 | case 0x02: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 930 | msg_pdbg(": FWH"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 931 | break; |
| 932 | case 0x03: |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 933 | msg_pdbg(": SPI"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 934 | break; |
| 935 | } |
| 936 | } |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 937 | msg_pdbg("\n"); |
Carl-Daniel Hailfinger | 9862251 | 2009-05-15 23:36:23 +0000 | [diff] [blame] | 938 | |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 939 | /* Force enable SPI ROM in SB600 PM register. |
| 940 | * If we enable SPI ROM here, we have to disable it after we leave. |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 941 | * But how can we know which ROM we are going to handle? So we have |
| 942 | * to trade off. We only access LPC ROM if we boot via LPC ROM. And |
Carl-Daniel Hailfinger | 41d6bd9 | 2009-05-05 22:50:07 +0000 | [diff] [blame] | 943 | * only SPI ROM if we boot via SPI ROM. If you want to access SPI on |
| 944 | * boards with LPC straps, you have to use the code below. |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 945 | */ |
| 946 | /* |
Jason Wang | a3f04be | 2008-11-28 21:36:51 +0000 | [diff] [blame] | 947 | OUTB(0x8f, 0xcd6); |
| 948 | OUTB(0x0e, 0xcd7); |
Zheng Bao | 284a600 | 2009-05-04 22:33:50 +0000 | [diff] [blame] | 949 | */ |
Marc Jones | 3af487d | 2008-10-15 17:50:29 +0000 | [diff] [blame] | 950 | |
| 951 | return 0; |
| 952 | } |
| 953 | |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 954 | static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name) |
| 955 | { |
Uwe Hermann | e9d04d4 | 2009-06-02 19:54:22 +0000 | [diff] [blame] | 956 | uint8_t tmp; |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 957 | |
Uwe Hermann | e9d04d4 | 2009-06-02 19:54:22 +0000 | [diff] [blame] | 958 | pci_write_byte(dev, 0x92, 0); |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 959 | |
Uwe Hermann | e9d04d4 | 2009-06-02 19:54:22 +0000 | [diff] [blame] | 960 | tmp = pci_read_byte(dev, 0x6d); |
| 961 | tmp |= 0x01; |
| 962 | pci_write_byte(dev, 0x6d, tmp); |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 963 | |
Uwe Hermann | e9d04d4 | 2009-06-02 19:54:22 +0000 | [diff] [blame] | 964 | return 0; |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 965 | } |
| 966 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 967 | static int enable_flash_ck804(struct pci_dev *dev, const char *name) |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 968 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 969 | uint8_t old, new; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 970 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 971 | old = pci_read_byte(dev, 0x88); |
| 972 | new = old | 0xc0; |
| 973 | if (new != old) { |
| 974 | pci_write_byte(dev, 0x88, new); |
| 975 | if (pci_read_byte(dev, 0x88) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 976 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 977 | } |
| 978 | } |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 979 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 980 | old = pci_read_byte(dev, 0x6d); |
| 981 | new = old | 0x01; |
| 982 | if (new == old) |
| 983 | return 0; |
| 984 | pci_write_byte(dev, 0x6d, new); |
| 985 | |
| 986 | if (pci_read_byte(dev, 0x6d) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 987 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 988 | return -1; |
| 989 | } |
Uwe Hermann | ffec5f3 | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 990 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 991 | return 0; |
Yinghai Lu | 952dfce | 2005-07-06 17:13:46 +0000 | [diff] [blame] | 992 | } |
| 993 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 994 | /* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */ |
| 995 | static int enable_flash_sb400(struct pci_dev *dev, const char *name) |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 996 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 997 | uint8_t tmp; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 998 | struct pci_dev *smbusdev; |
| 999 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1000 | /* Look for the SMBus device. */ |
Carl-Daniel Hailfinger | f6e3efb | 2009-05-06 00:35:31 +0000 | [diff] [blame] | 1001 | smbusdev = pci_dev_find(0x1002, 0x4372); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1002 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1003 | if (!smbusdev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1004 | msg_perr("ERROR: SMBus device not found. Aborting.\n"); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1005 | exit(1); |
| 1006 | } |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1007 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1008 | /* Enable some SMBus stuff. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1009 | tmp = pci_read_byte(smbusdev, 0x79); |
| 1010 | tmp |= 0x01; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1011 | pci_write_byte(smbusdev, 0x79, tmp); |
| 1012 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1013 | /* Change southbridge. */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1014 | tmp = pci_read_byte(dev, 0x48); |
| 1015 | tmp |= 0x21; |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1016 | pci_write_byte(dev, 0x48, tmp); |
| 1017 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1018 | /* Now become a bit silly. */ |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 1019 | tmp = INB(0xc6f); |
| 1020 | OUTB(tmp, 0xeb); |
| 1021 | OUTB(tmp, 0xeb); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1022 | tmp |= 0x40; |
Andriy Gapon | 65c1b86 | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 1023 | OUTB(tmp, 0xc6f); |
| 1024 | OUTB(tmp, 0xeb); |
| 1025 | OUTB(tmp, 0xeb); |
Stefan Reinauer | 86de283 | 2006-03-31 11:26:55 +0000 | [diff] [blame] | 1026 | |
| 1027 | return 0; |
| 1028 | } |
| 1029 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1030 | static int enable_flash_mcp55(struct pci_dev *dev, const char *name) |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1031 | { |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1032 | uint8_t old, new, val; |
| 1033 | uint16_t wordval; |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1034 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1035 | /* Set the 0-16 MB enable bits. */ |
Michael Karcher | 4e2fb0e | 2010-01-12 23:29:26 +0000 | [diff] [blame] | 1036 | val = pci_read_byte(dev, 0x88); |
| 1037 | val |= 0xff; /* 256K */ |
| 1038 | pci_write_byte(dev, 0x88, val); |
| 1039 | val = pci_read_byte(dev, 0x8c); |
| 1040 | val |= 0xff; /* 1M */ |
| 1041 | pci_write_byte(dev, 0x8c, val); |
| 1042 | wordval = pci_read_word(dev, 0x90); |
| 1043 | wordval |= 0x7fff; /* 16M */ |
| 1044 | pci_write_word(dev, 0x90, wordval); |
Luc Verhaegen | 8e3a600 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1045 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1046 | old = pci_read_byte(dev, 0x6d); |
| 1047 | new = old | 0x01; |
| 1048 | if (new == old) |
| 1049 | return 0; |
| 1050 | pci_write_byte(dev, 0x6d, new); |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1051 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1052 | if (pci_read_byte(dev, 0x6d) != new) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1053 | msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1054 | return -1; |
| 1055 | } |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1056 | |
| 1057 | return 0; |
Yinghai Lu | ca78297 | 2007-01-22 20:21:17 +0000 | [diff] [blame] | 1058 | } |
| 1059 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1060 | /* This is a shot in the dark. Even if the code is totally bogus for some |
| 1061 | * chipsets, users will at least start to send in reports. |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1062 | */ |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1063 | static int enable_flash_mcp6x_7x_common(struct pci_dev *dev, const char *name) |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1064 | { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1065 | int ret = 0; |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1066 | uint8_t val; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1067 | uint16_t status; |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1068 | char *busname; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1069 | uint32_t mcp_spibaraddr; |
| 1070 | void *mcp_spibar; |
| 1071 | struct pci_dev *smbusdev; |
| 1072 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1073 | msg_pinfo("This chipset is not really supported yet. Guesswork...\n"); |
| 1074 | |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1075 | /* dev is the ISA bridge. No idea what the stuff below does. */ |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1076 | val = pci_read_byte(dev, 0x8a); |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1077 | msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 " |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1078 | "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1); |
| 1079 | switch ((val >> 5) & 0x3) { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1080 | case 0x0: |
| 1081 | buses_supported = CHIP_BUSTYPE_LPC; |
| 1082 | break; |
| 1083 | case 0x2: |
| 1084 | buses_supported = CHIP_BUSTYPE_SPI; |
| 1085 | break; |
| 1086 | default: |
| 1087 | buses_supported = CHIP_BUSTYPE_UNKNOWN; |
| 1088 | break; |
| 1089 | } |
| 1090 | busname = flashbuses_to_text(buses_supported); |
| 1091 | msg_pdbg("Guessed flash bus type is %s\n", busname); |
| 1092 | free(busname); |
| 1093 | |
| 1094 | /* Force enable SPI and disable LPC? Not a good idea. */ |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1095 | #if 0 |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1096 | val |= (1 << 6); |
| 1097 | val &= ~(1 << 5); |
| 1098 | pci_write_byte(dev, 0x8a, val); |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1099 | #endif |
| 1100 | |
| 1101 | /* Look for the SMBus device (SMBus PCI class) */ |
| 1102 | smbusdev = pci_dev_find_vendorclass(0x10de, 0x0c05); |
| 1103 | if (!smbusdev) { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1104 | if (buses_supported & CHIP_BUSTYPE_SPI) { |
| 1105 | msg_perr("ERROR: SMBus device not found. Not enabling " |
| 1106 | "SPI.\n"); |
| 1107 | buses_supported &= ~CHIP_BUSTYPE_SPI; |
| 1108 | ret = 1; |
| 1109 | } else { |
| 1110 | msg_pinfo("Odd. SMBus device not found.\n"); |
| 1111 | } |
| 1112 | goto out_msg; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1113 | } |
| 1114 | msg_pdbg("Found SMBus device %04x:%04x at %02x:%02x:%01x\n", |
| 1115 | smbusdev->vendor_id, smbusdev->device_id, |
| 1116 | smbusdev->bus, smbusdev->dev, smbusdev->func); |
| 1117 | |
| 1118 | /* Locate the BAR where the SPI interface lives. */ |
| 1119 | mcp_spibaraddr = pci_read_long(smbusdev, 0x74); |
| 1120 | msg_pdbg("SPI BAR is at 0x%08x, ", mcp_spibaraddr); |
| 1121 | /* We hope this has native alignment. We know the SPI interface (well, |
| 1122 | * a set of GPIOs that is connected to SPI flash) is at offset 0x530, |
| 1123 | * so we expect a size of at least 0x800. Clear the lower bits. |
| 1124 | * It is entirely possible that the BAR is 64k big and the low bits are |
| 1125 | * reserved for an entirely different purpose. |
| 1126 | */ |
| 1127 | mcp_spibaraddr &= ~0x7ff; |
| 1128 | msg_pdbg("after clearing low bits BAR is at 0x%08x\n", mcp_spibaraddr); |
| 1129 | |
| 1130 | /* Accessing a NULL pointer BAR is evil. Don't do it. */ |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1131 | if (mcp_spibaraddr && (buses_supported == CHIP_BUSTYPE_SPI)) { |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1132 | /* Map the BAR. Bytewise/wordwise access at 0x530 and 0x540. */ |
| 1133 | mcp_spibar = physmap("MCP67 SPI", mcp_spibaraddr, 0x544); |
| 1134 | |
| 1135 | /* Guessed. If this is correct, migrate to a separate MCP67 SPI driver. */ |
| 1136 | #define MCP67_SPI_CS (1 << 1) |
| 1137 | #define MCP67_SPI_SCK (1 << 2) |
| 1138 | #define MCP67_SPI_MOSI (1 << 3) |
| 1139 | #define MCP67_SPI_MISO (1 << 4) |
| 1140 | #define MCP67_SPI_ENABLE (1 << 0) |
| 1141 | #define MCP67_SPI_IDLE (1 << 8) |
| 1142 | |
| 1143 | status = mmio_readw(mcp_spibar + 0x530); |
| 1144 | msg_pdbg("SPI control is 0x%04x, enable=%i, idle=%i\n", |
| 1145 | status, status & 0x1, (status >> 8) & 0x1); |
| 1146 | /* FIXME: Remove the physunmap once the SPI driver exists. */ |
| 1147 | physunmap(mcp_spibar, 0x544); |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1148 | } else if (!mcp_spibaraddr && (buses_supported & CHIP_BUSTYPE_SPI)) { |
| 1149 | msg_pdbg("Strange. MCP SPI BAR is invalid.\n"); |
| 1150 | buses_supported &= ~CHIP_BUSTYPE_SPI; |
| 1151 | ret = 1; |
| 1152 | } else if (mcp_spibaraddr && !(buses_supported & CHIP_BUSTYPE_SPI)) { |
| 1153 | msg_pdbg("Strange. MCP SPI BAR is valid, but chipset apparently" |
| 1154 | " doesn't have SPI enabled.\n"); |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1155 | } else { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1156 | msg_pdbg("MCP SPI is not used.\n"); |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1157 | } |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1158 | out_msg: |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1159 | msg_pinfo("Please send the output of \"flashrom -V\" to " |
| 1160 | "flashrom@flashrom.org to help us finish support for your " |
| 1161 | "chipset. Thanks.\n"); |
| 1162 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1163 | return ret; |
| 1164 | } |
| 1165 | |
| 1166 | /** |
| 1167 | * The MCP61/MCP67 code is guesswork based on cleanroom reverse engineering. |
| 1168 | * Due to that, it only reads info and doesn't change any settings. |
| 1169 | * It is assumed that LPC chips need the MCP55 code and SPI chips need the |
| 1170 | * code provided in enable_flash_mcp6x_7x_common. Until we know for sure, call |
| 1171 | * enable_flash_mcp55 from this function only if enable_flash_mcp6x_7x_common |
| 1172 | * indicates the flash chip is LPC. Warning: enable_flash_mcp55 |
| 1173 | * might make SPI flash inaccessible. The same caveat applies to SPI init |
| 1174 | * for LPC flash. |
| 1175 | */ |
| 1176 | static int enable_flash_mcp67(struct pci_dev *dev, const char *name) |
| 1177 | { |
| 1178 | int result = 0; |
| 1179 | |
| 1180 | result = enable_flash_mcp6x_7x_common(dev, name); |
| 1181 | if (result) |
| 1182 | return result; |
| 1183 | |
| 1184 | /* Not sure if this is correct. No docs as usual. */ |
| 1185 | switch (buses_supported) { |
| 1186 | case CHIP_BUSTYPE_LPC: |
| 1187 | result = enable_flash_mcp55(dev, name); |
| 1188 | break; |
| 1189 | case CHIP_BUSTYPE_SPI: |
| 1190 | msg_pinfo("SPI on this chipset is not supported yet.\n"); |
| 1191 | buses_supported = CHIP_BUSTYPE_NONE; |
| 1192 | break; |
| 1193 | default: |
| 1194 | msg_pinfo("Something went wrong with bus type detection.\n"); |
| 1195 | buses_supported = CHIP_BUSTYPE_NONE; |
| 1196 | break; |
| 1197 | } |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1198 | |
| 1199 | return result; |
| 1200 | } |
| 1201 | |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1202 | static int enable_flash_mcp7x(struct pci_dev *dev, const char *name) |
| 1203 | { |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1204 | int result = 0; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1205 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1206 | result = enable_flash_mcp6x_7x_common(dev, name); |
| 1207 | if (result) |
| 1208 | return result; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1209 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1210 | /* Not sure if this is correct. No docs as usual. */ |
| 1211 | switch (buses_supported) { |
| 1212 | case CHIP_BUSTYPE_LPC: |
| 1213 | msg_pinfo("LPC on this chipset is not supported yet.\n"); |
| 1214 | break; |
| 1215 | case CHIP_BUSTYPE_SPI: |
| 1216 | msg_pinfo("SPI on this chipset is not supported yet.\n"); |
| 1217 | buses_supported = CHIP_BUSTYPE_NONE; |
| 1218 | break; |
| 1219 | default: |
| 1220 | msg_pinfo("Something went wrong with bus type detection.\n"); |
| 1221 | buses_supported = CHIP_BUSTYPE_NONE; |
| 1222 | break; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1223 | } |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1224 | |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1225 | return result; |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1226 | } |
| 1227 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1228 | static int enable_flash_ht1000(struct pci_dev *dev, const char *name) |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1229 | { |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1230 | uint8_t val; |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1231 | |
Uwe Hermann | e823ee0 | 2007-06-05 15:02:18 +0000 | [diff] [blame] | 1232 | /* Set the 4MB enable bit. */ |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1233 | val = pci_read_byte(dev, 0x41); |
| 1234 | val |= 0x0e; |
| 1235 | pci_write_byte(dev, 0x41, val); |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1236 | |
Michael Karcher | cfa674f | 2010-02-25 11:38:23 +0000 | [diff] [blame] | 1237 | val = pci_read_byte(dev, 0x43); |
| 1238 | val |= (1 << 4); |
| 1239 | pci_write_byte(dev, 0x43, val); |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1240 | |
Stefan Reinauer | c868b9e | 2007-06-05 10:28:39 +0000 | [diff] [blame] | 1241 | return 0; |
| 1242 | } |
| 1243 | |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1244 | /** |
| 1245 | * Usually on the x86 architectures (and on other PC-like platforms like some |
| 1246 | * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD |
| 1247 | * Elan SC520 only a small piece of the system flash is mapped there, but the |
| 1248 | * complete flash is mapped somewhere below 1G. The position can be determined |
| 1249 | * by the BOOTCS PAR register. |
| 1250 | */ |
| 1251 | static int get_flashbase_sc520(struct pci_dev *dev, const char *name) |
| 1252 | { |
| 1253 | int i, bootcs_found = 0; |
| 1254 | uint32_t parx = 0; |
| 1255 | void *mmcr; |
| 1256 | |
| 1257 | /* 1. Map MMCR */ |
Stefan Reinauer | 0593f21 | 2009-01-26 01:10:48 +0000 | [diff] [blame] | 1258 | mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize()); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1259 | |
| 1260 | /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for |
| 1261 | * BOOTCS region (PARx[31:29] = 100b)e |
| 1262 | */ |
| 1263 | for (i = 0x88; i <= 0xc4; i += 4) { |
Carl-Daniel Hailfinger | 78185dc | 2009-05-17 15:49:24 +0000 | [diff] [blame] | 1264 | parx = mmio_readl(mmcr + i); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1265 | if ((parx >> 29) == 4) { |
| 1266 | bootcs_found = 1; |
| 1267 | break; /* BOOTCS found */ |
| 1268 | } |
| 1269 | } |
| 1270 | |
| 1271 | /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0] |
| 1272 | * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0] |
| 1273 | */ |
| 1274 | if (bootcs_found) { |
| 1275 | if (parx & (1 << 25)) { |
| 1276 | parx &= (1 << 14) - 1; /* Mask [13:0] */ |
| 1277 | flashbase = parx << 16; |
| 1278 | } else { |
| 1279 | parx &= (1 << 18) - 1; /* Mask [17:0] */ |
| 1280 | flashbase = parx << 12; |
| 1281 | } |
| 1282 | } else { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1283 | msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n"); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1284 | } |
| 1285 | |
| 1286 | /* 4. Clean up */ |
Carl-Daniel Hailfinger | be72681 | 2009-08-09 12:44:08 +0000 | [diff] [blame] | 1287 | physunmap(mmcr, getpagesize()); |
Stefan Reinauer | 9a6d176 | 2008-12-03 21:24:40 +0000 | [diff] [blame] | 1288 | return 0; |
| 1289 | } |
| 1290 | |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1291 | #endif |
| 1292 | |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1293 | /* Please keep this list alphabetically sorted by vendor/device. */ |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1294 | const struct penable chipset_enables[] = { |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1295 | #if defined(__i386__) || defined(__x86_64__) |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1296 | {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533}, |
| 1297 | {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111}, |
| 1298 | {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111}, |
| 1299 | {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530}, |
| 1300 | {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536}, |
Nils Jacobs | e715c7b | 2009-09-23 02:09:23 +0000 | [diff] [blame] | 1301 | {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1302 | {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520}, |
| 1303 | {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600}, |
Carl-Daniel Hailfinger | 174962d | 2009-09-01 22:13:42 +0000 | [diff] [blame] | 1304 | {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1305 | {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100}, |
| 1306 | {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400}, |
| 1307 | {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000}, |
Carl-Daniel Hailfinger | 797a834 | 2009-11-26 16:51:39 +0000 | [diff] [blame] | 1308 | {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10}, |
| 1309 | {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10}, |
| 1310 | {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1311 | {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1312 | {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e}, |
| 1313 | {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc}, |
| 1314 | {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1315 | {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1316 | {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10}, |
| 1317 | {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10}, |
| 1318 | {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10}, |
| 1319 | {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1320 | {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e}, |
| 1321 | {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1322 | {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1323 | {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1324 | {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e}, |
| 1325 | {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e}, |
| 1326 | {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1327 | {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc}, |
| 1328 | {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1329 | {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7}, |
| 1330 | {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7}, |
| 1331 | {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7}, |
| 1332 | {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7}, |
David Hendricks | db7c153 | 2010-01-19 02:19:27 +0000 | [diff] [blame] | 1333 | {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1334 | {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1335 | {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8}, |
| 1336 | {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1337 | {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1338 | {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1339 | {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8}, |
| 1340 | {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1341 | {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9}, |
| 1342 | {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1343 | {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1344 | {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9}, |
| 1345 | {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9}, |
Carl-Daniel Hailfinger | 95baaad | 2009-08-21 17:26:13 +0000 | [diff] [blame] | 1346 | {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1347 | {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4}, |
| 1348 | {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4}, |
| 1349 | {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4}, |
| 1350 | {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4}, |
Adam Jurkowski | e498410 | 2009-12-21 15:30:46 +0000 | [diff] [blame] | 1351 | {0x8086, 0x8119, OK, "Intel", "Poulsbo", enable_flash_poulsbo}, |
Luc Verhaegen | aad7e67 | 2009-10-06 11:32:21 +0000 | [diff] [blame] | 1352 | {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2}, |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1353 | {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */ |
| 1354 | {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */ |
Luc Verhaegen | 90e8e61 | 2009-05-26 09:48:28 +0000 | [diff] [blame] | 1355 | {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2}, |
Uwe Hermann | eac1016 | 2008-03-13 18:52:51 +0000 | [diff] [blame] | 1356 | /* Slave, should not be here, to fix known bug for A01. */ |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1357 | {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804}, |
| 1358 | {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1359 | {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1360 | {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1361 | {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804}, |
| 1362 | {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/ |
Carl-Daniel Hailfinger | 33d7b6a | 2010-05-22 07:27:16 +0000 | [diff] [blame] | 1363 | /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to |
| 1364 | * the flash chip. Instead, 10de:0364 is connected to the flash chip. |
| 1365 | * Until we have PCI device class matching or some fallback mechanism, |
| 1366 | * this is needed to get flashrom working on Tyan S2915 and maybe other |
| 1367 | * dual-MCP55 boards. |
| 1368 | */ |
| 1369 | #if 0 |
| 1370 | {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1371 | #endif |
Uwe Hermann | b003991 | 2009-05-07 13:24:49 +0000 | [diff] [blame] | 1372 | {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1373 | {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1374 | {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1375 | {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1376 | {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */ |
| 1377 | {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */ |
Carl-Daniel Hailfinger | ce5fad0 | 2010-02-18 12:24:38 +0000 | [diff] [blame] | 1378 | {0x10de, 0x03e0, NT, "NVIDIA", "MCP61", enable_flash_mcp67}, |
| 1379 | {0x10de, 0x03e1, NT, "NVIDIA", "MCP61", enable_flash_mcp67}, |
| 1380 | {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp67}, |
| 1381 | {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp67}, |
Carl-Daniel Hailfinger | ea3b1b4 | 2010-02-13 23:41:01 +0000 | [diff] [blame] | 1382 | {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp7x}, |
| 1383 | {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp7x}, |
| 1384 | {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp7x}, |
| 1385 | {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp7x}, |
| 1386 | {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp67}, |
| 1387 | {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x}, |
| 1388 | {0x10de, 0x075d, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x}, |
| 1389 | {0x10de, 0x07d7, NT, "NVIDIA", "MCP73", enable_flash_mcp7x}, |
| 1390 | {0x10de, 0x0aac, NT, "NVIDIA", "MCP79", enable_flash_mcp7x}, |
| 1391 | {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp7x}, |
| 1392 | {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp7x}, |
| 1393 | {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp7x}, |
Carl-Daniel Hailfinger | 6a0269e | 2009-11-15 17:20:21 +0000 | [diff] [blame] | 1394 | {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496}, |
| 1395 | {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501}, |
| 1396 | {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511}, |
Luc Verhaegen | 9cce2f5 | 2010-01-10 15:01:08 +0000 | [diff] [blame] | 1397 | {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511}, |
Carl-Daniel Hailfinger | 6a0269e | 2009-11-15 17:20:21 +0000 | [diff] [blame] | 1398 | {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530}, |
| 1399 | {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530}, |
| 1400 | {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530}, |
| 1401 | {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530}, |
| 1402 | {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530}, |
| 1403 | {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530}, |
| 1404 | {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540}, |
Luc Verhaegen | 9892ca6 | 2009-12-09 07:43:13 +0000 | [diff] [blame] | 1405 | {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540}, |
| 1406 | {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540}, |
| 1407 | {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540}, |
| 1408 | {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540}, |
| 1409 | {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540}, |
| 1410 | {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540}, |
| 1411 | {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540}, |
| 1412 | {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540}, |
| 1413 | {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540}, |
| 1414 | {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540}, |
| 1415 | {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540}, |
| 1416 | {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540}, |
| 1417 | {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540}, |
| 1418 | {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis540}, |
| 1419 | {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540}, |
| 1420 | {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540}, |
| 1421 | {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1422 | {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x}, |
| 1423 | {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x}, |
Mateusz Murawski | e6abef0 | 2009-06-18 12:42:46 +0000 | [diff] [blame] | 1424 | {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x}, |
Raúl Soriano | cd8404d | 2009-12-23 21:29:18 +0000 | [diff] [blame] | 1425 | {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1426 | {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x}, |
| 1427 | {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x}, |
| 1428 | {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x}, |
| 1429 | {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi}, |
Arjan Koers | 8dfea83 | 2009-06-15 00:03:37 +0000 | [diff] [blame] | 1430 | {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi}, |
Uwe Hermann | 3e0774d | 2009-09-25 01:05:06 +0000 | [diff] [blame] | 1431 | {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111}, |
Uwe Hermann | 4179d29 | 2009-05-08 17:50:51 +0000 | [diff] [blame] | 1432 | {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111}, |
| 1433 | {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111}, |
Carl-Daniel Hailfinger | cceafa2 | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 1434 | #endif |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1435 | {}, |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1436 | }; |
Ollie Lho | 761bf1b | 2004-03-20 16:46:10 +0000 | [diff] [blame] | 1437 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1438 | int chipset_flash_enable(void) |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1439 | { |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1440 | struct pci_dev *dev = 0; |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1441 | int ret = -2; /* Nothing! */ |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1442 | int i; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1443 | |
Uwe Hermann | 372eeb5 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 1444 | /* Now let's try to find the chipset we have... */ |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1445 | for (i = 0; chipset_enables[i].vendor_name != NULL; i++) { |
| 1446 | dev = pci_dev_find(chipset_enables[i].vendor_id, |
| 1447 | chipset_enables[i].device_id); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1448 | if (dev) |
| 1449 | break; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1450 | } |
| 1451 | |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1452 | if (dev) { |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1453 | msg_pinfo("Found chipset \"%s %s\", enabling flash write... ", |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1454 | chipset_enables[i].vendor_name, |
| 1455 | chipset_enables[i].device_name); |
Carl-Daniel Hailfinger | f469c27 | 2010-05-22 07:31:50 +0000 | [diff] [blame] | 1456 | msg_pdbg("chipset PCI ID is %04x:%04x, ", |
| 1457 | chipset_enables[i].vendor_id, |
| 1458 | chipset_enables[i].device_id); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1459 | |
Uwe Hermann | 05fab75 | 2009-05-16 23:42:17 +0000 | [diff] [blame] | 1460 | ret = chipset_enables[i].doit(dev, |
| 1461 | chipset_enables[i].device_name); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1462 | if (ret) |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1463 | msg_pinfo("FAILED!\n"); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1464 | else |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1465 | msg_pinfo("OK.\n"); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1466 | } |
Sean Nelson | 316a29f | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1467 | msg_pinfo("This chipset supports the following protocols: %s.\n", |
Uwe Hermann | 9899cad | 2009-06-28 21:47:57 +0000 | [diff] [blame] | 1468 | flashbuses_to_text(buses_supported)); |
Uwe Hermann | a7e0548 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 1469 | |
| 1470 | return ret; |
Ollie Lho | cbbf125 | 2004-03-17 22:22:08 +0000 | [diff] [blame] | 1471 | } |