blob: 9da49f87c4e49e632511382216c3610a92bf636d [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +010076#if CONFIG_DEVELOPERBOX_SPI == 1
77 PROGRAMMER_DEVELOPERBOX_SPI,
78#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000079#if CONFIG_RAYER_SPI == 1
80 PROGRAMMER_RAYER_SPI,
81#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000082#if CONFIG_PONY_SPI == 1
83 PROGRAMMER_PONY_SPI,
84#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000085#if CONFIG_NICINTEL == 1
86 PROGRAMMER_NICINTEL,
87#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000088#if CONFIG_NICINTEL_SPI == 1
89 PROGRAMMER_NICINTEL_SPI,
90#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000091#if CONFIG_NICINTEL_EEPROM == 1
92 PROGRAMMER_NICINTEL_EEPROM,
93#endif
Mark Marshall90021f22010-12-03 14:48:11 +000094#if CONFIG_OGP_SPI == 1
95 PROGRAMMER_OGP_SPI,
96#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000097#if CONFIG_SATAMV == 1
98 PROGRAMMER_SATAMV,
99#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700100#if CONFIG_LINUX_MTD == 1
101 PROGRAMMER_LINUX_MTD,
102#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000103#if CONFIG_LINUX_SPI == 1
104 PROGRAMMER_LINUX_SPI,
105#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000106#if CONFIG_USBBLASTER_SPI == 1
107 PROGRAMMER_USBBLASTER_SPI,
108#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000109#if CONFIG_MSTARDDC_SPI == 1
110 PROGRAMMER_MSTARDDC_SPI,
111#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000112#if CONFIG_PICKIT2_SPI == 1
113 PROGRAMMER_PICKIT2_SPI,
114#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000115#if CONFIG_CH341A_SPI == 1
116 PROGRAMMER_CH341A_SPI,
117#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100118#if CONFIG_DIGILENT_SPI == 1
119 PROGRAMMER_DIGILENT_SPI,
120#endif
Marc Schink3578ec62016-03-17 16:23:03 +0100121#if CONFIG_JLINK_SPI == 1
122 PROGRAMMER_JLINK_SPI,
123#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000124 PROGRAMMER_INVALID /* This must always be the last entry. */
125};
126
Stefan Tauneraf358d62012-12-27 18:40:26 +0000127enum programmer_type {
128 PCI = 1, /* to detect uninitialized values */
129 USB,
130 OTHER,
131};
132
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000133struct dev_entry {
134 uint16_t vendor_id;
135 uint16_t device_id;
136 const enum test_state status;
137 const char *vendor_name;
138 const char *device_name;
139};
140
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000141struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000143 const enum programmer_type type;
144 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000145 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000146 const char *const note;
147 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000148
149 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000150
Stefan Tauner305e0b92013-07-17 23:46:44 +0000151 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000152 void (*unmap_flash_region) (void *virt_addr, size_t len);
153
Stefan Taunerf80419c2014-05-02 15:41:42 +0000154 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000155};
156
157extern const struct programmer_entry programmer_table[];
158
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000159int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000160int programmer_shutdown(void);
161
162enum bitbang_spi_master_type {
163 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
164#if CONFIG_RAYER_SPI == 1
165 BITBANG_SPI_MASTER_RAYER,
166#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000167#if CONFIG_PONY_SPI == 1
168 BITBANG_SPI_MASTER_PONY,
169#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000170#if CONFIG_NICINTEL_SPI == 1
171 BITBANG_SPI_MASTER_NICINTEL,
172#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000173#if CONFIG_INTERNAL == 1
174#if defined(__i386__) || defined(__x86_64__)
175 BITBANG_SPI_MASTER_MCP,
176#endif
177#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000178#if CONFIG_OGP_SPI == 1
179 BITBANG_SPI_MASTER_OGP,
180#endif
Daniel Thompson45e91a22018-06-04 13:46:29 +0100181#if CONFIG_DEVELOPERBOX_SPI == 1
182 BITBANG_SPI_MASTER_DEVELOPERBOX,
183#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000184};
185
186struct bitbang_spi_master {
187 enum bitbang_spi_master_type type;
188
189 /* Note that CS# is active low, so val=0 means the chip is active. */
190 void (*set_cs) (int val);
191 void (*set_sck) (int val);
192 void (*set_mosi) (int val);
193 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000194 void (*request_bus) (void);
195 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100196 /* optional functions to optimize xfers */
197 void (*set_sck_set_mosi) (int sck, int mosi);
198 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000199 /* Length of half a clock period in usecs. */
200 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000201};
202
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000203#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000204struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000205
206/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000207// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000208extern struct pci_access *pacc;
209int pci_init_common(void);
210uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
211struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
212/* rpci_write_* are reversible writes. The original PCI config space register
213 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400214 * To clone the pci_dev instances internally, the `pacc` global
215 * variable has to reference a pci_access method that is compatible
216 * with the given pci_dev handle. The referenced pci_access (not
217 * the variable) has to stay valid until the shutdown handlers are
218 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000219 */
220int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
221int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
222int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
223#endif
224
225#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000226struct penable {
227 uint16_t vendor_id;
228 uint16_t device_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200229 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000230 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000231 const char *vendor_name;
232 const char *device_name;
233 int (*doit) (struct pci_dev *dev, const char *name);
234};
235
236extern const struct penable chipset_enables[];
237
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000238enum board_match_phase {
239 P1,
240 P2,
241 P3
242};
243
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000244struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000245 /* Any device, but make it sensible, like the ISA bridge. */
246 uint16_t first_vendor;
247 uint16_t first_device;
248 uint16_t first_card_vendor;
249 uint16_t first_card_device;
250
251 /* Any device, but make it sensible, like
252 * the host bridge. May be NULL.
253 */
254 uint16_t second_vendor;
255 uint16_t second_device;
256 uint16_t second_card_vendor;
257 uint16_t second_card_device;
258
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000259 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000260 const char *dmi_pattern;
261
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000262 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000263 const char *lb_vendor;
264 const char *lb_part;
265
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000266 enum board_match_phase phase;
267
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000268 const char *vendor_name;
269 const char *board_name;
270
271 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000272 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000273 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000274};
275
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000276extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000277
278struct board_info {
279 const char *vendor;
280 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000281 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000282#ifdef CONFIG_PRINT_WIKI
283 const char *url;
284 const char *note;
285#endif
286};
287
288extern const struct board_info boards_known[];
289extern const struct board_info laptops_known[];
290#endif
291
292/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000293void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000294void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000295void internal_sleep(unsigned int usecs);
296void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000297
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000298#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000299/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000300int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000301int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000302void w836xx_ext_enter(uint16_t port);
303void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000304void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000305int it8705f_write_enable(uint8_t port);
306uint8_t sio_read(uint16_t port, uint8_t reg);
307void sio_write(uint16_t port, uint8_t reg, uint8_t data);
308void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000309void board_handle_before_superio(void);
310void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000311int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000312
313/* chipset_enable.c */
314int chipset_flash_enable(void);
315
316/* processor_enable.c */
317int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000318#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000319
320/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000321void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000322void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000323void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000324void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000325void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000326void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000327#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000328int setup_cpu_msr(int cpu);
329void cleanup_cpu_msr(void);
330
331/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000332int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200333int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000334
335/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000336#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000337extern int has_dmi_support;
338void dmi_init(void);
339int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000340#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000341
342/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000343struct superio {
344 uint16_t vendor;
345 uint16_t port;
346 uint16_t model;
347};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000348extern struct superio superios[];
349extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000350#define SUPERIO_VENDOR_NONE 0x0
351#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000352#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000353#endif
354#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000355struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000356struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
357struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
358 uint16_t card_vendor, uint16_t card_device);
359#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000360int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000361#if CONFIG_INTERNAL == 1
362extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000363extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000364extern int force_boardenable;
365extern int force_boardmismatch;
366void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000367int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000368extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000369int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000370#endif
371
372/* hwaccess.c */
373void mmio_writeb(uint8_t val, void *addr);
374void mmio_writew(uint16_t val, void *addr);
375void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100376uint8_t mmio_readb(const void *addr);
377uint16_t mmio_readw(const void *addr);
378uint32_t mmio_readl(const void *addr);
379void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000380void mmio_le_writeb(uint8_t val, void *addr);
381void mmio_le_writew(uint16_t val, void *addr);
382void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100383uint8_t mmio_le_readb(const void *addr);
384uint16_t mmio_le_readw(const void *addr);
385uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000386#define pci_mmio_writeb mmio_le_writeb
387#define pci_mmio_writew mmio_le_writew
388#define pci_mmio_writel mmio_le_writel
389#define pci_mmio_readb mmio_le_readb
390#define pci_mmio_readw mmio_le_readw
391#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000392void rmmio_writeb(uint8_t val, void *addr);
393void rmmio_writew(uint16_t val, void *addr);
394void rmmio_writel(uint32_t val, void *addr);
395void rmmio_le_writeb(uint8_t val, void *addr);
396void rmmio_le_writew(uint16_t val, void *addr);
397void rmmio_le_writel(uint32_t val, void *addr);
398#define pci_rmmio_writeb rmmio_le_writeb
399#define pci_rmmio_writew rmmio_le_writew
400#define pci_rmmio_writel rmmio_le_writel
401void rmmio_valb(void *addr);
402void rmmio_valw(void *addr);
403void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000404
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000405/* dummyflasher.c */
406#if CONFIG_DUMMY == 1
407int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000408void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000409void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000410#endif
411
412/* nic3com.c */
413#if CONFIG_NIC3COM == 1
414int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000415extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000416#endif
417
418/* gfxnvidia.c */
419#if CONFIG_GFXNVIDIA == 1
420int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000421extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000422#endif
423
424/* drkaiser.c */
425#if CONFIG_DRKAISER == 1
426int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000427extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000428#endif
429
430/* nicrealtek.c */
431#if CONFIG_NICREALTEK == 1
432int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000433extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000434#endif
435
436/* nicnatsemi.c */
437#if CONFIG_NICNATSEMI == 1
438int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000439extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000440#endif
441
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000442/* nicintel.c */
443#if CONFIG_NICINTEL == 1
444int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000445extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000446#endif
447
Idwer Vollering004f4b72010-09-03 18:21:21 +0000448/* nicintel_spi.c */
449#if CONFIG_NICINTEL_SPI == 1
450int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000451extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000452#endif
453
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000454/* nicintel_eeprom.c */
455#if CONFIG_NICINTEL_EEPROM == 1
456int nicintel_ee_init(void);
457extern const struct dev_entry nics_intel_ee[];
458#endif
459
Mark Marshall90021f22010-12-03 14:48:11 +0000460/* ogp_spi.c */
461#if CONFIG_OGP_SPI == 1
462int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000463extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000464#endif
465
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000466/* satamv.c */
467#if CONFIG_SATAMV == 1
468int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000469extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000470#endif
471
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000472/* satasii.c */
473#if CONFIG_SATASII == 1
474int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000475extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000476#endif
477
478/* atahpt.c */
479#if CONFIG_ATAHPT == 1
480int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000481extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000482#endif
483
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000484/* atavia.c */
485#if CONFIG_ATAVIA == 1
486int atavia_init(void);
487void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
488extern const struct dev_entry ata_via[];
489#endif
490
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000491/* atapromise.c */
492#if CONFIG_ATAPROMISE == 1
493int atapromise_init(void);
494void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
495extern const struct dev_entry ata_promise[];
496#endif
497
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000498/* it8212.c */
499#if CONFIG_IT8212 == 1
500int it8212_init(void);
501extern const struct dev_entry devs_it8212[];
502#endif
503
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000504/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000505#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000506int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000507extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000508#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000509
James Lairdc60de0e2013-03-27 13:00:23 +0000510/* usbblaster_spi.c */
511#if CONFIG_USBBLASTER_SPI == 1
512int usbblaster_spi_init(void);
513extern const struct dev_entry devs_usbblasterspi[];
514#endif
515
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000516/* mstarddc_spi.c */
517#if CONFIG_MSTARDDC_SPI == 1
518int mstarddc_spi_init(void);
519#endif
520
Justin Chevrier66e554b2015-02-08 21:58:10 +0000521/* pickit2_spi.c */
522#if CONFIG_PICKIT2_SPI == 1
523int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000524extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000525#endif
526
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000527/* rayer_spi.c */
528#if CONFIG_RAYER_SPI == 1
529int rayer_spi_init(void);
530#endif
531
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000532/* pony_spi.c */
533#if CONFIG_PONY_SPI == 1
534int pony_spi_init(void);
535#endif
536
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000537/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000538int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000539
540/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000541#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000542int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000543#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000544
David Hendricksf9a30552015-05-23 20:30:30 -0700545/* linux_mtd.c */
546#if CONFIG_LINUX_MTD == 1
547int linux_mtd_init(void);
548#endif
549
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000550/* linux_spi.c */
551#if CONFIG_LINUX_SPI == 1
552int linux_spi_init(void);
553#endif
554
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000555/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000556#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000557int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000558extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000559#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000560
Daniel Thompson45e91a22018-06-04 13:46:29 +0100561/* developerbox_spi.c */
562#if CONFIG_DEVELOPERBOX_SPI == 1
563int developerbox_spi_init(void);
564extern const struct dev_entry devs_developerbox_spi[];
565#endif
566
Urja Rannikko0870b022016-01-31 22:10:29 +0000567/* ch341a_spi.c */
568#if CONFIG_CH341A_SPI == 1
569int ch341a_spi_init(void);
570void ch341a_spi_delay(unsigned int usecs);
571extern const struct dev_entry devs_ch341a_spi[];
572#endif
573
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100574/* digilent_spi.c */
575#if CONFIG_DIGILENT_SPI == 1
576int digilent_spi_init(void);
577extern const struct dev_entry devs_digilent_spi[];
578#endif
579
Marc Schink3578ec62016-03-17 16:23:03 +0100580/* jlink_spi.c */
581#if CONFIG_JLINK_SPI == 1
582int jlink_spi_init(void);
583#endif
584
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000585/* flashrom.c */
586struct decode_sizes {
587 uint32_t parallel;
588 uint32_t lpc;
589 uint32_t fwh;
590 uint32_t spi;
591};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000592// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000593extern struct decode_sizes max_rom_decode;
594extern int programmer_may_write;
595extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000596unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000597char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000598
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000599/* spi.c */
600enum spi_controller {
601 SPI_CONTROLLER_NONE,
602#if CONFIG_INTERNAL == 1
603#if defined(__i386__) || defined(__x86_64__)
604 SPI_CONTROLLER_ICH7,
605 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000606 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000607 SPI_CONTROLLER_IT87XX,
608 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000609 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000610 SPI_CONTROLLER_VIA,
611 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000612#endif
613#endif
614#if CONFIG_FT2232_SPI == 1
615 SPI_CONTROLLER_FT2232,
616#endif
617#if CONFIG_DUMMY == 1
618 SPI_CONTROLLER_DUMMY,
619#endif
620#if CONFIG_BUSPIRATE_SPI == 1
621 SPI_CONTROLLER_BUSPIRATE,
622#endif
623#if CONFIG_DEDIPROG == 1
624 SPI_CONTROLLER_DEDIPROG,
625#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000626#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000627 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000628#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700629#if CONFIG_LINUX_MTD == 1
630 SPI_CONTROLLER_LINUX_MTD,
631#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000632#if CONFIG_LINUX_SPI == 1
633 SPI_CONTROLLER_LINUX,
634#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000635#if CONFIG_SERPROG == 1
636 SPI_CONTROLLER_SERPROG,
637#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000638#if CONFIG_USBBLASTER_SPI == 1
639 SPI_CONTROLLER_USBBLASTER,
640#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000641#if CONFIG_MSTARDDC_SPI == 1
642 SPI_CONTROLLER_MSTARDDC,
643#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000644#if CONFIG_PICKIT2_SPI == 1
645 SPI_CONTROLLER_PICKIT2,
646#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000647#if CONFIG_CH341A_SPI == 1
648 SPI_CONTROLLER_CH341A_SPI,
649#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100650#if CONFIG_DIGILENT_SPI == 1
651 SPI_CONTROLLER_DIGILENT_SPI,
652#endif
Marc Schink3578ec62016-03-17 16:23:03 +0100653#if CONFIG_JLINK_SPI == 1
654 SPI_CONTROLLER_JLINK_SPI,
655#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000656};
Michael Karcher62797512011-05-11 17:07:02 +0000657
658#define MAX_DATA_UNSPECIFIED 0
659#define MAX_DATA_READ_UNLIMITED 64 * 1024
660#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100661
662#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100663#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
664 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100665
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000666struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000667 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100668 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000669 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
670 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000671 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000672 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000673 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000674
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000675 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000676 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000677 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
678 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000679 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000680};
681
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000682int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000683 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000684int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000685int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000686int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
687int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000688int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000689
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000690/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000691enum ich_chipset {
692 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000693 CHIPSET_ICH,
694 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000695 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000696 CHIPSET_POULSBO, /* SCH U* */
697 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
698 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000699 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000700 CHIPSET_ICH8,
701 CHIPSET_ICH9,
702 CHIPSET_ICH10,
703 CHIPSET_5_SERIES_IBEX_PEAK,
704 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000705 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000706 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000707 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000708 CHIPSET_8_SERIES_LYNX_POINT_LP,
709 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000710 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100711 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100712 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700713 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000714};
715
Stefan Tauner2abab942012-04-27 20:41:23 +0000716/* ichspi.c */
717#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200718int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
719int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000720
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000721/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000722int amd_imc_shutdown(struct pci_dev *dev);
723
David Hendricks4e748392011-02-28 23:58:15 +0000724/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000725int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000726
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000727/* it87spi.c */
728void enter_conf_mode_ite(uint16_t port);
729void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000730void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000731int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000732
David Hendricksf9a30552015-05-23 20:30:30 -0700733#if CONFIG_LINUX_MTD == 1
734/* trivial wrapper to avoid cluttering internal_init() with #if */
735static inline int try_mtd(void) { return linux_mtd_init(); };
736#else
737static inline int try_mtd(void) { return 1; };
738#endif
739
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000740/* mcp6x_spi.c */
741int mcp6x_spi_init(int want_spi);
742
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000743/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000744int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000745
746/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000747int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000748#endif
749
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000750/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000751struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000752 int max_data_read;
753 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000754 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000755 int (*probe) (struct flashctx *flash);
756 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000757 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000758 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000759 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000760};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000761int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000762
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000763/* programmer.c */
764int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000765void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000766void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000767void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
768void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
769void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000770void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000771uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
772uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
773void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000774struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000775 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
776 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
777 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000778 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000779 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
780 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
781 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
782 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000783 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000784};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000785int register_par_master(const struct par_master *mst, const enum chipbustype buses);
786struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000787 enum chipbustype buses_supported;
788 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000789 struct par_master par;
790 struct spi_master spi;
791 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000792 };
793};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000794extern struct registered_master registered_masters[];
795extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000796int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000797
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000798/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000799#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000800int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000801void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000802void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000803#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000804
805/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000806#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000807typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000808#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000809#else
810typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000811#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000812#endif
813
814void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000815fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000816extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600817int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000818int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000819int serialport_write(const unsigned char *buf, unsigned int writecnt);
820int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000821int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000822int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000823
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000824/* Serial port/pin mapping:
825
826 1 CD <-
827 2 RXD <-
828 3 TXD ->
829 4 DTR ->
830 5 GND --
831 6 DSR <-
832 7 RTS ->
833 8 CTS <-
834 9 RI <-
835*/
836enum SP_PIN {
837 PIN_CD = 1,
838 PIN_RXD,
839 PIN_TXD,
840 PIN_DTR,
841 PIN_GND,
842 PIN_DSR,
843 PIN_RTS,
844 PIN_CTS,
845 PIN_RI,
846};
847
848void sp_set_pin(enum SP_PIN pin, int val);
849int sp_get_pin(enum SP_PIN pin);
850
Nico Huber1cf407b2017-11-10 20:18:23 +0100851/* spi_master feature checks */
852static inline bool spi_master_4ba(const struct flashctx *const flash)
853{
854 return flash->mst->buses_supported & BUS_SPI &&
855 flash->mst->spi.features & SPI_MASTER_4BA;
856}
Nico Huberdc5af542018-12-22 16:54:59 +0100857static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
858{
859 return flash->mst->buses_supported & BUS_SPI &&
860 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
861}
Nico Huber1cf407b2017-11-10 20:18:23 +0100862
Daniel Thompson1d507a02018-07-12 11:02:28 +0100863/* usbdev.c */
864struct libusb_device_handle;
865struct libusb_context;
866struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
867 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
868struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
869 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
870
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000871#endif /* !__PROGRAMMER_H__ */