blob: 3e6e3f573bbd09fd1a8b9e4957b15df5528e292e [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Stefan Tauneraf358d62012-12-27 18:40:26 +000027enum programmer_type {
28 PCI = 1, /* to detect uninitialized values */
29 USB,
30 OTHER,
31};
32
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000033struct dev_entry {
34 uint16_t vendor_id;
35 uint16_t device_id;
36 const enum test_state status;
37 const char *vendor_name;
38 const char *device_name;
39};
40
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000041struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +000043 const enum programmer_type type;
44 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000045 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +000046 const char *const note;
47 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000048
49 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000050
Stefan Tauner305e0b92013-07-17 23:46:44 +000051 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000052 void (*unmap_flash_region) (void *virt_addr, size_t len);
53
Stefan Taunerf80419c2014-05-02 15:41:42 +000054 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000055};
56
Thomas Heijligen31ae7872021-03-31 19:09:44 +020057extern const struct programmer_entry *const programmer_table[];
Thomas Heijligen0d4b9232021-05-19 13:53:34 +020058extern const size_t programmer_table_size;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000059
Thomas Heijligen69bed862021-06-01 14:37:12 +020060int programmer_init(const struct programmer_entry *prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000061int programmer_shutdown(void);
62
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000063struct bitbang_spi_master {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064 /* Note that CS# is active low, so val=0 means the chip is active. */
65 void (*set_cs) (int val);
66 void (*set_sck) (int val);
67 void (*set_mosi) (int val);
68 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +000069 void (*request_bus) (void);
70 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +010071 /* optional functions to optimize xfers */
72 void (*set_sck_set_mosi) (int sck, int mosi);
73 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +000074 /* Length of half a clock period in usecs. */
75 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000076};
77
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000078#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +000079struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000080
81/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +000082// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000083extern struct pci_access *pacc;
84int pci_init_common(void);
85uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
86struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
87/* rpci_write_* are reversible writes. The original PCI config space register
88 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -040089 * To clone the pci_dev instances internally, the `pacc` global
90 * variable has to reference a pci_access method that is compatible
91 * with the given pci_dev handle. The referenced pci_access (not
92 * the variable) has to stay valid until the shutdown handlers are
93 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +000094 */
95int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
96int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
97int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
98#endif
99
100#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000101struct penable {
102 uint16_t vendor_id;
103 uint16_t device_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200104 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000105 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000106 const char *vendor_name;
107 const char *device_name;
108 int (*doit) (struct pci_dev *dev, const char *name);
109};
110
111extern const struct penable chipset_enables[];
112
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000113enum board_match_phase {
114 P1,
115 P2,
116 P3
117};
118
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000119struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000120 /* Any device, but make it sensible, like the ISA bridge. */
121 uint16_t first_vendor;
122 uint16_t first_device;
123 uint16_t first_card_vendor;
124 uint16_t first_card_device;
125
126 /* Any device, but make it sensible, like
127 * the host bridge. May be NULL.
128 */
129 uint16_t second_vendor;
130 uint16_t second_device;
131 uint16_t second_card_vendor;
132 uint16_t second_card_device;
133
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000134 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000135 const char *dmi_pattern;
136
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000137 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000138 const char *lb_vendor;
139 const char *lb_part;
140
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000141 enum board_match_phase phase;
142
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000143 const char *vendor_name;
144 const char *board_name;
145
146 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000147 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000148 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000149};
150
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000151extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000152
153struct board_info {
154 const char *vendor;
155 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000156 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000157#ifdef CONFIG_PRINT_WIKI
158 const char *url;
159 const char *note;
160#endif
161};
162
163extern const struct board_info boards_known[];
164extern const struct board_info laptops_known[];
165#endif
166
167/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000168void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000169void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000170void internal_sleep(unsigned int usecs);
171void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000172
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000173#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000174/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000175int selfcheck_board_enables(void);
Jacob Garber1c091d12019-08-12 11:14:14 -0600176int board_parse_parameter(const char *boardstring, char **vendor, char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000177void w836xx_ext_enter(uint16_t port);
178void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000179void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000180int it8705f_write_enable(uint8_t port);
181uint8_t sio_read(uint16_t port, uint8_t reg);
182void sio_write(uint16_t port, uint8_t reg, uint8_t data);
183void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000184void board_handle_before_superio(void);
185void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000186int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000187
188/* chipset_enable.c */
189int chipset_flash_enable(void);
190
191/* processor_enable.c */
192int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000193#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000194
195/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000196void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000197void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000198void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000199void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000200void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000201void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000202#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000203int setup_cpu_msr(int cpu);
204void cleanup_cpu_msr(void);
205
206/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000207int cb_parse_table(const char **vendor, const char **model);
Nico Huber519be662018-12-23 20:03:35 +0100208int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000209
210/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000211#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000212extern int has_dmi_support;
213void dmi_init(void);
214int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000215#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000216
217/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000218struct superio {
219 uint16_t vendor;
220 uint16_t port;
221 uint16_t model;
222};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000223extern struct superio superios[];
224extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000225#define SUPERIO_VENDOR_NONE 0x0
226#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000227#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000228#endif
229#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000230struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000231struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
232struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
233 uint16_t card_vendor, uint16_t card_device);
234#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000235int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000236#if CONFIG_INTERNAL == 1
237extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000238extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000239extern int force_boardenable;
240extern int force_boardmismatch;
241void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000242int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000243extern enum chipbustype internal_buses_supported;
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200244extern const struct programmer_entry programmer_internal;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000245#endif
246
247/* hwaccess.c */
248void mmio_writeb(uint8_t val, void *addr);
249void mmio_writew(uint16_t val, void *addr);
250void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100251uint8_t mmio_readb(const void *addr);
252uint16_t mmio_readw(const void *addr);
253uint32_t mmio_readl(const void *addr);
254void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000255void mmio_le_writeb(uint8_t val, void *addr);
256void mmio_le_writew(uint16_t val, void *addr);
257void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100258uint8_t mmio_le_readb(const void *addr);
259uint16_t mmio_le_readw(const void *addr);
260uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000261#define pci_mmio_writeb mmio_le_writeb
262#define pci_mmio_writew mmio_le_writew
263#define pci_mmio_writel mmio_le_writel
264#define pci_mmio_readb mmio_le_readb
265#define pci_mmio_readw mmio_le_readw
266#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000267void rmmio_writeb(uint8_t val, void *addr);
268void rmmio_writew(uint16_t val, void *addr);
269void rmmio_writel(uint32_t val, void *addr);
270void rmmio_le_writeb(uint8_t val, void *addr);
271void rmmio_le_writew(uint16_t val, void *addr);
272void rmmio_le_writel(uint32_t val, void *addr);
273#define pci_rmmio_writeb rmmio_le_writeb
274#define pci_rmmio_writew rmmio_le_writew
275#define pci_rmmio_writel rmmio_le_writel
276void rmmio_valb(void *addr);
277void rmmio_valw(void *addr);
278void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000279
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000280/* dummyflasher.c */
281#if CONFIG_DUMMY == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200282extern const struct programmer_entry programmer_dummy;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000283#endif
284
285/* nic3com.c */
286#if CONFIG_NIC3COM == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200287extern const struct programmer_entry programmer_nic3com;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000288#endif
289
290/* gfxnvidia.c */
291#if CONFIG_GFXNVIDIA == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200292extern const struct programmer_entry programmer_gfxnvidia;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000293#endif
294
295/* drkaiser.c */
296#if CONFIG_DRKAISER == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200297extern const struct programmer_entry programmer_drkaiser;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000298#endif
299
300/* nicrealtek.c */
301#if CONFIG_NICREALTEK == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200302extern const struct programmer_entry programmer_nicrealtek;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000303#endif
304
305/* nicnatsemi.c */
306#if CONFIG_NICNATSEMI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200307extern const struct programmer_entry programmer_nicnatsemi;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000308#endif
309
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000310/* nicintel.c */
311#if CONFIG_NICINTEL == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200312extern const struct programmer_entry programmer_nicintel;
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000313#endif
314
Idwer Vollering004f4b72010-09-03 18:21:21 +0000315/* nicintel_spi.c */
316#if CONFIG_NICINTEL_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200317extern const struct programmer_entry programmer_nicintel_spi;
Idwer Vollering004f4b72010-09-03 18:21:21 +0000318#endif
319
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000320/* nicintel_eeprom.c */
321#if CONFIG_NICINTEL_EEPROM == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200322extern const struct programmer_entry programmer_nicintel_eeprom;
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000323#endif
324
Mark Marshall90021f22010-12-03 14:48:11 +0000325/* ogp_spi.c */
326#if CONFIG_OGP_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200327extern const struct programmer_entry programmer_ogp_spi;
Mark Marshall90021f22010-12-03 14:48:11 +0000328#endif
329
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000330/* satamv.c */
331#if CONFIG_SATAMV == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200332extern const struct programmer_entry programmer_satamv;
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000333#endif
334
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000335/* satasii.c */
336#if CONFIG_SATASII == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200337extern const struct programmer_entry programmer_satasii;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000338#endif
339
340/* atahpt.c */
341#if CONFIG_ATAHPT == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200342extern const struct programmer_entry programmer_atahpt;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000343#endif
344
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000345/* atavia.c */
346#if CONFIG_ATAVIA == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200347extern const struct programmer_entry programmer_atavia;
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000348#endif
349
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000350/* atapromise.c */
351#if CONFIG_ATAPROMISE == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200352extern const struct programmer_entry programmer_atapromise;
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000353#endif
354
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000355/* it8212.c */
356#if CONFIG_IT8212 == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200357extern const struct programmer_entry programmer_it8212;
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000358#endif
359
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000360/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000361#if CONFIG_FT2232_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200362extern const struct programmer_entry programmer_ft2232_spi;
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000363#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000364
James Lairdc60de0e2013-03-27 13:00:23 +0000365/* usbblaster_spi.c */
366#if CONFIG_USBBLASTER_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200367extern const struct programmer_entry programmer_usbblaster_spi;
James Lairdc60de0e2013-03-27 13:00:23 +0000368#endif
369
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000370/* mstarddc_spi.c */
371#if CONFIG_MSTARDDC_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200372extern const struct programmer_entry programmer_mstarddc_spi;
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000373#endif
374
Justin Chevrier66e554b2015-02-08 21:58:10 +0000375/* pickit2_spi.c */
376#if CONFIG_PICKIT2_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200377extern const struct programmer_entry programmer_pickit2_spi;
Justin Chevrier66e554b2015-02-08 21:58:10 +0000378#endif
379
Miklós Márton324929c2019-08-01 19:14:10 +0200380/* stlinkv3_spi.c */
381#if CONFIG_STLINKV3_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200382extern const struct programmer_entry programmer_stlinkv3_spi;
Miklós Márton324929c2019-08-01 19:14:10 +0200383#endif
384
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000385/* rayer_spi.c */
386#if CONFIG_RAYER_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200387extern const struct programmer_entry programmer_rayer_spi;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000388#endif
389
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000390/* pony_spi.c */
391#if CONFIG_PONY_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200392extern const struct programmer_entry programmer_pony_spi;
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000393#endif
394
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000395/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000396int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000397
398/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000399#if CONFIG_BUSPIRATE_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200400extern const struct programmer_entry programmer_buspirate_spi;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000401#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000402
David Hendricksf9a30552015-05-23 20:30:30 -0700403/* linux_mtd.c */
404#if CONFIG_LINUX_MTD == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200405extern const struct programmer_entry programmer_linux_mtd;
David Hendricksf9a30552015-05-23 20:30:30 -0700406#endif
407
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000408/* linux_spi.c */
409#if CONFIG_LINUX_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200410extern const struct programmer_entry programmer_linux_spi;
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000411#endif
412
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000413/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000414#if CONFIG_DEDIPROG == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200415extern const struct programmer_entry programmer_dediprog;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000416#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000417
Daniel Thompson45e91a22018-06-04 13:46:29 +0100418/* developerbox_spi.c */
419#if CONFIG_DEVELOPERBOX_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200420extern const struct programmer_entry programmer_developerbox;
Daniel Thompson45e91a22018-06-04 13:46:29 +0100421#endif
422
Urja Rannikko0870b022016-01-31 22:10:29 +0000423/* ch341a_spi.c */
424#if CONFIG_CH341A_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200425extern const struct programmer_entry programmer_ch341a_spi;
Urja Rannikko0870b022016-01-31 22:10:29 +0000426#endif
427
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100428/* digilent_spi.c */
429#if CONFIG_DIGILENT_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200430extern const struct programmer_entry programmer_digilent_spi;
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100431#endif
432
Marc Schink3578ec62016-03-17 16:23:03 +0100433/* jlink_spi.c */
434#if CONFIG_JLINK_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200435extern const struct programmer_entry programmer_jlink_spi;
Marc Schink3578ec62016-03-17 16:23:03 +0100436#endif
437
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100438/* ni845x_spi.c */
439#if CONFIG_NI845X_SPI == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200440extern const struct programmer_entry programmer_ni845x_spi;
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100441#endif
442
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000443/* flashrom.c */
444struct decode_sizes {
445 uint32_t parallel;
446 uint32_t lpc;
447 uint32_t fwh;
448 uint32_t spi;
449};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000450// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000451extern struct decode_sizes max_rom_decode;
452extern int programmer_may_write;
453extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000454unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000455char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000456
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000457/* spi.c */
Michael Karcher62797512011-05-11 17:07:02 +0000458#define MAX_DATA_UNSPECIFIED 0
459#define MAX_DATA_READ_UNLIMITED 64 * 1024
460#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100461
462#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100463#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
464 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100465
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000466struct spi_master {
Nico Huber1cf407b2017-11-10 20:18:23 +0100467 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000468 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
469 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000470 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000471 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000472 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000473
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000474 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000475 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000476 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
477 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100478 void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000479};
480
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000481int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000482 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000483int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000484int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000485int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
486int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000487int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000488
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000489/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000490enum ich_chipset {
491 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000492 CHIPSET_ICH,
493 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000494 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000495 CHIPSET_POULSBO, /* SCH U* */
496 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
497 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000498 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000499 CHIPSET_ICH8,
500 CHIPSET_ICH9,
501 CHIPSET_ICH10,
502 CHIPSET_5_SERIES_IBEX_PEAK,
503 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000504 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000505 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000506 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000507 CHIPSET_8_SERIES_LYNX_POINT_LP,
508 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000509 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100510 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100511 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700512 CHIPSET_C620_SERIES_LEWISBURG,
Thomas Heijligen5ec84b32019-03-19 17:00:03 +0100513 CHIPSET_300_SERIES_CANNON_POINT,
Nico Huber37509862019-01-18 14:23:02 +0100514 CHIPSET_APOLLO_LAKE,
Angel Ponsd228f612020-07-10 17:04:10 +0200515 CHIPSET_GEMINI_LAKE,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000516};
517
Stefan Tauner2abab942012-04-27 20:41:23 +0000518/* ichspi.c */
519#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200520int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
521int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000522
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000523/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000524int amd_imc_shutdown(struct pci_dev *dev);
525
David Hendricks4e748392011-02-28 23:58:15 +0000526/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000527int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000528
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000529/* it87spi.c */
530void enter_conf_mode_ite(uint16_t port);
531void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000532void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000533int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000534
David Hendricksf9a30552015-05-23 20:30:30 -0700535#if CONFIG_LINUX_MTD == 1
536/* trivial wrapper to avoid cluttering internal_init() with #if */
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200537static inline int try_mtd(void) { return programmer_linux_mtd.init(); };
David Hendricksf9a30552015-05-23 20:30:30 -0700538#else
539static inline int try_mtd(void) { return 1; };
540#endif
541
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000542/* mcp6x_spi.c */
543int mcp6x_spi_init(int want_spi);
544
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000545/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000546int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000547
548/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000549int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000550#endif
551
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000552/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000553struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000554 int max_data_read;
555 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000556 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000557 int (*probe) (struct flashctx *flash);
558 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000559 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000560 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100561 void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000562};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000563int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000564
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000565/* programmer.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000566void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000567void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000568void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
569void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000570void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000571uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
572uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
573void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000574struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000575 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
576 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
577 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000578 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000579 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
580 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
581 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
582 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100583 void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000584};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000585int register_par_master(const struct par_master *mst, const enum chipbustype buses);
586struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000587 enum chipbustype buses_supported;
588 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000589 struct par_master par;
590 struct spi_master spi;
591 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000592 };
593};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000594extern struct registered_master registered_masters[];
595extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000596int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000597
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000598/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000599#if CONFIG_SERPROG == 1
Thomas Heijligenddfaff02021-05-04 15:32:17 +0200600extern const struct programmer_entry programmer_serprog;
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000601#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000602
603/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000604#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000605typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000606#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000607#else
608typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000609#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000610#endif
611
612void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000613fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000614extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600615int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000616int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000617int serialport_write(const unsigned char *buf, unsigned int writecnt);
618int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000619int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000620int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000621
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000622/* Serial port/pin mapping:
623
624 1 CD <-
625 2 RXD <-
626 3 TXD ->
627 4 DTR ->
628 5 GND --
629 6 DSR <-
630 7 RTS ->
631 8 CTS <-
632 9 RI <-
633*/
634enum SP_PIN {
635 PIN_CD = 1,
636 PIN_RXD,
637 PIN_TXD,
638 PIN_DTR,
639 PIN_GND,
640 PIN_DSR,
641 PIN_RTS,
642 PIN_CTS,
643 PIN_RI,
644};
645
646void sp_set_pin(enum SP_PIN pin, int val);
647int sp_get_pin(enum SP_PIN pin);
648
Nico Huber1cf407b2017-11-10 20:18:23 +0100649/* spi_master feature checks */
650static inline bool spi_master_4ba(const struct flashctx *const flash)
651{
652 return flash->mst->buses_supported & BUS_SPI &&
653 flash->mst->spi.features & SPI_MASTER_4BA;
654}
Nico Huberdc5af542018-12-22 16:54:59 +0100655static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
656{
657 return flash->mst->buses_supported & BUS_SPI &&
658 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
659}
Nico Huber1cf407b2017-11-10 20:18:23 +0100660
Daniel Thompson1d507a02018-07-12 11:02:28 +0100661/* usbdev.c */
662struct libusb_device_handle;
663struct libusb_context;
664struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
665 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
666struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
667 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
668
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000669#endif /* !__PROGRAMMER_H__ */