blob: 855cd2bbd35492e90a396de868816aa6f9e156ca [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Ollie Lho184a4042005-11-26 21:55:36 +00009 *
Uwe Hermannd1107642007-08-29 17:52:32 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24/*
25 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000026 */
27
Lane Brooksd54958a2007-11-13 16:45:22 +000028#define _LARGEFILE64_SOURCE
29
Ollie Lhocbbf1252004-03-17 22:22:08 +000030#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000031#include <string.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000032#include <sys/types.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000033#include <unistd.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000034#include "flash.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000035
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +000036#if defined(__i386__) || defined(__x86_64__)
37
Michael Karcher89bed6d2010-06-13 10:16:12 +000038#define NOT_DONE_YET 1
39
Uwe Hermann372eeb52007-12-04 21:49:06 +000040static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000041{
42 uint8_t tmp;
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044 /*
45 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
46 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
47 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000048 tmp = pci_read_byte(dev, 0x47);
49 tmp |= 0x46;
50 pci_write_byte(dev, 0x47, tmp);
51
52 return 0;
53}
54
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000055static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
56{
57 uint8_t tmp;
58
59 tmp = pci_read_byte(dev, 0xd0);
60 tmp |= 0xf8;
61 pci_write_byte(dev, 0xd0, tmp);
62
63 return 0;
64}
65
66static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
67{
68 uint8_t new, newer;
69
70 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
71 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
72 new = pci_read_byte(dev, 0x40);
73 new &= (~0x04); /* No idea why we clear bit 2. */
74 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
75 pci_write_byte(dev, 0x40, new);
76 newer = pci_read_byte(dev, 0x40);
77 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +000078 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
79 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000080 return -1;
81 }
82 return 0;
83}
84
85static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
86{
87 struct pci_dev *sbdev;
88
89 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
90 if (!sbdev)
91 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
92 if (!sbdev)
93 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
94 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000095 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000096 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000097 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000098 sbdev->vendor_id, sbdev->device_id,
99 sbdev->bus, sbdev->dev, sbdev->func);
100 return sbdev;
101}
102
103static int enable_flash_sis501(struct pci_dev *dev, const char *name)
104{
105 uint8_t tmp;
106 int ret = 0;
107 struct pci_dev *sbdev;
108
109 sbdev = find_southbridge(dev->vendor_id, name);
110 if (!sbdev)
111 return -1;
112
113 ret = enable_flash_sis_mapping(sbdev, name);
114
115 tmp = sio_read(0x22, 0x80);
116 tmp &= (~0x20);
117 tmp |= 0x4;
118 sio_write(0x22, 0x80, tmp);
119
120 tmp = sio_read(0x22, 0x70);
121 tmp &= (~0x20);
122 tmp |= 0x4;
123 sio_write(0x22, 0x70, tmp);
124
125 return ret;
126}
127
128static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
129{
130 uint8_t tmp;
131 int ret = 0;
132 struct pci_dev *sbdev;
133
134 sbdev = find_southbridge(dev->vendor_id, name);
135 if (!sbdev)
136 return -1;
137
138 ret = enable_flash_sis_mapping(sbdev, name);
139
140 tmp = sio_read(0x22, 0x50);
141 tmp &= (~0x20);
142 tmp |= 0x4;
143 sio_write(0x22, 0x50, tmp);
144
145 return ret;
146}
147
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000148static int enable_flash_sis530(struct pci_dev *dev, const char *name)
149{
150 uint8_t new, newer;
151 int ret = 0;
152 struct pci_dev *sbdev;
153
154 sbdev = find_southbridge(dev->vendor_id, name);
155 if (!sbdev)
156 return -1;
157
158 ret = enable_flash_sis_mapping(sbdev, name);
159
160 new = pci_read_byte(sbdev, 0x45);
161 new &= (~0x20);
162 new |= 0x4;
163 pci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000164 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000165 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000166 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
167 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000168 ret = -1;
169 }
170
171 return ret;
172}
173
174static int enable_flash_sis540(struct pci_dev *dev, const char *name)
175{
176 uint8_t new, newer;
177 int ret = 0;
178 struct pci_dev *sbdev;
179
180 sbdev = find_southbridge(dev->vendor_id, name);
181 if (!sbdev)
182 return -1;
183
184 ret = enable_flash_sis_mapping(sbdev, name);
185
186 new = pci_read_byte(sbdev, 0x45);
187 new &= (~0x80);
188 new |= 0x40;
189 pci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000190 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000191 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000192 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
193 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000194 ret = -1;
195 }
196
197 return ret;
198}
199
Uwe Hermann987942d2006-11-07 11:16:21 +0000200/* Datasheet:
201 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
202 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
203 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
204 * - Order Number: 290562-001
205 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000206static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000207{
208 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000209 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000210
Maciej Pijankaa661e152009-12-08 17:26:24 +0000211 buses_supported = CHIP_BUSTYPE_PARALLEL;
212
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000213 old = pci_read_word(dev, xbcs);
214
215 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000216 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000217 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000218 * Set bit 7: Extended BIOS Enable (PCI master accesses to
219 * FFF80000-FFFDFFFF are forwarded to ISA).
220 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
221 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
222 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
223 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
224 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
225 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
226 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000227 if (dev->device_id == 0x122e || dev->device_id == 0x7000
228 || dev->device_id == 0x1234)
229 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000230 else
231 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000232
233 if (new == old)
234 return 0;
235
236 pci_write_word(dev, xbcs, new);
237
238 if (pci_read_word(dev, xbcs) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000239 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000240 return -1;
241 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000242
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000243 return 0;
244}
245
Uwe Hermann372eeb52007-12-04 21:49:06 +0000246/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000247 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
248 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000249 */
250static int enable_flash_ich(struct pci_dev *dev, const char *name,
251 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000252{
Ollie Lho184a4042005-11-26 21:55:36 +0000253 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000254
Uwe Hermann372eeb52007-12-04 21:49:06 +0000255 /*
256 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000257 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000258 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000259 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000260
Sean Nelson316a29f2010-05-07 20:09:04 +0000261 msg_pdbg("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000262 (old & (1 << 1)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000263 msg_pdbg("BIOS Write Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000264 (old & (1 << 0)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000265 msg_pdbg("BIOS_CNTL is 0x%x\n", old);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000266
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000267 new = old | 1;
268
269 if (new == old)
270 return 0;
271
Stefan Reinauer86de2832006-03-31 11:26:55 +0000272 pci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000273
Stefan Reinauer86de2832006-03-31 11:26:55 +0000274 if (pci_read_byte(dev, bios_cntl) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000275 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000276 return -1;
277 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000278
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000279 return 0;
280}
281
Uwe Hermann372eeb52007-12-04 21:49:06 +0000282static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000283{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000284 /*
285 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
286 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
287 * FB_DEC_EN2.
288 */
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000289 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000290 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000291}
292
Uwe Hermann372eeb52007-12-04 21:49:06 +0000293static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000294{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000295 uint32_t fwh_conf;
296 int i;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000297 char *idsel = NULL;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000298 int tmp;
299 int max_decode_fwh_idsel = 0;
300 int max_decode_fwh_decode = 0;
301 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000302
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000303 idsel = extract_param(&programmer_param, "fwh_idsel", ",:");
304 if (idsel && strlen(idsel)) {
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000305 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
306
307 /* FIXME: Need to undo this on shutdown. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000308 msg_pinfo("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000309 pci_write_long(dev, 0xd0, fwh_conf);
310 pci_write_word(dev, 0xd4, fwh_conf);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000311 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000312 } else if (idsel) {
313 msg_perr("Error: idsel= specified, but no number given.\n");
314 free(idsel);
315 /* FIXME: Return failure here once internal_init() starts
316 * to care about the return value of the chipset enable.
317 */
318 exit(1);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000319 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000320 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000321
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000322 /* Ignore all legacy ranges below 1 MB.
323 * We currently only support flashing the chip which responds to
324 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
325 * have to be adjusted.
326 */
327 /* FWH_SEL1 */
328 fwh_conf = pci_read_long(dev, 0xd0);
329 for (i = 7; i >= 0; i--) {
330 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000331 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000332 (0x1ff8 + i) * 0x80000,
333 (0x1ff0 + i) * 0x80000,
334 tmp);
335 if ((tmp == 0) && contiguous) {
336 max_decode_fwh_idsel = (8 - i) * 0x80000;
337 } else {
338 contiguous = 0;
339 }
340 }
341 /* FWH_SEL2 */
342 fwh_conf = pci_read_word(dev, 0xd4);
343 for (i = 3; i >= 0; i--) {
344 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000345 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000346 (0xff4 + i) * 0x100000,
347 (0xff0 + i) * 0x100000,
348 tmp);
349 if ((tmp == 0) && contiguous) {
350 max_decode_fwh_idsel = (8 - i) * 0x100000;
351 } else {
352 contiguous = 0;
353 }
354 }
355 contiguous = 1;
356 /* FWH_DEC_EN1 */
357 fwh_conf = pci_read_word(dev, 0xd8);
358 for (i = 7; i >= 0; i--) {
359 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000360 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000361 (0x1ff8 + i) * 0x80000,
362 (0x1ff0 + i) * 0x80000,
363 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000364 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000365 max_decode_fwh_decode = (8 - i) * 0x80000;
366 } else {
367 contiguous = 0;
368 }
369 }
370 for (i = 3; i >= 0; i--) {
371 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000372 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000373 (0xff4 + i) * 0x100000,
374 (0xff0 + i) * 0x100000,
375 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000376 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000377 max_decode_fwh_decode = (8 - i) * 0x100000;
378 } else {
379 contiguous = 0;
380 }
381 }
382 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000383 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000384
385 /* If we're called by enable_flash_ich_dc_spi, it will override
386 * buses_supported anyway.
387 */
388 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000389 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000390}
391
Adam Jurkowskie4984102009-12-21 15:30:46 +0000392static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
393{
394 uint16_t old, new;
395 int err;
396
397 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
398 return err;
399
400 old = pci_read_byte(dev, 0xd9);
Sean Nelson316a29f2010-05-07 20:09:04 +0000401 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
Adam Jurkowskie4984102009-12-21 15:30:46 +0000402 (old & 1) ? "en" : "dis");
403 new = old & ~1;
404
405 if (new != old)
406 pci_write_byte(dev, 0xd9, new);
407
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000408 buses_supported = CHIP_BUSTYPE_FWH;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000409 return 0;
410}
411
412
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000413#define ICH_STRAP_RSVD 0x00
414#define ICH_STRAP_SPI 0x01
415#define ICH_STRAP_PCI 0x02
416#define ICH_STRAP_LPC 0x03
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000417
Uwe Hermann394131e2008-10-18 21:14:13 +0000418static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
419{
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000420 uint32_t mmio_base;
421
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000422 /* Do we really need no write enable? */
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000423 mmio_base = (pci_read_long(dev, 0xbc)) << 8;
Sean Nelson316a29f2010-05-07 20:09:04 +0000424 msg_pdbg("MMIO base at = 0x%x\n", mmio_base);
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000425 ich_spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70);
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000426
Sean Nelson316a29f2010-05-07 20:09:04 +0000427 msg_pdbg("0x6c: 0x%04x (CLOCK/DEBUG)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000428 mmio_readw(ich_spibar + 0x6c));
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000429
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000430 /* Not sure if it speaks all these bus protocols. */
431 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000432 spi_controller = SPI_CONTROLLER_VIA;
Rudolf Marek0c2029f2009-02-01 18:40:50 +0000433 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000434
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000435 return 0;
436}
437
Joshua Roysf93b36a2010-07-01 17:45:54 +0000438#define ICH_BMWAG(x) ((x >> 24) & 0xff)
439#define ICH_BMRAG(x) ((x >> 16) & 0xff)
440#define ICH_BRWA(x) ((x >> 8) & 0xff)
441#define ICH_BRRA(x) ((x >> 0) & 0xff)
442
443#define ICH_FREG_BASE(x) ((x >> 0) & 0x1fff)
444#define ICH_FREG_LIMIT(x) ((x >> 16) & 0x1fff)
445
446static void do_ich9_spi_frap(uint32_t frap, int i)
447{
448 const char *access_names[4] = {
449 "locked", "read-only", "write-only", "read-write"
450 };
451 const char *region_names[5] = {
452 "Flash Descriptor", "BIOS", "Management Engine",
453 "Gigabit Ethernet", "Platform Data"
454 };
455 int rwperms = ((ICH_BRWA(frap) & (1 << i)) << 1) |
456 ((ICH_BRRA(frap) & (1 << i)) << 0);
457 int offset = 0x54 + i * 4;
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000458 uint32_t freg = mmio_readl(ich_spibar + offset), base, limit;
Joshua Roysf93b36a2010-07-01 17:45:54 +0000459
460 msg_pdbg("0x%02X: 0x%08x (FREG%i: %s)\n",
461 offset, freg, i, region_names[i]);
462
463 base = ICH_FREG_BASE(freg);
464 limit = ICH_FREG_LIMIT(freg);
465 if (base == 0x1fff && limit == 0) {
466 /* this FREG is disabled */
467 msg_pdbg("%s region is unused.\n", region_names[i]);
468 return;
469 }
470
471 msg_pdbg("0x%08x-0x%08x is %s\n",
472 (base << 12), (limit << 12) | 0x0fff,
473 access_names[rwperms]);
474}
475
Uwe Hermann394131e2008-10-18 21:14:13 +0000476static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
477 int ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000478{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000479 int ret, i;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000480 uint8_t old, new, bbs, buc;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000481 uint16_t spibar_offset, tmp2;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000482 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000483 void *rcrb;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000484 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
485 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000486 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
Uwe Hermann394131e2008-10-18 21:14:13 +0000487
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000488 /* Enable Flash Writes */
489 ret = enable_flash_ich_dc(dev, name);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000490
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000491 /* Get physical address of Root Complex Register Block */
492 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Sean Nelson316a29f2010-05-07 20:09:04 +0000493 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000494
495 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000496 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000497
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000498 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000499 msg_pdbg("GCS = 0x%x: ", gcs);
500 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000501 (gcs & 0x1) ? "en" : "dis");
502 bbs = (gcs >> 10) & 0x3;
Sean Nelson316a29f2010-05-07 20:09:04 +0000503 msg_pdbg("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000504
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000505 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000506 msg_pdbg("Top Swap : %s\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000507 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000508
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000509 /* It seems the ICH7 does not support SPI and LPC chips at the same
510 * time. At least not with our current code. So we prevent searching
511 * on ICH7 when the southbridge is strapped to LPC
512 */
513
514 if (ich_generation == 7 && bbs == ICH_STRAP_LPC) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000515 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000516 /* No further SPI initialization required */
517 return ret;
518 }
519
520 switch (ich_generation) {
521 case 7:
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000522 buses_supported = CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000523 spi_controller = SPI_CONTROLLER_ICH7;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000524 spibar_offset = 0x3020;
525 break;
526 case 8:
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000527 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000528 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000529 spibar_offset = 0x3020;
530 break;
531 case 9:
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000532 case 10:
Uwe Hermann394131e2008-10-18 21:14:13 +0000533 default: /* Future version might behave the same */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000534 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000535 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000536 spibar_offset = 0x3800;
537 break;
538 }
539
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000540 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000541 msg_pdbg("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000542
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000543 /* Assign Virtual Address */
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000544 ich_spibar = rcrb + spibar_offset;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000545
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000546 switch (spi_controller) {
547 case SPI_CONTROLLER_ICH7:
Sean Nelson316a29f2010-05-07 20:09:04 +0000548 msg_pdbg("0x00: 0x%04x (SPIS)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000549 mmio_readw(ich_spibar + 0));
Sean Nelson316a29f2010-05-07 20:09:04 +0000550 msg_pdbg("0x02: 0x%04x (SPIC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000551 mmio_readw(ich_spibar + 2));
Sean Nelson316a29f2010-05-07 20:09:04 +0000552 msg_pdbg("0x04: 0x%08x (SPIA)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000553 mmio_readl(ich_spibar + 4));
Uwe Hermann394131e2008-10-18 21:14:13 +0000554 for (i = 0; i < 8; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000555 int offs;
556 offs = 8 + (i * 8);
Sean Nelson316a29f2010-05-07 20:09:04 +0000557 msg_pdbg("0x%02x: 0x%08x (SPID%d)\n", offs,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000558 mmio_readl(ich_spibar + offs), i);
Sean Nelson316a29f2010-05-07 20:09:04 +0000559 msg_pdbg("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000560 mmio_readl(ich_spibar + offs + 4), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000561 }
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000562 ichspi_bbar = mmio_readl(ich_spibar + 0x50);
Sean Nelson316a29f2010-05-07 20:09:04 +0000563 msg_pdbg("0x50: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000564 ichspi_bbar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000565 msg_pdbg("0x54: 0x%04x (PREOP)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000566 mmio_readw(ich_spibar + 0x54));
Sean Nelson316a29f2010-05-07 20:09:04 +0000567 msg_pdbg("0x56: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000568 mmio_readw(ich_spibar + 0x56));
Sean Nelson316a29f2010-05-07 20:09:04 +0000569 msg_pdbg("0x58: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000570 mmio_readl(ich_spibar + 0x58));
Sean Nelson316a29f2010-05-07 20:09:04 +0000571 msg_pdbg("0x5c: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000572 mmio_readl(ich_spibar + 0x5c));
Uwe Hermann394131e2008-10-18 21:14:13 +0000573 for (i = 0; i < 4; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000574 int offs;
575 offs = 0x60 + (i * 4);
Sean Nelson316a29f2010-05-07 20:09:04 +0000576 msg_pdbg("0x%02x: 0x%08x (PBR%d)\n", offs,
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000577 mmio_readl(ich_spibar + offs), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000578 }
Sean Nelson316a29f2010-05-07 20:09:04 +0000579 msg_pdbg("\n");
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000580 if (mmio_readw(ich_spibar) & (1 << 15)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000581 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000582 ichspi_lock = 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000583 }
FENG yu ningf041e9b2008-12-15 02:32:11 +0000584 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000585 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000586 case SPI_CONTROLLER_ICH9:
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000587 tmp2 = mmio_readw(ich_spibar + 4);
Sean Nelson316a29f2010-05-07 20:09:04 +0000588 msg_pdbg("0x04: 0x%04x (HSFS)\n", tmp2);
589 msg_pdbg("FLOCKDN %i, ", (tmp2 >> 15 & 1));
590 msg_pdbg("FDV %i, ", (tmp2 >> 14) & 1);
591 msg_pdbg("FDOPSS %i, ", (tmp2 >> 13) & 1);
592 msg_pdbg("SCIP %i, ", (tmp2 >> 5) & 1);
593 msg_pdbg("BERASE %i, ", (tmp2 >> 3) & 3);
594 msg_pdbg("AEL %i, ", (tmp2 >> 2) & 1);
595 msg_pdbg("FCERR %i, ", (tmp2 >> 1) & 1);
596 msg_pdbg("FDONE %i\n", (tmp2 >> 0) & 1);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000597
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000598 tmp = mmio_readl(ich_spibar + 0x50);
Sean Nelson316a29f2010-05-07 20:09:04 +0000599 msg_pdbg("0x50: 0x%08x (FRAP)\n", tmp);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000600 msg_pdbg("BMWAG 0x%02x, ", ICH_BMWAG(tmp));
601 msg_pdbg("BMRAG 0x%02x, ", ICH_BMRAG(tmp));
602 msg_pdbg("BRWA 0x%02x, ", ICH_BRWA(tmp));
603 msg_pdbg("BRRA 0x%02x\n", ICH_BRRA(tmp));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000604
Joshua Roysf93b36a2010-07-01 17:45:54 +0000605 /* print out the FREGx registers along with FRAP access bits */
606 for(i = 0; i < 5; i++)
607 do_ich9_spi_frap(tmp, i);
608
Sean Nelson316a29f2010-05-07 20:09:04 +0000609 msg_pdbg("0x74: 0x%08x (PR0)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000610 mmio_readl(ich_spibar + 0x74));
Sean Nelson316a29f2010-05-07 20:09:04 +0000611 msg_pdbg("0x78: 0x%08x (PR1)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000612 mmio_readl(ich_spibar + 0x78));
Sean Nelson316a29f2010-05-07 20:09:04 +0000613 msg_pdbg("0x7C: 0x%08x (PR2)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000614 mmio_readl(ich_spibar + 0x7C));
Sean Nelson316a29f2010-05-07 20:09:04 +0000615 msg_pdbg("0x80: 0x%08x (PR3)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000616 mmio_readl(ich_spibar + 0x80));
Sean Nelson316a29f2010-05-07 20:09:04 +0000617 msg_pdbg("0x84: 0x%08x (PR4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000618 mmio_readl(ich_spibar + 0x84));
Sean Nelson316a29f2010-05-07 20:09:04 +0000619 msg_pdbg("0x90: 0x%08x (SSFS, SSFC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000620 mmio_readl(ich_spibar + 0x90));
Sean Nelson316a29f2010-05-07 20:09:04 +0000621 msg_pdbg("0x94: 0x%04x (PREOP)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000622 mmio_readw(ich_spibar + 0x94));
Sean Nelson316a29f2010-05-07 20:09:04 +0000623 msg_pdbg("0x96: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000624 mmio_readw(ich_spibar + 0x96));
Sean Nelson316a29f2010-05-07 20:09:04 +0000625 msg_pdbg("0x98: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000626 mmio_readl(ich_spibar + 0x98));
Sean Nelson316a29f2010-05-07 20:09:04 +0000627 msg_pdbg("0x9C: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000628 mmio_readl(ich_spibar + 0x9C));
629 ichspi_bbar = mmio_readl(ich_spibar + 0xA0);
Sean Nelson316a29f2010-05-07 20:09:04 +0000630 msg_pdbg("0xA0: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger80f3d052010-05-28 15:53:08 +0000631 ichspi_bbar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000632 msg_pdbg("0xB0: 0x%08x (FDOC)\n",
Carl-Daniel Hailfingerad3cc552010-07-03 11:02:10 +0000633 mmio_readl(ich_spibar + 0xB0));
FENG yu ning37179b82009-01-18 06:39:32 +0000634 if (tmp2 & (1 << 15)) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000635 msg_pinfo("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ning37179b82009-01-18 06:39:32 +0000636 ichspi_lock = 1;
637 }
Peter Stugee8a3e4c2008-12-22 14:12:08 +0000638 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000639 break;
640 default:
641 /* Nothing */
642 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000643 }
644
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000645 old = pci_read_byte(dev, 0xdc);
Sean Nelson316a29f2010-05-07 20:09:04 +0000646 msg_pdbg("SPI Read Configuration: ");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000647 new = (old >> 2) & 0x3;
648 switch (new) {
649 case 0:
650 case 1:
651 case 2:
Sean Nelson316a29f2010-05-07 20:09:04 +0000652 msg_pdbg("prefetching %sabled, caching %sabled, ",
Uwe Hermann394131e2008-10-18 21:14:13 +0000653 (new & 0x2) ? "en" : "dis",
654 (new & 0x1) ? "dis" : "en");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000655 break;
656 default:
Sean Nelson316a29f2010-05-07 20:09:04 +0000657 msg_pdbg("invalid prefetching/caching settings, ");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000658 break;
659 }
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000660
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000661 return ret;
662}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000663
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000664static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000665{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000666 return enable_flash_ich_dc_spi(dev, name, 7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000667}
668
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000669static int enable_flash_ich8(struct pci_dev *dev, const char *name)
670{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000671 return enable_flash_ich_dc_spi(dev, name, 8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000672}
673
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000674static int enable_flash_ich9(struct pci_dev *dev, const char *name)
675{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000676 return enable_flash_ich_dc_spi(dev, name, 9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000677}
678
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000679static int enable_flash_ich10(struct pci_dev *dev, const char *name)
680{
681 return enable_flash_ich_dc_spi(dev, name, 10);
682}
683
Michael Karcher89bed6d2010-06-13 10:16:12 +0000684static void via_do_byte_merge(void * arg)
685{
686 struct pci_dev * dev = arg;
687 uint8_t val;
688
689 msg_pdbg("Re-enabling byte merging\n");
690 val = pci_read_byte(dev, 0x71);
691 val |= 0x40;
692 pci_write_byte(dev, 0x71, val);
693}
694
695static int via_no_byte_merge(struct pci_dev *dev, const char *name)
696{
697 uint8_t val;
698
699 val = pci_read_byte(dev, 0x71);
700 if (val & 0x40)
701 {
702 msg_pdbg("Disabling byte merging\n");
703 val &= ~0x40;
704 pci_write_byte(dev, 0x71, val);
705 register_shutdown(via_do_byte_merge, dev);
706 }
707 return NOT_DONE_YET; /* need to find south bridge, too */
708}
709
Uwe Hermann372eeb52007-12-04 21:49:06 +0000710static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000711{
Ollie Lho184a4042005-11-26 21:55:36 +0000712 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000713
Uwe Hermann394131e2008-10-18 21:14:13 +0000714 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
Bari Ari9477c4e2008-04-29 13:46:38 +0000715 pci_write_byte(dev, 0x41, 0x7f);
716
Uwe Hermannffec5f32007-08-23 16:08:21 +0000717 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000718 val = pci_read_byte(dev, 0x40);
719 val |= 0x10;
720 pci_write_byte(dev, 0x40, val);
721
722 if (pci_read_byte(dev, 0x40) != val) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000723 msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000724 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000725 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000726 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000727
Luc Verhaegen73d21192009-12-23 00:54:26 +0000728 if (dev->device_id == 0x3227) { /* VT8237R */
729 /* All memory cycles, not just ROM ones, go to LPC. */
730 val = pci_read_byte(dev, 0x59);
731 val &= ~0x80;
732 pci_write_byte(dev, 0x59, val);
733 }
734
Uwe Hermanna7e05482007-05-09 10:17:44 +0000735 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000736}
737
Uwe Hermann372eeb52007-12-04 21:49:06 +0000738static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000739{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000740 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000741
Uwe Hermann394131e2008-10-18 21:14:13 +0000742#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
743#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000744#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
745#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000746
Uwe Hermann394131e2008-10-18 21:14:13 +0000747#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
748#define ROM_WRITE_ENABLE (1 << 1)
749#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
750#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000751#define CS5530_ISA_MASTER (1 << 7)
752#define CS5530_ENABLE_SA2320 (1 << 2)
753#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000754
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000755 buses_supported = CHIP_BUSTYPE_PARALLEL;
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000756 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
757 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000758 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
759 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000760 * Make the configured ROM areas writable.
761 */
762 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
763 reg8 |= LOWER_ROM_ADDRESS_RANGE;
764 reg8 |= UPPER_ROM_ADDRESS_RANGE;
765 reg8 |= ROM_WRITE_ENABLE;
766 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000767
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000768 /* Set positive decode on ROM. */
769 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
770 reg8 |= BIOS_ROM_POSITIVE_DECODE;
771 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000772
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000773 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
774 if (reg8 & CS5530_ISA_MASTER) {
775 /* We have A0-A23 available. */
776 max_rom_decode.parallel = 16 * 1024 * 1024;
777 } else {
778 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
779 if (reg8 & CS5530_ENABLE_SA2320) {
780 /* We have A0-19, A20-A23 available. */
781 max_rom_decode.parallel = 16 * 1024 * 1024;
782 } else if (reg8 & CS5530_ENABLE_SA20) {
783 /* We have A0-19, A20 available. */
784 max_rom_decode.parallel = 2 * 1024 * 1024;
785 } else {
786 /* A20 and above are not active. */
787 max_rom_decode.parallel = 1024 * 1024;
788 }
789 }
790
Ollie Lhocbbf1252004-03-17 22:22:08 +0000791 return 0;
792}
793
Mart Raudseppe1344da2008-02-08 10:10:57 +0000794/**
795 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000796 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000797 *
798 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
799 * To enable write to NOR Boot flash for the benefit of systems that have such
800 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000801 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000802static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000803{
Uwe Hermann394131e2008-10-18 21:14:13 +0000804#define MSR_RCONF_DEFAULT 0x1808
805#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000806
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000807 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000808
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000809 /* Geode only has a single core */
810 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000811 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000812
813 msr = rdmsr(MSR_RCONF_DEFAULT);
814 if ((msr.hi >> 24) != 0x22) {
815 msr.hi &= 0xfbffffff;
816 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000817 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000818
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000819 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000820 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000821 msr.lo |= 0x08;
822 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000823
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000824 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000825
Uwe Hermann394131e2008-10-18 21:14:13 +0000826#undef MSR_RCONF_DEFAULT
827#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000828 return 0;
829}
830
Uwe Hermann372eeb52007-12-04 21:49:06 +0000831static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000832{
Ollie Lho184a4042005-11-26 21:55:36 +0000833 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000834
Ollie Lhocbbf1252004-03-17 22:22:08 +0000835 pci_write_byte(dev, 0x52, 0xee);
836
837 new = pci_read_byte(dev, 0x52);
838
839 if (new != 0xee) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000840 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000841 return -1;
842 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000843
Ollie Lhocbbf1252004-03-17 22:22:08 +0000844 return 0;
845}
846
Uwe Hermann190f8492008-10-25 18:03:50 +0000847/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000848static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000849{
Ollie Lho184a4042005-11-26 21:55:36 +0000850 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000851
Uwe Hermann372eeb52007-12-04 21:49:06 +0000852 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000853 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000854 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000855 if (new != old) {
856 pci_write_byte(dev, 0x43, new);
857 if (pci_read_byte(dev, 0x43) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000858 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000859 }
860 }
861
Uwe Hermann190f8492008-10-25 18:03:50 +0000862 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000863 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000864 new = old | 0x01;
865 if (new == old)
866 return 0;
867 pci_write_byte(dev, 0x40, new);
868
869 if (pci_read_byte(dev, 0x40) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000870 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000871 return -1;
872 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000873
Ollie Lhocbbf1252004-03-17 22:22:08 +0000874 return 0;
875}
876
Marc Jones3af487d2008-10-15 17:50:29 +0000877static int enable_flash_sb600(struct pci_dev *dev, const char *name)
878{
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000879 uint32_t tmp, prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000880 uint8_t reg;
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000881 struct pci_dev *smbus_dev;
882 int has_spi = 1;
Marc Jones3af487d2008-10-15 17:50:29 +0000883
Jason Wanga3f04be2008-11-28 21:36:51 +0000884 /* Clear ROM protect 0-3. */
885 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000886 prot = pci_read_long(dev, reg);
887 /* No protection flags for this region?*/
888 if ((prot & 0x3) == 0)
889 continue;
Sean Nelson316a29f2010-05-07 20:09:04 +0000890 msg_pinfo("SB600 %s%sprotected from %u to %u\n",
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000891 (prot & 0x1) ? "write " : "",
892 (prot & 0x2) ? "read " : "",
893 (prot & 0xfffffc00),
894 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
895 prot &= 0xfffffffc;
896 pci_write_byte(dev, reg, prot);
897 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000898 if (prot & 0x3)
Sean Nelson316a29f2010-05-07 20:09:04 +0000899 msg_perr("SB600 %s%sunprotect failed from %u to %u\n",
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000900 (prot & 0x1) ? "write " : "",
901 (prot & 0x2) ? "read " : "",
902 (prot & 0xfffffc00),
903 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
Jason Wanga3f04be2008-11-28 21:36:51 +0000904 }
905
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000906 /* Read SPI_BaseAddr */
907 tmp = pci_read_long(dev, 0xa0);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000908 tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */
Sean Nelson316a29f2010-05-07 20:09:04 +0000909 msg_pdbg("SPI base address is at 0x%x\n", tmp);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000910
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000911 /* If the BAR has address 0, it is unlikely SPI is used. */
912 if (!tmp)
913 has_spi = 0;
914
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000915 if (has_spi) {
916 /* Physical memory has to be mapped at page (4k) boundaries. */
917 sb600_spibar = physmap("SB600 SPI registers", tmp & 0xfffff000,
918 0x1000);
919 /* The low bits of the SPI base address are used as offset into
920 * the mapped page.
921 */
922 sb600_spibar += tmp & 0xfff;
923
924 tmp = pci_read_long(dev, 0xa0);
Sean Nelson316a29f2010-05-07 20:09:04 +0000925 msg_pdbg("AltSpiCSEnable=%i, SpiRomEnable=%i, "
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000926 "AbortEnable=%i\n", tmp & 0x1, (tmp & 0x2) >> 1,
927 (tmp & 0x4) >> 2);
928 tmp = (pci_read_byte(dev, 0xba) & 0x4) >> 2;
Sean Nelson316a29f2010-05-07 20:09:04 +0000929 msg_pdbg("PrefetchEnSPIFromIMC=%i, ", tmp);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000930
931 tmp = pci_read_byte(dev, 0xbb);
Sean Nelson316a29f2010-05-07 20:09:04 +0000932 msg_pdbg("PrefetchEnSPIFromHost=%i, SpiOpEnInLpcMode=%i\n",
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000933 tmp & 0x1, (tmp & 0x20) >> 5);
934 tmp = mmio_readl(sb600_spibar);
Sean Nelson316a29f2010-05-07 20:09:04 +0000935 msg_pdbg("SpiArbEnable=%i, SpiAccessMacRomEn=%i, "
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000936 "SpiHostAccessRomEn=%i, ArbWaitCount=%i, "
937 "SpiBridgeDisable=%i, DropOneClkOnRd=%i\n",
938 (tmp >> 19) & 0x1, (tmp >> 22) & 0x1,
939 (tmp >> 23) & 0x1, (tmp >> 24) & 0x7,
940 (tmp >> 27) & 0x1, (tmp >> 28) & 0x1);
941 }
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000942
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000943 /* Look for the SMBus device. */
944 smbus_dev = pci_dev_find(0x1002, 0x4385);
945
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000946 if (has_spi && !smbus_dev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000947 msg_perr("ERROR: SMBus device not found. Not enabling SPI.\n");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000948 has_spi = 0;
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000949 }
950 if (has_spi) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000951 /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */
952 /* GPIO11/SPI_DO and GPIO12/SPI_DI status */
953 reg = pci_read_byte(smbus_dev, 0xAB);
954 reg &= 0xC0;
Sean Nelson316a29f2010-05-07 20:09:04 +0000955 msg_pdbg("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO");
956 msg_pdbg("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000957 if (reg != 0x00)
958 has_spi = 0;
959 /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */
960 reg = pci_read_byte(smbus_dev, 0x83);
961 reg &= 0xC0;
Sean Nelson316a29f2010-05-07 20:09:04 +0000962 msg_pdbg("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD");
963 msg_pdbg("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000964 /* SPI_HOLD is not used on all boards, filter it out. */
965 if ((reg & 0x80) != 0x00)
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000966 has_spi = 0;
967 /* GPIO47/SPI_CLK status */
968 reg = pci_read_byte(smbus_dev, 0xA7);
969 reg &= 0x40;
Sean Nelson316a29f2010-05-07 20:09:04 +0000970 msg_pdbg("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK");
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000971 if (reg != 0x00)
972 has_spi = 0;
973 }
974
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000975 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
976 if (has_spi) {
977 buses_supported |= CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000978 spi_controller = SPI_CONTROLLER_SB600;
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000979 }
Jason Wanga3f04be2008-11-28 21:36:51 +0000980
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000981 /* Read ROM strap override register. */
982 OUTB(0x8f, 0xcd6);
983 reg = INB(0xcd7);
984 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +0000985 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000986 if (reg & 0x02) {
987 switch ((reg & 0x0c) >> 2) {
988 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +0000989 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000990 break;
991 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +0000992 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000993 break;
994 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +0000995 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000996 break;
997 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +0000998 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000999 break;
1000 }
1001 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001002 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +00001003
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001004 /* Force enable SPI ROM in SB600 PM register.
1005 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +00001006 * But how can we know which ROM we are going to handle? So we have
1007 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +00001008 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
1009 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +00001010 */
1011 /*
Jason Wanga3f04be2008-11-28 21:36:51 +00001012 OUTB(0x8f, 0xcd6);
1013 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +00001014 */
Marc Jones3af487d2008-10-15 17:50:29 +00001015
1016 return 0;
1017}
1018
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001019static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
1020{
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001021 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001022
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001023 pci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001024
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001025 tmp = pci_read_byte(dev, 0x6d);
1026 tmp |= 0x01;
1027 pci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001028
Uwe Hermanne9d04d42009-06-02 19:54:22 +00001029 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001030}
1031
Uwe Hermann372eeb52007-12-04 21:49:06 +00001032static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +00001033{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001034 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001035
Uwe Hermanna7e05482007-05-09 10:17:44 +00001036 old = pci_read_byte(dev, 0x88);
1037 new = old | 0xc0;
1038 if (new != old) {
1039 pci_write_byte(dev, 0x88, new);
1040 if (pci_read_byte(dev, 0x88) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001041 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001042 }
1043 }
Yinghai Lu952dfce2005-07-06 17:13:46 +00001044
Uwe Hermanna7e05482007-05-09 10:17:44 +00001045 old = pci_read_byte(dev, 0x6d);
1046 new = old | 0x01;
1047 if (new == old)
1048 return 0;
1049 pci_write_byte(dev, 0x6d, new);
1050
1051 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001052 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001053 return -1;
1054 }
Uwe Hermannffec5f32007-08-23 16:08:21 +00001055
Uwe Hermanna7e05482007-05-09 10:17:44 +00001056 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +00001057}
1058
Uwe Hermann372eeb52007-12-04 21:49:06 +00001059/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
1060static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +00001061{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001062 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001063 struct pci_dev *smbusdev;
1064
Uwe Hermann372eeb52007-12-04 21:49:06 +00001065 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +00001066 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001067
Uwe Hermanna7e05482007-05-09 10:17:44 +00001068 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001069 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +00001070 exit(1);
1071 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001072
Uwe Hermann372eeb52007-12-04 21:49:06 +00001073 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001074 tmp = pci_read_byte(smbusdev, 0x79);
1075 tmp |= 0x01;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001076 pci_write_byte(smbusdev, 0x79, tmp);
1077
Uwe Hermann372eeb52007-12-04 21:49:06 +00001078 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001079 tmp = pci_read_byte(dev, 0x48);
1080 tmp |= 0x21;
Stefan Reinauer86de2832006-03-31 11:26:55 +00001081 pci_write_byte(dev, 0x48, tmp);
1082
Uwe Hermann372eeb52007-12-04 21:49:06 +00001083 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +00001084 tmp = INB(0xc6f);
1085 OUTB(tmp, 0xeb);
1086 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001087 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001088 OUTB(tmp, 0xc6f);
1089 OUTB(tmp, 0xeb);
1090 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001091
1092 return 0;
1093}
1094
Uwe Hermann372eeb52007-12-04 21:49:06 +00001095static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001096{
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001097 uint8_t old, new, val;
1098 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001099
Uwe Hermann372eeb52007-12-04 21:49:06 +00001100 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +00001101 val = pci_read_byte(dev, 0x88);
1102 val |= 0xff; /* 256K */
1103 pci_write_byte(dev, 0x88, val);
1104 val = pci_read_byte(dev, 0x8c);
1105 val |= 0xff; /* 1M */
1106 pci_write_byte(dev, 0x8c, val);
1107 wordval = pci_read_word(dev, 0x90);
1108 wordval |= 0x7fff; /* 16M */
1109 pci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001110
Uwe Hermanna7e05482007-05-09 10:17:44 +00001111 old = pci_read_byte(dev, 0x6d);
1112 new = old | 0x01;
1113 if (new == old)
1114 return 0;
1115 pci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001116
Uwe Hermanna7e05482007-05-09 10:17:44 +00001117 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +00001118 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001119 return -1;
1120 }
Yinghai Luca782972007-01-22 20:21:17 +00001121
1122 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001123}
1124
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001125/* This is a shot in the dark. Even if the code is totally bogus for some
1126 * chipsets, users will at least start to send in reports.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001127 */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001128static int enable_flash_mcp6x_7x_common(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001129{
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001130 int ret = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +00001131 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001132 uint16_t status;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001133 char *busname;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001134 uint32_t mcp_spibaraddr;
1135 void *mcp_spibar;
1136 struct pci_dev *smbusdev;
1137
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001138 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
1139
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001140 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001141 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001142 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +00001143 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
1144 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001145 case 0x0:
1146 buses_supported = CHIP_BUSTYPE_LPC;
1147 break;
1148 case 0x2:
1149 buses_supported = CHIP_BUSTYPE_SPI;
1150 break;
1151 default:
1152 buses_supported = CHIP_BUSTYPE_UNKNOWN;
1153 break;
1154 }
1155 busname = flashbuses_to_text(buses_supported);
1156 msg_pdbg("Guessed flash bus type is %s\n", busname);
1157 free(busname);
1158
1159 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001160#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +00001161 val |= (1 << 6);
1162 val &= ~(1 << 5);
1163 pci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001164#endif
1165
1166 /* Look for the SMBus device (SMBus PCI class) */
1167 smbusdev = pci_dev_find_vendorclass(0x10de, 0x0c05);
1168 if (!smbusdev) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001169 if (buses_supported & CHIP_BUSTYPE_SPI) {
1170 msg_perr("ERROR: SMBus device not found. Not enabling "
1171 "SPI.\n");
1172 buses_supported &= ~CHIP_BUSTYPE_SPI;
1173 ret = 1;
1174 } else {
1175 msg_pinfo("Odd. SMBus device not found.\n");
1176 }
1177 goto out_msg;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001178 }
1179 msg_pdbg("Found SMBus device %04x:%04x at %02x:%02x:%01x\n",
1180 smbusdev->vendor_id, smbusdev->device_id,
1181 smbusdev->bus, smbusdev->dev, smbusdev->func);
1182
1183 /* Locate the BAR where the SPI interface lives. */
1184 mcp_spibaraddr = pci_read_long(smbusdev, 0x74);
1185 msg_pdbg("SPI BAR is at 0x%08x, ", mcp_spibaraddr);
1186 /* We hope this has native alignment. We know the SPI interface (well,
1187 * a set of GPIOs that is connected to SPI flash) is at offset 0x530,
1188 * so we expect a size of at least 0x800. Clear the lower bits.
1189 * It is entirely possible that the BAR is 64k big and the low bits are
1190 * reserved for an entirely different purpose.
1191 */
1192 mcp_spibaraddr &= ~0x7ff;
1193 msg_pdbg("after clearing low bits BAR is at 0x%08x\n", mcp_spibaraddr);
1194
1195 /* Accessing a NULL pointer BAR is evil. Don't do it. */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001196 if (mcp_spibaraddr && (buses_supported == CHIP_BUSTYPE_SPI)) {
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001197 /* Map the BAR. Bytewise/wordwise access at 0x530 and 0x540. */
1198 mcp_spibar = physmap("MCP67 SPI", mcp_spibaraddr, 0x544);
1199
1200/* Guessed. If this is correct, migrate to a separate MCP67 SPI driver. */
1201#define MCP67_SPI_CS (1 << 1)
1202#define MCP67_SPI_SCK (1 << 2)
1203#define MCP67_SPI_MOSI (1 << 3)
1204#define MCP67_SPI_MISO (1 << 4)
1205#define MCP67_SPI_ENABLE (1 << 0)
1206#define MCP67_SPI_IDLE (1 << 8)
1207
1208 status = mmio_readw(mcp_spibar + 0x530);
1209 msg_pdbg("SPI control is 0x%04x, enable=%i, idle=%i\n",
1210 status, status & 0x1, (status >> 8) & 0x1);
1211 /* FIXME: Remove the physunmap once the SPI driver exists. */
1212 physunmap(mcp_spibar, 0x544);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001213 } else if (!mcp_spibaraddr && (buses_supported & CHIP_BUSTYPE_SPI)) {
1214 msg_pdbg("Strange. MCP SPI BAR is invalid.\n");
1215 buses_supported &= ~CHIP_BUSTYPE_SPI;
1216 ret = 1;
1217 } else if (mcp_spibaraddr && !(buses_supported & CHIP_BUSTYPE_SPI)) {
1218 msg_pdbg("Strange. MCP SPI BAR is valid, but chipset apparently"
1219 " doesn't have SPI enabled.\n");
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001220 } else {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001221 msg_pdbg("MCP SPI is not used.\n");
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001222 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001223out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001224 msg_pinfo("Please send the output of \"flashrom -V\" to "
1225 "flashrom@flashrom.org to help us finish support for your "
1226 "chipset. Thanks.\n");
1227
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001228 return ret;
1229}
1230
1231/**
1232 * The MCP61/MCP67 code is guesswork based on cleanroom reverse engineering.
1233 * Due to that, it only reads info and doesn't change any settings.
1234 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
1235 * code provided in enable_flash_mcp6x_7x_common. Until we know for sure, call
1236 * enable_flash_mcp55 from this function only if enable_flash_mcp6x_7x_common
1237 * indicates the flash chip is LPC. Warning: enable_flash_mcp55
1238 * might make SPI flash inaccessible. The same caveat applies to SPI init
1239 * for LPC flash.
1240 */
1241static int enable_flash_mcp67(struct pci_dev *dev, const char *name)
1242{
1243 int result = 0;
1244
1245 result = enable_flash_mcp6x_7x_common(dev, name);
1246 if (result)
1247 return result;
1248
1249 /* Not sure if this is correct. No docs as usual. */
1250 switch (buses_supported) {
1251 case CHIP_BUSTYPE_LPC:
1252 result = enable_flash_mcp55(dev, name);
1253 break;
1254 case CHIP_BUSTYPE_SPI:
1255 msg_pinfo("SPI on this chipset is not supported yet.\n");
1256 buses_supported = CHIP_BUSTYPE_NONE;
1257 break;
1258 default:
1259 msg_pinfo("Something went wrong with bus type detection.\n");
1260 buses_supported = CHIP_BUSTYPE_NONE;
1261 break;
1262 }
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001263
1264 return result;
1265}
1266
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001267static int enable_flash_mcp7x(struct pci_dev *dev, const char *name)
1268{
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001269 int result = 0;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001270
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001271 result = enable_flash_mcp6x_7x_common(dev, name);
1272 if (result)
1273 return result;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001274
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001275 /* Not sure if this is correct. No docs as usual. */
1276 switch (buses_supported) {
1277 case CHIP_BUSTYPE_LPC:
1278 msg_pinfo("LPC on this chipset is not supported yet.\n");
1279 break;
1280 case CHIP_BUSTYPE_SPI:
1281 msg_pinfo("SPI on this chipset is not supported yet.\n");
1282 buses_supported = CHIP_BUSTYPE_NONE;
1283 break;
1284 default:
1285 msg_pinfo("Something went wrong with bus type detection.\n");
1286 buses_supported = CHIP_BUSTYPE_NONE;
1287 break;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001288 }
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001289
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001290 return result;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001291}
1292
Uwe Hermann372eeb52007-12-04 21:49:06 +00001293static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001294{
Michael Karchercfa674f2010-02-25 11:38:23 +00001295 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001296
Uwe Hermanne823ee02007-06-05 15:02:18 +00001297 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +00001298 val = pci_read_byte(dev, 0x41);
1299 val |= 0x0e;
1300 pci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001301
Michael Karchercfa674f2010-02-25 11:38:23 +00001302 val = pci_read_byte(dev, 0x43);
1303 val |= (1 << 4);
1304 pci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001305
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001306 return 0;
1307}
1308
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001309/**
1310 * Usually on the x86 architectures (and on other PC-like platforms like some
1311 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1312 * Elan SC520 only a small piece of the system flash is mapped there, but the
1313 * complete flash is mapped somewhere below 1G. The position can be determined
1314 * by the BOOTCS PAR register.
1315 */
1316static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1317{
1318 int i, bootcs_found = 0;
1319 uint32_t parx = 0;
1320 void *mmcr;
1321
1322 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001323 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001324
1325 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1326 * BOOTCS region (PARx[31:29] = 100b)e
1327 */
1328 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001329 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001330 if ((parx >> 29) == 4) {
1331 bootcs_found = 1;
1332 break; /* BOOTCS found */
1333 }
1334 }
1335
1336 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1337 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1338 */
1339 if (bootcs_found) {
1340 if (parx & (1 << 25)) {
1341 parx &= (1 << 14) - 1; /* Mask [13:0] */
1342 flashbase = parx << 16;
1343 } else {
1344 parx &= (1 << 18) - 1; /* Mask [17:0] */
1345 flashbase = parx << 12;
1346 }
1347 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001348 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001349 }
1350
1351 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001352 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001353 return 0;
1354}
1355
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001356#endif
1357
Uwe Hermann4179d292009-05-08 17:50:51 +00001358/* Please keep this list alphabetically sorted by vendor/device. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001359const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001360#if defined(__i386__) || defined(__x86_64__)
Uwe Hermann4179d292009-05-08 17:50:51 +00001361 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
1362 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1363 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1364 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1365 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
Nils Jacobse715c7b2009-09-23 02:09:23 +00001366 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
Uwe Hermann4179d292009-05-08 17:50:51 +00001367 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1368 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
Carl-Daniel Hailfinger174962d2009-09-01 22:13:42 +00001369 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001370 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
1371 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
1372 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Carl-Daniel Hailfinger797a8342009-11-26 16:51:39 +00001373 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1374 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1375 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001376 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Uwe Hermann4179d292009-05-08 17:50:51 +00001377 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1378 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1379 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
Uwe Hermannb0039912009-05-07 13:24:49 +00001380 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001381 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1382 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1383 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1384 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001385 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1386 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001387 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001388 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001389 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1390 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1391 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001392 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1393 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Uwe Hermannb0039912009-05-07 13:24:49 +00001394 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1395 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1396 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1397 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
David Hendricksdb7c1532010-01-19 02:19:27 +00001398 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
Uwe Hermann4179d292009-05-08 17:50:51 +00001399 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001400 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1401 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001402 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
Uwe Hermannb0039912009-05-07 13:24:49 +00001403 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001404 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1405 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001406 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1407 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001408 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001409 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1410 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
Carl-Daniel Hailfinger95baaad2009-08-21 17:26:13 +00001411 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001412 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1413 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1414 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1415 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
Adam Jurkowskie4984102009-12-21 15:30:46 +00001416 {0x8086, 0x8119, OK, "Intel", "Poulsbo", enable_flash_poulsbo},
Luc Verhaegenaad7e672009-10-06 11:32:21 +00001417 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001418 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1419 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001420 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
Michael Karcher5f31ebe2010-06-12 23:07:26 +00001421 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001422 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001423 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1424 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1425 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1426 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1427 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1428 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001429 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1430 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1431 * Until we have PCI device class matching or some fallback mechanism,
1432 * this is needed to get flashrom working on Tyan S2915 and maybe other
1433 * dual-MCP55 boards.
1434 */
1435#if 0
1436 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1437#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001438 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1439 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1440 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1441 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1442 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1443 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +00001444 {0x10de, 0x03e0, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1445 {0x10de, 0x03e1, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1446 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
1447 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp67},
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +00001448 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1449 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1450 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1451 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp7x},
1452 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp67},
1453 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x},
1454 {0x10de, 0x075d, NT, "NVIDIA", "MCP78S", enable_flash_mcp7x},
1455 {0x10de, 0x07d7, NT, "NVIDIA", "MCP73", enable_flash_mcp7x},
1456 {0x10de, 0x0aac, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1457 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1458 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
1459 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp7x},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001460 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1461 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1462 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
Luc Verhaegen9cce2f52010-01-10 15:01:08 +00001463 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001464 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1465 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1466 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1467 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1468 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1469 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1470 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
Luc Verhaegen9892ca62009-12-09 07:43:13 +00001471 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1472 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1473 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1474 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
1475 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540},
1476 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1477 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
1478 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540},
1479 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1480 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540},
1481 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1482 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1483 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1484 {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis540},
1485 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1486 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
1487 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001488 /* VIA northbridges */
1489 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1490 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1491 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
1492 {0x1106, 0x0691, NT, "VIA", "VT82C69x", via_no_byte_merge}, /* 691, 693a, 694t, 694x checked */
1493 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
1494 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1495 /* VIA southbridges */
Uwe Hermann4179d292009-05-08 17:50:51 +00001496 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
1497 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
Mateusz Murawskie6abef02009-06-18 12:42:46 +00001498 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001499 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001500 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1501 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1502 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1503 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Arjan Koers8dfea832009-06-15 00:03:37 +00001504 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
Uwe Hermann3e0774d2009-09-25 01:05:06 +00001505 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Uwe Hermann4179d292009-05-08 17:50:51 +00001506 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1507 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001508#endif
Uwe Hermann05fab752009-05-16 23:42:17 +00001509 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001510};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001511
Uwe Hermanna7e05482007-05-09 10:17:44 +00001512int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001513{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001514 struct pci_dev *dev = 0;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001515 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001516 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001517
Uwe Hermann372eeb52007-12-04 21:49:06 +00001518 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001519 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1520 dev = pci_dev_find(chipset_enables[i].vendor_id,
1521 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001522 if (!dev)
1523 continue;
1524 if (ret != -2) {
1525 msg_pinfo("WARNING: unexpected second chipset match: "
1526 "\"%s %s\"\nignoring, please report lspci and "
1527 "board URL to flashrom@flashrom.org!\n",
1528 chipset_enables[i].vendor_name,
1529 chipset_enables[i].device_name);
1530 continue;
1531 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001532 msg_pinfo("Found chipset \"%s %s\", enabling flash write... ",
Uwe Hermann05fab752009-05-16 23:42:17 +00001533 chipset_enables[i].vendor_name,
1534 chipset_enables[i].device_name);
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001535 msg_pdbg("chipset PCI ID is %04x:%04x, ",
1536 chipset_enables[i].vendor_id,
1537 chipset_enables[i].device_id);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001538
Uwe Hermann05fab752009-05-16 23:42:17 +00001539 ret = chipset_enables[i].doit(dev,
1540 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001541 if (ret == NOT_DONE_YET) {
1542 ret = -2;
1543 msg_pinfo("OK - searching further chips.\n");
1544 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001545 msg_pinfo("FAILED!\n");
Michael Karcher89bed6d2010-06-13 10:16:12 +00001546 else if(ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001547 msg_pinfo("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001548 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001549
Sean Nelson316a29f2010-05-07 20:09:04 +00001550 msg_pinfo("This chipset supports the following protocols: %s.\n",
Uwe Hermann9899cad2009-06-28 21:47:57 +00001551 flashbuses_to_text(buses_supported));
Uwe Hermanna7e05482007-05-09 10:17:44 +00001552
1553 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001554}