blob: 7e530b632c9120fdad8718afff7fafd0cc58156d [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
Idwer Vollering004f4b72010-09-03 18:21:21 +000039#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
Idwer Vollering004f4b72010-09-03 18:21:21 +000042#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +000055#if CONFIG_ATAVIA == 1
56 PROGRAMMER_ATAVIA,
57#endif
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +000058#if CONFIG_ATAPROMISE == 1
59 PROGRAMMER_ATAPROMISE,
60#endif
Kyösti Mälkki72d42f82014-06-01 23:48:31 +000061#if CONFIG_IT8212 == 1
62 PROGRAMMER_IT8212,
63#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000064#if CONFIG_FT2232_SPI == 1
65 PROGRAMMER_FT2232_SPI,
66#endif
67#if CONFIG_SERPROG == 1
68 PROGRAMMER_SERPROG,
69#endif
70#if CONFIG_BUSPIRATE_SPI == 1
71 PROGRAMMER_BUSPIRATE_SPI,
72#endif
73#if CONFIG_DEDIPROG == 1
74 PROGRAMMER_DEDIPROG,
75#endif
76#if CONFIG_RAYER_SPI == 1
77 PROGRAMMER_RAYER_SPI,
78#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +000079#if CONFIG_PONY_SPI == 1
80 PROGRAMMER_PONY_SPI,
81#endif
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +000082#if CONFIG_NICINTEL == 1
83 PROGRAMMER_NICINTEL,
84#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +000085#if CONFIG_NICINTEL_SPI == 1
86 PROGRAMMER_NICINTEL_SPI,
87#endif
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +000088#if CONFIG_NICINTEL_EEPROM == 1
89 PROGRAMMER_NICINTEL_EEPROM,
90#endif
Mark Marshall90021f22010-12-03 14:48:11 +000091#if CONFIG_OGP_SPI == 1
92 PROGRAMMER_OGP_SPI,
93#endif
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +000094#if CONFIG_SATAMV == 1
95 PROGRAMMER_SATAMV,
96#endif
David Hendricksf9a30552015-05-23 20:30:30 -070097#if CONFIG_LINUX_MTD == 1
98 PROGRAMMER_LINUX_MTD,
99#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000100#if CONFIG_LINUX_SPI == 1
101 PROGRAMMER_LINUX_SPI,
102#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000103#if CONFIG_USBBLASTER_SPI == 1
104 PROGRAMMER_USBBLASTER_SPI,
105#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000106#if CONFIG_MSTARDDC_SPI == 1
107 PROGRAMMER_MSTARDDC_SPI,
108#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000109#if CONFIG_PICKIT2_SPI == 1
110 PROGRAMMER_PICKIT2_SPI,
111#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000112#if CONFIG_CH341A_SPI == 1
113 PROGRAMMER_CH341A_SPI,
114#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100115#if CONFIG_DIGILENT_SPI == 1
116 PROGRAMMER_DIGILENT_SPI,
117#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000118 PROGRAMMER_INVALID /* This must always be the last entry. */
119};
120
Stefan Tauneraf358d62012-12-27 18:40:26 +0000121enum programmer_type {
122 PCI = 1, /* to detect uninitialized values */
123 USB,
124 OTHER,
125};
126
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000127struct dev_entry {
128 uint16_t vendor_id;
129 uint16_t device_id;
130 const enum test_state status;
131 const char *vendor_name;
132 const char *device_name;
133};
134
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000135struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000136 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000137 const enum programmer_type type;
138 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000139 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +0000140 const char *const note;
141 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142
143 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000144
Stefan Tauner305e0b92013-07-17 23:46:44 +0000145 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000146 void (*unmap_flash_region) (void *virt_addr, size_t len);
147
Stefan Taunerf80419c2014-05-02 15:41:42 +0000148 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000149};
150
151extern const struct programmer_entry programmer_table[];
152
Nico Huberbcb2e5a2012-12-30 01:23:17 +0000153int programmer_init(enum programmer prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000154int programmer_shutdown(void);
155
156enum bitbang_spi_master_type {
157 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
158#if CONFIG_RAYER_SPI == 1
159 BITBANG_SPI_MASTER_RAYER,
160#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000161#if CONFIG_PONY_SPI == 1
162 BITBANG_SPI_MASTER_PONY,
163#endif
Idwer Vollering004f4b72010-09-03 18:21:21 +0000164#if CONFIG_NICINTEL_SPI == 1
165 BITBANG_SPI_MASTER_NICINTEL,
166#endif
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000167#if CONFIG_INTERNAL == 1
168#if defined(__i386__) || defined(__x86_64__)
169 BITBANG_SPI_MASTER_MCP,
170#endif
171#endif
Mark Marshall90021f22010-12-03 14:48:11 +0000172#if CONFIG_OGP_SPI == 1
173 BITBANG_SPI_MASTER_OGP,
174#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000175};
176
177struct bitbang_spi_master {
178 enum bitbang_spi_master_type type;
179
180 /* Note that CS# is active low, so val=0 means the chip is active. */
181 void (*set_cs) (int val);
182 void (*set_sck) (int val);
183 void (*set_mosi) (int val);
184 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000185 void (*request_bus) (void);
186 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100187 /* optional functions to optimize xfers */
188 void (*set_sck_set_mosi) (int sck, int mosi);
189 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000190 /* Length of half a clock period in usecs. */
191 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000192};
193
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000194#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000195struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000196
197/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000198// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000199extern struct pci_access *pacc;
200int pci_init_common(void);
201uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
202struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
203/* rpci_write_* are reversible writes. The original PCI config space register
204 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400205 * To clone the pci_dev instances internally, the `pacc` global
206 * variable has to reference a pci_access method that is compatible
207 * with the given pci_dev handle. The referenced pci_access (not
208 * the variable) has to stay valid until the shutdown handlers are
209 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000210 */
211int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
212int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
213int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
214#endif
215
216#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000217struct penable {
218 uint16_t vendor_id;
219 uint16_t device_id;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000220 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000221 const char *vendor_name;
222 const char *device_name;
223 int (*doit) (struct pci_dev *dev, const char *name);
224};
225
226extern const struct penable chipset_enables[];
227
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000228enum board_match_phase {
229 P1,
230 P2,
231 P3
232};
233
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000234struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000235 /* Any device, but make it sensible, like the ISA bridge. */
236 uint16_t first_vendor;
237 uint16_t first_device;
238 uint16_t first_card_vendor;
239 uint16_t first_card_device;
240
241 /* Any device, but make it sensible, like
242 * the host bridge. May be NULL.
243 */
244 uint16_t second_vendor;
245 uint16_t second_device;
246 uint16_t second_card_vendor;
247 uint16_t second_card_device;
248
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000249 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000250 const char *dmi_pattern;
251
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000252 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000253 const char *lb_vendor;
254 const char *lb_part;
255
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000256 enum board_match_phase phase;
257
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000258 const char *vendor_name;
259 const char *board_name;
260
261 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000262 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000263 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000264};
265
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000266extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000267
268struct board_info {
269 const char *vendor;
270 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000271 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000272#ifdef CONFIG_PRINT_WIKI
273 const char *url;
274 const char *note;
275#endif
276};
277
278extern const struct board_info boards_known[];
279extern const struct board_info laptops_known[];
280#endif
281
282/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000283void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000284void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000285void internal_sleep(unsigned int usecs);
286void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000287
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000288#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000289/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000290int selfcheck_board_enables(void);
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000291int board_parse_parameter(const char *boardstring, const char **vendor, const char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000292void w836xx_ext_enter(uint16_t port);
293void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000294void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000295int it8705f_write_enable(uint8_t port);
296uint8_t sio_read(uint16_t port, uint8_t reg);
297void sio_write(uint16_t port, uint8_t reg, uint8_t data);
298void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000299void board_handle_before_superio(void);
300void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000301int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000302
303/* chipset_enable.c */
304int chipset_flash_enable(void);
305
306/* processor_enable.c */
307int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000308#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000309
310/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000311void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000312void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000313void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000314void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000315void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000316void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000317#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000318int setup_cpu_msr(int cpu);
319void cleanup_cpu_msr(void);
320
321/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000322int cb_parse_table(const char **vendor, const char **model);
Nico Huber441d2a42016-05-02 11:39:35 +0200323int cb_check_image(const uint8_t *bios, int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000324
325/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000326#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000327extern int has_dmi_support;
328void dmi_init(void);
329int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000330#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000331
332/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000333struct superio {
334 uint16_t vendor;
335 uint16_t port;
336 uint16_t model;
337};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000338extern struct superio superios[];
339extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000340#define SUPERIO_VENDOR_NONE 0x0
341#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000342#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000343#endif
344#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000345struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000346struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
347struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
348 uint16_t card_vendor, uint16_t card_device);
349#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000350int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000351#if CONFIG_INTERNAL == 1
352extern int is_laptop;
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000353extern int laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000354extern int force_boardenable;
355extern int force_boardmismatch;
356void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000357int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000358extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000359int internal_init(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000360#endif
361
362/* hwaccess.c */
363void mmio_writeb(uint8_t val, void *addr);
364void mmio_writew(uint16_t val, void *addr);
365void mmio_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100366uint8_t mmio_readb(const void *addr);
367uint16_t mmio_readw(const void *addr);
368uint32_t mmio_readl(const void *addr);
369void mmio_readn(const void *addr, uint8_t *buf, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000370void mmio_le_writeb(uint8_t val, void *addr);
371void mmio_le_writew(uint16_t val, void *addr);
372void mmio_le_writel(uint32_t val, void *addr);
Nico Huberb4d8a2a2017-03-17 17:19:15 +0100373uint8_t mmio_le_readb(const void *addr);
374uint16_t mmio_le_readw(const void *addr);
375uint32_t mmio_le_readl(const void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000376#define pci_mmio_writeb mmio_le_writeb
377#define pci_mmio_writew mmio_le_writew
378#define pci_mmio_writel mmio_le_writel
379#define pci_mmio_readb mmio_le_readb
380#define pci_mmio_readw mmio_le_readw
381#define pci_mmio_readl mmio_le_readl
Carl-Daniel Hailfinger54ce73a2011-05-03 21:49:41 +0000382void rmmio_writeb(uint8_t val, void *addr);
383void rmmio_writew(uint16_t val, void *addr);
384void rmmio_writel(uint32_t val, void *addr);
385void rmmio_le_writeb(uint8_t val, void *addr);
386void rmmio_le_writew(uint16_t val, void *addr);
387void rmmio_le_writel(uint32_t val, void *addr);
388#define pci_rmmio_writeb rmmio_le_writeb
389#define pci_rmmio_writew rmmio_le_writew
390#define pci_rmmio_writel rmmio_le_writel
391void rmmio_valb(void *addr);
392void rmmio_valw(void *addr);
393void rmmio_vall(void *addr);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000394
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000395/* dummyflasher.c */
396#if CONFIG_DUMMY == 1
397int dummy_init(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000398void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000399void dummy_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000400#endif
401
402/* nic3com.c */
403#if CONFIG_NIC3COM == 1
404int nic3com_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000405extern const struct dev_entry nics_3com[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000406#endif
407
408/* gfxnvidia.c */
409#if CONFIG_GFXNVIDIA == 1
410int gfxnvidia_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000411extern const struct dev_entry gfx_nvidia[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000412#endif
413
414/* drkaiser.c */
415#if CONFIG_DRKAISER == 1
416int drkaiser_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000417extern const struct dev_entry drkaiser_pcidev[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000418#endif
419
420/* nicrealtek.c */
421#if CONFIG_NICREALTEK == 1
422int nicrealtek_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000423extern const struct dev_entry nics_realtek[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000424#endif
425
426/* nicnatsemi.c */
427#if CONFIG_NICNATSEMI == 1
428int nicnatsemi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000429extern const struct dev_entry nics_natsemi[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000430#endif
431
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000432/* nicintel.c */
433#if CONFIG_NICINTEL == 1
434int nicintel_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000435extern const struct dev_entry nics_intel[];
Carl-Daniel Hailfingerb713d2e2011-05-08 00:24:18 +0000436#endif
437
Idwer Vollering004f4b72010-09-03 18:21:21 +0000438/* nicintel_spi.c */
439#if CONFIG_NICINTEL_SPI == 1
440int nicintel_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000441extern const struct dev_entry nics_intel_spi[];
Idwer Vollering004f4b72010-09-03 18:21:21 +0000442#endif
443
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000444/* nicintel_eeprom.c */
445#if CONFIG_NICINTEL_EEPROM == 1
446int nicintel_ee_init(void);
447extern const struct dev_entry nics_intel_ee[];
448#endif
449
Mark Marshall90021f22010-12-03 14:48:11 +0000450/* ogp_spi.c */
451#if CONFIG_OGP_SPI == 1
452int ogp_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000453extern const struct dev_entry ogp_spi[];
Mark Marshall90021f22010-12-03 14:48:11 +0000454#endif
455
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000456/* satamv.c */
457#if CONFIG_SATAMV == 1
458int satamv_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000459extern const struct dev_entry satas_mv[];
Carl-Daniel Hailfinger9a1105c2011-02-04 21:37:59 +0000460#endif
461
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000462/* satasii.c */
463#if CONFIG_SATASII == 1
464int satasii_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000465extern const struct dev_entry satas_sii[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000466#endif
467
468/* atahpt.c */
469#if CONFIG_ATAHPT == 1
470int atahpt_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000471extern const struct dev_entry ata_hpt[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000472#endif
473
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000474/* atavia.c */
475#if CONFIG_ATAVIA == 1
476int atavia_init(void);
477void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
478extern const struct dev_entry ata_via[];
479#endif
480
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000481/* atapromise.c */
482#if CONFIG_ATAPROMISE == 1
483int atapromise_init(void);
484void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
485extern const struct dev_entry ata_promise[];
486#endif
487
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000488/* it8212.c */
489#if CONFIG_IT8212 == 1
490int it8212_init(void);
491extern const struct dev_entry devs_it8212[];
492#endif
493
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000494/* ft2232_spi.c */
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000495#if CONFIG_FT2232_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000496int ft2232_spi_init(void);
Stefan Tauner4b24a2d2012-12-27 18:40:36 +0000497extern const struct dev_entry devs_ft2232spi[];
Jörg Fischer6529b9f2010-07-29 15:54:53 +0000498#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000499
James Lairdc60de0e2013-03-27 13:00:23 +0000500/* usbblaster_spi.c */
501#if CONFIG_USBBLASTER_SPI == 1
502int usbblaster_spi_init(void);
503extern const struct dev_entry devs_usbblasterspi[];
504#endif
505
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000506/* mstarddc_spi.c */
507#if CONFIG_MSTARDDC_SPI == 1
508int mstarddc_spi_init(void);
509#endif
510
Justin Chevrier66e554b2015-02-08 21:58:10 +0000511/* pickit2_spi.c */
512#if CONFIG_PICKIT2_SPI == 1
513int pickit2_spi_init(void);
Stefan Taunerf31fe842016-02-22 08:59:15 +0000514extern const struct dev_entry devs_pickit2_spi[];
Justin Chevrier66e554b2015-02-08 21:58:10 +0000515#endif
516
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000517/* rayer_spi.c */
518#if CONFIG_RAYER_SPI == 1
519int rayer_spi_init(void);
520#endif
521
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000522/* pony_spi.c */
523#if CONFIG_PONY_SPI == 1
524int pony_spi_init(void);
525#endif
526
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000527/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000528int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000529
530/* buspirate_spi.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000531#if CONFIG_BUSPIRATE_SPI == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000532int buspirate_spi_init(void);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000533#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000534
David Hendricksf9a30552015-05-23 20:30:30 -0700535/* linux_mtd.c */
536#if CONFIG_LINUX_MTD == 1
537int linux_mtd_init(void);
538#endif
539
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000540/* linux_spi.c */
541#if CONFIG_LINUX_SPI == 1
542int linux_spi_init(void);
543#endif
544
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000545/* dediprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000546#if CONFIG_DEDIPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000547int dediprog_init(void);
Stefan Taunerfdec7472016-02-22 08:59:27 +0000548extern const struct dev_entry devs_dediprog[];
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000549#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000550
Urja Rannikko0870b022016-01-31 22:10:29 +0000551/* ch341a_spi.c */
552#if CONFIG_CH341A_SPI == 1
553int ch341a_spi_init(void);
554void ch341a_spi_delay(unsigned int usecs);
555extern const struct dev_entry devs_ch341a_spi[];
556#endif
557
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100558/* digilent_spi.c */
559#if CONFIG_DIGILENT_SPI == 1
560int digilent_spi_init(void);
561extern const struct dev_entry devs_digilent_spi[];
562#endif
563
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000564/* flashrom.c */
565struct decode_sizes {
566 uint32_t parallel;
567 uint32_t lpc;
568 uint32_t fwh;
569 uint32_t spi;
570};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000571// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000572extern struct decode_sizes max_rom_decode;
573extern int programmer_may_write;
574extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000575unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000576char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000577
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000578/* spi.c */
579enum spi_controller {
580 SPI_CONTROLLER_NONE,
581#if CONFIG_INTERNAL == 1
582#if defined(__i386__) || defined(__x86_64__)
583 SPI_CONTROLLER_ICH7,
584 SPI_CONTROLLER_ICH9,
David Hendricks4e748392011-02-28 23:58:15 +0000585 SPI_CONTROLLER_IT85XX,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000586 SPI_CONTROLLER_IT87XX,
587 SPI_CONTROLLER_SB600,
Wei Hu31402ee2014-05-16 21:39:33 +0000588 SPI_CONTROLLER_YANGTZE,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000589 SPI_CONTROLLER_VIA,
590 SPI_CONTROLLER_WBSIO,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000591#endif
592#endif
593#if CONFIG_FT2232_SPI == 1
594 SPI_CONTROLLER_FT2232,
595#endif
596#if CONFIG_DUMMY == 1
597 SPI_CONTROLLER_DUMMY,
598#endif
599#if CONFIG_BUSPIRATE_SPI == 1
600 SPI_CONTROLLER_BUSPIRATE,
601#endif
602#if CONFIG_DEDIPROG == 1
603 SPI_CONTROLLER_DEDIPROG,
604#endif
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000605#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || CONFIG_PONY_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__)))
Michael Karcherb9dbe482011-05-11 17:07:07 +0000606 SPI_CONTROLLER_BITBANG,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000607#endif
David Hendricksf9a30552015-05-23 20:30:30 -0700608#if CONFIG_LINUX_MTD == 1
609 SPI_CONTROLLER_LINUX_MTD,
610#endif
Sven Schnelle5ce5f702011-09-03 18:37:52 +0000611#if CONFIG_LINUX_SPI == 1
612 SPI_CONTROLLER_LINUX,
613#endif
Urja Rannikkoc93f5f12011-09-15 23:38:14 +0000614#if CONFIG_SERPROG == 1
615 SPI_CONTROLLER_SERPROG,
616#endif
James Lairdc60de0e2013-03-27 13:00:23 +0000617#if CONFIG_USBBLASTER_SPI == 1
618 SPI_CONTROLLER_USBBLASTER,
619#endif
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000620#if CONFIG_MSTARDDC_SPI == 1
621 SPI_CONTROLLER_MSTARDDC,
622#endif
Justin Chevrier66e554b2015-02-08 21:58:10 +0000623#if CONFIG_PICKIT2_SPI == 1
624 SPI_CONTROLLER_PICKIT2,
625#endif
Urja Rannikko0870b022016-01-31 22:10:29 +0000626#if CONFIG_CH341A_SPI == 1
627 SPI_CONTROLLER_CH341A_SPI,
628#endif
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100629#if CONFIG_DIGILENT_SPI == 1
630 SPI_CONTROLLER_DIGILENT_SPI,
631#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000632};
Michael Karcher62797512011-05-11 17:07:02 +0000633
634#define MAX_DATA_UNSPECIFIED 0
635#define MAX_DATA_READ_UNLIMITED 64 * 1024
636#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100637
638#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
639
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000640struct spi_master {
Michael Karcherb9dbe482011-05-11 17:07:07 +0000641 enum spi_controller type;
Nico Huber1cf407b2017-11-10 20:18:23 +0100642 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000643 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
644 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000645 int (*command)(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000646 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000647 int (*multicommand)(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000648
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000649 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000650 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000651 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
652 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000653 const void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000654};
655
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000656int default_spi_send_command(struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000657 const unsigned char *writearr, unsigned char *readarr);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000658int default_spi_send_multicommand(struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000659int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000660int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
661int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000662int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000663
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000664/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000665enum ich_chipset {
666 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000667 CHIPSET_ICH,
668 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000669 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000670 CHIPSET_POULSBO, /* SCH U* */
671 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
672 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000673 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000674 CHIPSET_ICH8,
675 CHIPSET_ICH9,
676 CHIPSET_ICH10,
677 CHIPSET_5_SERIES_IBEX_PEAK,
678 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000679 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000680 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000681 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000682 CHIPSET_8_SERIES_LYNX_POINT_LP,
683 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000684 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100685 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100686 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700687 CHIPSET_C620_SERIES_LEWISBURG,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000688};
689
Stefan Tauner2abab942012-04-27 20:41:23 +0000690/* ichspi.c */
691#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200692int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
693int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000694
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000695/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000696int amd_imc_shutdown(struct pci_dev *dev);
697
David Hendricks4e748392011-02-28 23:58:15 +0000698/* it85spi.c */
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000699int it85xx_spi_init(struct superio s);
David Hendricks4e748392011-02-28 23:58:15 +0000700
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000701/* it87spi.c */
702void enter_conf_mode_ite(uint16_t port);
703void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000704void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000705int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000706
David Hendricksf9a30552015-05-23 20:30:30 -0700707#if CONFIG_LINUX_MTD == 1
708/* trivial wrapper to avoid cluttering internal_init() with #if */
709static inline int try_mtd(void) { return linux_mtd_init(); };
710#else
711static inline int try_mtd(void) { return 1; };
712#endif
713
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000714/* mcp6x_spi.c */
715int mcp6x_spi_init(int want_spi);
716
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000717/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000718int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000719
720/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000721int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000722#endif
723
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000724/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000725struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000726 int max_data_read;
727 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000728 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000729 int (*probe) (struct flashctx *flash);
730 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000731 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000732 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000733 const void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000734};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000735int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000736
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000737/* programmer.c */
738int noop_shutdown(void);
Stefan Tauner305e0b92013-07-17 23:46:44 +0000739void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000740void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000741void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
742void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
743void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000744void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000745uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
746uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
747void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000748struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000749 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
750 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
751 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000752 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000753 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
754 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
755 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
756 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000757 const void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000758};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000759int register_par_master(const struct par_master *mst, const enum chipbustype buses);
760struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000761 enum chipbustype buses_supported;
762 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000763 struct par_master par;
764 struct spi_master spi;
765 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000766 };
767};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000768extern struct registered_master registered_masters[];
769extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000770int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000771
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000772/* serprog.c */
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000773#if CONFIG_SERPROG == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000774int serprog_init(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000775void serprog_delay(unsigned int usecs);
Urja Rannikko0b4ffd52015-06-29 23:24:23 +0000776void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000777#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000778
779/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000780#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000781typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000782#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000783#else
784typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000785#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000786#endif
787
788void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000789fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000790extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600791int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000792int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000793int serialport_write(const unsigned char *buf, unsigned int writecnt);
794int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000795int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000796int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000797
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000798/* Serial port/pin mapping:
799
800 1 CD <-
801 2 RXD <-
802 3 TXD ->
803 4 DTR ->
804 5 GND --
805 6 DSR <-
806 7 RTS ->
807 8 CTS <-
808 9 RI <-
809*/
810enum SP_PIN {
811 PIN_CD = 1,
812 PIN_RXD,
813 PIN_TXD,
814 PIN_DTR,
815 PIN_GND,
816 PIN_DSR,
817 PIN_RTS,
818 PIN_CTS,
819 PIN_RI,
820};
821
822void sp_set_pin(enum SP_PIN pin, int val);
823int sp_get_pin(enum SP_PIN pin);
824
Nico Huber1cf407b2017-11-10 20:18:23 +0100825/* spi_master feature checks */
826static inline bool spi_master_4ba(const struct flashctx *const flash)
827{
828 return flash->mst->buses_supported & BUS_SPI &&
829 flash->mst->spi.features & SPI_MASTER_4BA;
830}
831
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000832#endif /* !__PROGRAMMER_H__ */