blob: 0598b8482938603ea73411e216fe2d1c20c2886c [file] [log] [blame]
Stefan Tauner4c723152016-01-14 22:47:55 +00001.\" Load the www device when using groff; provide a fallback for groff's MTO macro that formats email addresses.
2.ie \n[.g] \
3. mso www.tmac
Stefan Tauner0be072c2016-03-13 15:16:30 +00004.el \{
5. de MTO
6 \\$2 \(la\\$1 \(ra\\$3 \
Stefan Tauner4c723152016-01-14 22:47:55 +00007. .
Stefan Tauner0be072c2016-03-13 15:16:30 +00008.\}
Stefan Tauner4c723152016-01-14 22:47:55 +00009.\" Create wrappers for .MTO and .URL that print only text on systems w/o groff or if not outputting to a HTML
10.\" device. To that end we need to distinguish HTML output on groff from other configurations first.
11.nr groffhtml 0
12.if \n[.g] \
13. if "\*[.T]"html" \
14. nr groffhtml 1
15.\" For code reuse it would be nice to have a single wrapper that gets its target macro as parameter.
16.\" However, this did not work out with NetBSD's and OpenBSD's groff...
17.de URLB
18. ie (\n[groffhtml]==1) \{\
19. URL \\$@
20. \}
21. el \{\
22. ie "\\$2"" \{\
23. BR "\\$1" "\\$3"
24. \}
25. el \{\
26. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
27. \}
28. \}
29..
30.de MTOB
31. ie (\n[groffhtml]==1) \{\
32. MTO \\$@
33. \}
34. el \{\
35. ie "\\$2"" \{\
36. BR "\\$1" "\\$3"
37. \}
38. el \{\
39. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
40. \}
41. \}
42..
Nico Huberc3b02dc2023-08-12 01:13:45 +020043.TH FLASHPROG 8 "@MAN_DATE@" "flashprog-@VERSION@" "@MAN_DATE@"
Stefan Reinauer261144c2006-07-27 23:29:02 +000044.SH NAME
Nico Huberc3b02dc2023-08-12 01:13:45 +020045flashprog \- detect, read, write, verify and erase flash chips
Stefan Reinauer261144c2006-07-27 23:29:02 +000046.SH SYNOPSIS
Nico Huberc3b02dc2023-08-12 01:13:45 +020047.B flashprog \fR[\fB\-h\fR|\fB\-R\fR|\fB\-L\fR|\fB\-z\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100048 \fB\-p\fR <programmername>[:<parameters>] [\fB\-c\fR <chipname>]
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +100049 (\fB\-\-flash\-name\fR|\fB\-\-flash\-size\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100050 [\fB\-E\fR|\fB\-r\fR <file>|\fB\-w\fR <file>|\fB\-v\fR <file>]
Anastasia Klimchuka7cb7e92022-11-25 18:10:43 +110051 [(\fB\-l\fR <file>|\fB\-\-ifd\fR|\fB\-\-fmap\fR|\fB\-\-fmap-file\fR <file>)
52 [\fB\-i\fR <include>]...]
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100053 [\fB\-n\fR] [\fB\-N\fR] [\fB\-f\fR])]
Richard Hughes842d6782021-01-15 09:48:12 +000054 [\fB\-V\fR[\fBV\fR[\fBV\fR]]] [\fB-o\fR <logfile>] [\fB\-\-progress\fR]
55
Stefan Reinauer261144c2006-07-27 23:29:02 +000056.SH DESCRIPTION
Nico Huberc3b02dc2023-08-12 01:13:45 +020057.B flashprog
Uwe Hermanne8ba5382009-05-22 11:37:27 +000058is a utility for detecting, reading, writing, verifying and erasing flash
Uwe Hermann530cb2d2009-05-14 22:58:21 +000059chips. It's often used to flash BIOS/EFI/coreboot/firmware images in-system
Uwe Hermann941a2732011-07-25 21:12:57 +000060using a supported mainboard. However, it also supports various external
61PCI/USB/parallel-port/serial-port based devices which can program flash chips,
62including some network cards (NICs), SATA/IDE controller cards, graphics cards,
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +000063the Bus Pirate device, various FTDI FT2232/FT4232H/FT232H based USB devices, and more.
Uwe Hermanne74b9f82009-04-10 14:41:29 +000064.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000065It supports a wide range of DIP32, PLCC32, DIP8, SO8/SOIC8, TSOP32, TSOP40,
Uwe Hermann941a2732011-07-25 21:12:57 +000066TSOP48, and BGA chips, which use various protocols such as LPC, FWH,
67parallel flash, or SPI.
Stefan Reinauer261144c2006-07-27 23:29:02 +000068.SH OPTIONS
Uwe Hermann9ff514d2010-06-07 19:41:25 +000069You can specify one of
70.BR \-h ", " \-R ", " \-L ", " \-z ", " \-E ", " \-r ", " \-w ", " \-v
71or no operation.
Nico Huberc3b02dc2023-08-12 01:13:45 +020072If no operation is specified, flashprog will only probe for flash chips. It is
73recommended that if you try flashprog the first time on a system, you run it
Uwe Hermann941a2732011-07-25 21:12:57 +000074in probe-only mode and check the output. Also you are advised to make a
Uwe Hermann9ff514d2010-06-07 19:41:25 +000075backup of your current ROM contents with
76.B \-r
Stefan Taunere34e3e82013-01-01 00:06:51 +000077before you try to write a new image. All operations involving any chip access (probe/read/write/...) require the
78.B -p/--programmer
79option to be used (please see below).
Stefan Reinauerde063bf2006-09-21 13:09:22 +000080.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000081.B "\-r, \-\-read <file>"
82Read flash ROM contents and save them into the given
83.BR <file> .
Uwe Hermann941a2732011-07-25 21:12:57 +000084If the file already exists, it will be overwritten.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000085.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -060086.B "\-w, \-\-write (<file>|-)"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000087Write
88.B <file>
Daniel Campellod12b6bc2022-03-14 11:43:16 -060089into flash ROM. If
90.B -
91is provided instead, contents will be read from stdin. This will first automatically
Uwe Hermann9ff514d2010-06-07 19:41:25 +000092.B erase
93the chip, then write to it.
Stefan Taunerac54fbe2011-07-21 19:52:00 +000094.sp
95In the process the chip is also read several times. First an in-memory backup
96is made for disaster recovery and to be able to skip regions that are
97already equal to the image file. This copy is updated along with the write
98operation. In case of erase errors it is even re-read completely. After
99writing has finished and if verification is enabled, the whole flash chip is
100read out and compared with the input image.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000101.TP
Uwe Hermannea07f622009-06-24 17:31:08 +0000102.B "\-n, \-\-noverify"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000103Skip the automatic verification of flash ROM contents after writing. Using this
Uwe Hermannea07f622009-06-24 17:31:08 +0000104option is
105.B not
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000106recommended, you should only use it if you know what you are doing and if you
Uwe Hermannea07f622009-06-24 17:31:08 +0000107feel that the time for verification takes too long.
108.sp
109Typical usage is:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200110.B "flashprog \-p prog \-n \-w <file>"
Uwe Hermannea07f622009-06-24 17:31:08 +0000111.sp
112This option is only useful in combination with
113.BR \-\-write .
114.TP
Nico Huber99d15952016-05-02 16:54:24 +0200115.B "\-N, \-\-noverify-all"
116Skip not included regions during automatic verification after writing (cf.
117.BR "\-l " "and " "\-i" ).
118You should only use this option if you are sure that communication with
119the flash chip is reliable (e.g. when using the
120.BR internal
Nico Huberc3b02dc2023-08-12 01:13:45 +0200121programmer). Even if flashprog is instructed not to touch parts of the
Nico Huber99d15952016-05-02 16:54:24 +0200122flash chip, their contents could be damaged (e.g. due to misunderstood
123erase commands).
124.sp
125This option is required to flash an Intel system with locked ME flash
126region using the
127.BR internal
128programmer. It may be enabled by default in this case in the future.
129.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600130.B "\-v, \-\-verify (<file>|-)"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000131Verify the flash ROM contents against the given
132.BR <file> .
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600133If
134.BR -
135is provided instead, contents will be read from stdin.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000136.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000137.B "\-E, \-\-erase"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000138Erase the flash ROM chip.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000139.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000140.B "\-V, \-\-verbose"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000141More verbose output. This option can be supplied multiple times
Stefan Taunereebeb532011-08-04 17:40:25 +0000142(max. 3 times, i.e.
143.BR \-VVV )
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000144for even more debug output.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000145.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000146.B "\-c, \-\-chip" <chipname>
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000147Probe only for the specified flash ROM chip. This option takes the chip name as
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000148printed by
Nico Huberc3b02dc2023-08-12 01:13:45 +0200149.B "flashprog \-L"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000150without the vendor name as parameter. Please note that the chip name is
151case sensitive.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000152.TP
Joerg Mayer645c6df2010-03-13 14:47:48 +0000153.B "\-f, \-\-force"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000154Force one or more of the following actions:
Joerg Mayer645c6df2010-03-13 14:47:48 +0000155.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000156* Force chip read and pretend the chip is there.
157.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000158* Force chip access even if the chip is bigger than the maximum supported \
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000159size for the flash bus.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000160.sp
161* Force erase even if erase is known bad.
162.sp
163* Force write even if write is known bad.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000164.TP
165.B "\-l, \-\-layout <file>"
166Read ROM layout from
167.BR <file> .
Uwe Hermann87c07932009-05-05 16:15:46 +0000168.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200169flashprog supports ROM layouts. This allows you to flash certain parts of
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000170the flash chip only. A ROM layout file contains multiple lines with the
171following syntax:
172.sp
173.B " startaddr:endaddr imagename"
174.sp
175.BR "startaddr " "and " "endaddr "
176are hexadecimal addresses within the ROM file and do not refer to any
177physical address. Please note that using a 0x prefix for those hexadecimal
178numbers is not necessary, but you can't specify decimal/octal numbers.
179.BR "imagename " "is an arbitrary name for the region/image from"
180.BR " startaddr " "to " "endaddr " "(both addresses included)."
181.sp
182Example:
Uwe Hermann87c07932009-05-05 16:15:46 +0000183.sp
184 00000000:00008fff gfxrom
185 00009000:0003ffff normal
186 00040000:0007ffff fallback
187.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000188If you only want to update the image named
189.BR "normal " "in a ROM based on the layout above, run"
Uwe Hermann87c07932009-05-05 16:15:46 +0000190.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200191.B " flashprog \-p prog \-\-layout rom.layout \-\-image normal \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000192.sp
Stefan Taunere34e3e82013-01-01 00:06:51 +0000193To update only the images named
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000194.BR "normal " "and " "fallback" ", run:"
Uwe Hermann87c07932009-05-05 16:15:46 +0000195.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200196.B " flashprog \-p prog \-l rom.layout \-i normal -i fallback \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000197.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000198Overlapping sections are not supported.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000199.TP
Arthur Heymansc82900b2018-01-10 12:48:16 +0100200.B "\-\-fmap"
201Read layout from fmap in flash chip.
202.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200203flashprog supports the fmap binary format which is commonly used by coreboot
Arthur Heymansc82900b2018-01-10 12:48:16 +0100204for partitioning a flash chip. The on-chip fmap will be read and used to generate
205the layout.
206.sp
207If you only want to update the
208.BR "COREBOOT"
209region defined in the fmap, run
210.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200211.B " flashprog -p prog \-\-fmap \-\-image COREBOOT \-w some.rom"
Arthur Heymansc82900b2018-01-10 12:48:16 +0100212.TP
213.B "\-\-fmap-file <file>"
214Read layout from a
215.BR <file>
216containing binary fmap (e.g. coreboot roms).
217.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200218flashprog supports the fmap binary format which is commonly used by coreboot
Arthur Heymansc82900b2018-01-10 12:48:16 +0100219for partitioning a flash chip. The fmap in the specified file will be read and
220used to generate the layout.
221.sp
222If you only want to update the
223.BR "COREBOOT"
224region defined in the binary fmap file, run
225.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200226.B " flashprog \-p prog \-\-fmap-file some.rom \-\-image COREBOOT \-w some.rom"
Arthur Heymansc82900b2018-01-10 12:48:16 +0100227.TP
Nico Huber305f4172013-06-14 11:55:26 +0200228.B "\-\-ifd"
229Read ROM layout from Intel Firmware Descriptor.
230.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200231flashprog supports ROM layouts given by an Intel Firmware Descriptor
Nico Huber305f4172013-06-14 11:55:26 +0200232(IFD). The on-chip descriptor will be read and used to generate the
233layout. If you need to change the layout, you have to update the IFD
234only first.
235.sp
236The following ROM images may be present in an IFD:
237.sp
238 fd the IFD itself
239 bios the host firmware aka. BIOS
240 me Intel Management Engine firmware
241 gbe gigabit ethernet firmware
242 pd platform specific data
243.TP
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000244.B "\-i, \-\-image <imagename>"
245Only flash region/image
246.B <imagename>
Uwe Hermann67808fe2007-10-18 00:29:05 +0000247from flash layout.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000248.TP
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +1000249.B "\-\-flash\-name"
250Prints out the detected flash chips name.
251.TP
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +1000252.B "\-\-flash\-size"
253Prints out the detected flash chips size.
254.TP
Michael Niewöhner96cc5d32021-09-21 17:37:32 +0200255.B "\-\-flash\-contents <ref\-file>"
256The file contents of
257.BR <ref\-file>
258will be used to decide which parts of the flash need to be written. Providing
259this saves an initial read of the full flash chip. Be careful, if the provided
260data doesn't actually match the flash contents, results are undefined.
261.TP
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000262.B "\-L, \-\-list\-supported"
Uwe Hermann941a2732011-07-25 21:12:57 +0000263List the flash chips, chipsets, mainboards, and external programmers
264(including PCI, USB, parallel port, and serial port based devices)
Nico Huberc3b02dc2023-08-12 01:13:45 +0200265supported by flashprog.
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000266.sp
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000267There are many unlisted boards which will work out of the box, without
Nico Huberc3b02dc2023-08-12 01:13:45 +0200268special support in flashprog. Please let us know if you can verify that
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000269other boards work or do not work out of the box.
270.sp
271.B IMPORTANT:
272For verification you have
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000273to test an ERASE and/or WRITE operation, so make sure you only do that
274if you have proper means to recover from failure!
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000275.TP
Uwe Hermann20a293f2009-06-19 10:42:43 +0000276.B "\-z, \-\-list\-supported-wiki"
277Same as
278.BR \-\-list\-supported ,
279but outputs the supported hardware in MediaWiki syntax, so that it can be
Stefan Tauner4c723152016-01-14 22:47:55 +0000280easily pasted into the
Nico Huberc3b02dc2023-08-12 01:13:45 +0200281.URLB https://flashprog.org/Supported_hardware "supported hardware wiki page" .
Uwe Hermann941a2732011-07-25 21:12:57 +0000282Please note that MediaWiki output is not compiled in by default.
Uwe Hermann20a293f2009-06-19 10:42:43 +0000283.TP
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000284.B "\-p, \-\-programmer <name>[:parameter[,parameter[,parameter]]]"
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000285Specify the programmer device. This is mandatory for all operations
286involving any chip access (probe/read/write/...). Currently supported are:
Carl-Daniel Hailfingerce986772009-05-09 00:27:07 +0000287.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000288.BR "* internal" " (for in-system flashing in the mainboard)"
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000289.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200290.BR "* dummy" " (virtual programmer for testing flashprog)"
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000291.sp
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000292.BR "* nic3com" " (for flash ROMs on 3COM network cards)"
293.sp
Sergey Lichack98f47102012-08-27 01:24:15 +0000294.BR "* nicrealtek" " (for flash ROMs on Realtek and SMC 1211 network cards)"
Uwe Hermann829ed842010-05-24 17:39:14 +0000295.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000296.BR "* nicnatsemi" " (for flash ROMs on National Semiconductor DP838* network \
297cards)"
298.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000299.BR "* nicintel" " (for parallel flash ROMs on Intel 10/100Mbit network cards)
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000300.sp
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000301.BR "* gfxnvidia" " (for flash ROMs on NVIDIA graphics cards)"
302.sp
TURBO Jb0912c02009-09-02 23:00:46 +0000303.BR "* drkaiser" " (for flash ROMs on Dr. Kaiser PC-Waechter PCI cards)"
304.sp
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000305.BR "* satasii" " (for flash ROMs on Silicon Image SATA/IDE controllers)"
306.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000307.BR "* satamv" " (for flash ROMs on Marvell SATA controllers)"
308.sp
Uwe Hermannddd5c9e2010-02-21 21:17:00 +0000309.BR "* atahpt" " (for flash ROMs on Highpoint ATA/RAID controllers)"
310.sp
Stefan Tauner4f094752014-06-01 22:36:30 +0000311.BR "* atavia" " (for flash ROMs on VIA VT6421A SATA controllers)"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000312.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000313.BR "* atapromise" " (for flash ROMs on Promise PDC2026x ATA/RAID controllers)"
314.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000315.BR "* it8212" " (for flash ROMs on ITE IT8212F ATA/RAID controller)"
316.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000317.BR "* ft2232_spi" " (for SPI flash ROMs attached to an FT2232/FT4232H/FT232H family based USB SPI programmer).
Paul Fox05dfbe62009-06-16 21:08:06 +0000318.sp
Nico Huber044c9dc2023-12-29 23:26:57 +0100319.BR "* ft4222_spi" " (for SPI and QPI flash ROMs attached to an FT4222H based USB programmer).
320.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000321.BR "* serprog" " (for flash ROMs attached to a programmer speaking serprog, \
Stefan Tauner0be072c2016-03-13 15:16:30 +0000322including some Arduino-based devices)."
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000323.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000324.BR "* buspirate_spi" " (for SPI flash ROMs attached to a Bus Pirate)"
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000325.sp
Nico Hubera1b7f352024-03-25 18:32:11 +0100326.BR "* dediprog" " (for SPI flash ROMs attached to a Dediprog SF100/SF200/SF600/SF700)"
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000327.sp
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000328.BR "* rayer_spi" " (for SPI flash ROMs attached to a parallel port by one of various cable types)"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000329.sp
Michael Karchere5449392012-05-05 20:53:59 +0000330.BR "* pony_spi" " (for SPI flash ROMs attached to a SI-Prog serial port "
331bitbanging adapter)
332.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000333.BR "* nicintel_spi" " (for SPI flash ROMs on Intel Gigabit network cards)"
Idwer Vollering004f4b72010-09-03 18:21:21 +0000334.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000335.BR "* ogp_spi" " (for SPI flash ROMs on Open Graphics Project graphics card)"
Mark Marshall90021f22010-12-03 14:48:11 +0000336.sp
Steve Markgraf61899472023-01-09 23:06:52 +0100337.BR "* linux_gpio_spi" " (for SPI flash ROMs attached to a GPIO chip device accessible via /dev/gpiochipX on Linux)"
338.sp
David Hendricksf9a30552015-05-23 20:30:30 -0700339.BR "* linux_mtd" " (for SPI flash ROMs accessible via /dev/mtdX on Linux)"
340.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +0000341.BR "* linux_spi" " (for SPI flash ROMs accessible via /dev/spidevX.Y on Linux)"
342.sp
James Lairdc60de0e2013-03-27 13:00:23 +0000343.BR "* usbblaster_spi" " (for SPI flash ROMs attached to an Altera USB-Blaster compatible cable)"
344.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000345.BR "* nicintel_eeprom" " (for SPI EEPROMs on Intel Gigabit network cards)"
346.sp
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000347.BR "* mstarddc_spi" " (for SPI flash ROMs accessible through DDC in MSTAR-equipped displays)"
348.sp
Justin Chevrier66e554b2015-02-08 21:58:10 +0000349.BR "* pickit2_spi" " (for SPI flash ROMs accessible via Microchip PICkit2)"
350.sp
Urja Rannikko0870b022016-01-31 22:10:29 +0000351.BR "* ch341a_spi" " (for SPI flash ROMs attached to WCH CH341A)"
352.sp
Nicholas Chin197b7c72022-10-23 13:10:31 -0600353.BR "* ch347_spi" " (for SPI flash ROMs attached to WCH CH347)"
354.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100355.BR "* digilent_spi" " (for SPI flash ROMs attached to iCEblink40 development boards)"
356.sp
Marc Schink3578ec62016-03-17 16:23:03 +0100357.BR "* jlink_spi" " (for SPI flash ROMs attached to SEGGER J-Link and compatible devices)"
358.sp
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100359.BR "* ni845x_spi" " (for SPI flash ROMs attached to National Instruments USB-8451 or USB-8452)"
360.sp
Miklós Márton324929c2019-08-01 19:14:10 +0200361.BR "* stlinkv3_spi" " (for SPI flash ROMs attached to STMicroelectronics STLINK V3 devices)"
362.sp
Jean THOMASe28d8e42022-10-11 17:54:30 +0200363.BR "* dirtyjtag_spi" " (for SPI flash ROMs attached to DirtyJTAG-compatible devices)"
364.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000365Some programmers have optional or mandatory parameters which are described
366in detail in the
Stefan Tauner6697f712014-08-06 15:09:15 +0000367.B PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000368section. Support for some programmers can be disabled at compile time.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200369.B "flashprog \-h"
Michael Karchere5eafb22010-03-07 12:11:08 +0000370lists all supported programmers.
371.TP
372.B "\-h, \-\-help"
373Show a help text and exit.
374.TP
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000375.B "\-o, \-\-output <logfile>"
376Save the full debug log to
377.BR <logfile> .
378If the file already exists, it will be overwritten. This is the recommended
Nico Huberc3b02dc2023-08-12 01:13:45 +0200379way to gather logs from flashprog because they will be verbose even if the
Stefan Tauner6697f712014-08-06 15:09:15 +0000380on-screen messages are not verbose and don't require output redirection.
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000381.TP
Richard Hughes842d6782021-01-15 09:48:12 +0000382.B "\-\-progress"
383Show progress percentage of operations on the standard output.
384.TP
Michael Karchere5eafb22010-03-07 12:11:08 +0000385.B "\-R, \-\-version"
386Show version information and exit.
Stefan Tauner6697f712014-08-06 15:09:15 +0000387.SH PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000388Some programmer drivers accept further parameters to set programmer-specific
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000389parameters. These parameters are separated from the programmer name by a
Michael Karchere5eafb22010-03-07 12:11:08 +0000390colon. While some programmers take arguments at fixed positions, other
391programmers use a key/value interface in which the key and value is separated
392by an equal sign and different pairs are separated by a comma or a colon.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000393.SS
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000394.BR "internal " programmer
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000395.TP
396.B Board Enables
397.sp
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000398Some mainboards require to run mainboard specific code to enable flash erase
399and write support (and probe support on old systems with parallel flash).
400The mainboard brand and model (if it requires specific code) is usually
401autodetected using one of the following mechanisms: If your system is
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000402running coreboot, the mainboard type is determined from the coreboot table.
403Otherwise, the mainboard is detected by examining the onboard PCI devices
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000404and possibly DMI info. If PCI and DMI do not contain information to uniquely
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000405identify the mainboard (which is the exception), or if you want to override
406the detected mainboard model, you can specify the mainboard using the
407.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200408.B " flashprog \-p internal:mainboard=<vendor>:<board>"
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000409syntax.
410.sp
411See the 'Known boards' or 'Known laptops' section in the output
Nico Huberc3b02dc2023-08-12 01:13:45 +0200412of 'flashprog \-L' for a list of boards which require the specification of
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000413the board name, if no coreboot table is found.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000414.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000415Some of these board-specific flash enabling functions (called
416.BR "board enables" )
Nico Huberc3b02dc2023-08-12 01:13:45 +0200417in flashprog have not yet been tested. If your mainboard is detected needing
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000418an untested board enable function, a warning message is printed and the
419board enable is not executed, because a wrong board enable function might
420cause the system to behave erratically, as board enable functions touch the
421low-level internals of a mainboard. Not executing a board enable function
422(if one is needed) might cause detection or erasing failure. If your board
423protects only part of the flash (commonly the top end, called boot block),
Nico Huberc3b02dc2023-08-12 01:13:45 +0200424flashprog might encounter an error only after erasing the unprotected part,
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000425so running without the board-enable function might be dangerous for erase
426and write (which includes erase).
427.sp
428The suggested procedure for a mainboard with untested board specific code is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200429to first try to probe the ROM (just invoke flashprog and check that it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000430detects your flash chip type) without running the board enable code (i.e.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000431without any parameters). If it finds your chip, fine. Otherwise, retry
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000432probing your chip with the board-enable code running, using
433.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200434.B " flashprog \-p internal:boardenable=force"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000435.sp
436If your chip is still not detected, the board enable code seems to be broken
437or the flash chip unsupported. Otherwise, make a backup of your current ROM
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000438contents (using
439.BR \-r )
440and store it to a medium outside of your computer, like
441a USB drive or a network share. If you needed to run the board enable code
Stefan Taunereb582572012-09-21 12:52:50 +0000442already for probing, use it for reading too.
Martin Rothf6c1cb12022-03-15 10:55:25 -0600443If reading succeeds and the contents of the read file look legit you can try to write the new image.
Stefan Taunereb582572012-09-21 12:52:50 +0000444You should enable the board enable code in any case now, as it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000445has been written because it is known that writing/erasing without the board
446enable is going to fail. In any case (success or failure), please report to
Nico Huberc3b02dc2023-08-12 01:13:45 +0200447the flashprog mailing list, see below.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000448.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000449.TP
450.B Coreboot
451.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200452On systems running coreboot, flashprog checks whether the desired image matches
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000453your mainboard. This needs some special board ID to be present in the image.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200454If flashprog detects that the image you want to write and the current board
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000455do not match, it will refuse to write the image unless you specify
456.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200457.B " flashprog \-p internal:boardmismatch=force"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000458.TP
459.B ITE IT87 Super I/O
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000460.sp
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000461If your mainboard is manufactured by GIGABYTE and supports DualBIOS it is very likely that it uses an
462ITE IT87 series Super I/O to switch between the two flash chips. Only one of them can be accessed at a time
463and you can manually select which one to use with the
464.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200465.B " flashprog \-p internal:dualbiosindex=chip"
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000466.sp
467syntax where
468.B chip
469is the index of the chip to use (0 = main, 1 = backup). You can check which one is currently selected by
470leaving out the
471.B chip
472parameter.
473.sp
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000474If your mainboard uses an ITE IT87 series Super I/O for LPC<->SPI flash bus
Nico Huberc3b02dc2023-08-12 01:13:45 +0200475translation, flashprog should autodetect that configuration. If you want to
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000476set the I/O base port of the IT87 series SPI controller manually instead of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000477using the value provided by the BIOS, use the
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000478.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200479.B " flashprog \-p internal:it87spiport=portnum"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000480.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000481syntax where
482.B portnum
483is the I/O port number (must be a multiple of 8). In the unlikely case
Nico Huberc3b02dc2023-08-12 01:13:45 +0200484flashprog doesn't detect an active IT87 LPC<->SPI bridge, please send a bug
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000485report so we can diagnose the problem.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000486.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000487.TP
Rudolf Marek70e14592013-07-25 22:58:56 +0000488.B AMD chipsets
489.sp
490Beginning with the SB700 chipset there is an integrated microcontroller (IMC) based on the 8051 embedded in
491every AMD southbridge. Its firmware resides in the same flash chip as the host's which makes writing to the
Nico Huberc3b02dc2023-08-12 01:13:45 +0200492flash risky if the IMC is active. Flashprog tries to temporarily disable the IMC but even then changing the
Rudolf Marek70e14592013-07-25 22:58:56 +0000493contents of the flash can have unwanted effects: when the IMC continues (at the latest after a reboot) it will
494continue executing code from the flash. If the code was removed or changed in an unfortunate way it is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200495unpredictable what the IMC will do. Therefore, if flashprog detects an active IMC it will disable write support
Rudolf Marek70e14592013-07-25 22:58:56 +0000496unless the user forces it with the
497.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200498.B " flashprog \-p internal:amd_imc_force=yes"
Rudolf Marek70e14592013-07-25 22:58:56 +0000499.sp
500syntax. The user is responsible for supplying a suitable image or leaving out the IMC region with the help of
501a layout file. This limitation might be removed in the future when we understand the details better and have
502received enough feedback from users. Please report the outcome if you had to use this option to write a chip.
503.sp
Stefan Tauner21071b02014-05-16 21:39:48 +0000504An optional
505.B spispeed
506parameter specifies the frequency of the SPI bus where applicable (i.e.\& SB600 or later with an SPI flash chip
507directly attached to the chipset).
508Syntax is
509.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200510.B " flashprog \-p internal:spispeed=frequency"
Stefan Tauner21071b02014-05-16 21:39:48 +0000511.sp
512where
513.B frequency
514can be
515.BR "'16.5\ MHz'" ", " "'22\ MHz'" ", " "'33\ MHz'" ", " "'66\ MHz'" ", " "'100\ MHZ'" ", or " "'800\ kHz'" "."
516Support of individual frequencies depends on the generation of the chipset:
517.sp
518* SB6xx, SB7xx, SP5xxx: from 16.5 MHz up to and including 33 MHz
519.sp
520* SB8xx, SB9xx, Hudson: from 16.5 MHz up to and including 66 MHz
521.sp
522* Yangtze (with SPI 100 engine as found in Kabini and Tamesh): all of them
523.sp
524The default is to use 16.5 MHz and disable Fast Reads.
Rudolf Marek70e14592013-07-25 22:58:56 +0000525.TP
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000526.B Intel chipsets
527.sp
Stefan Tauner50e7c602011-11-08 10:55:54 +0000528If you have an Intel chipset with an ICH8 or later southbridge with SPI flash
Stefan Taunereb582572012-09-21 12:52:50 +0000529attached, and if a valid descriptor was written to it (e.g.\& by the vendor), the
Stefan Tauner50e7c602011-11-08 10:55:54 +0000530chipset provides an alternative way to access the flash chip(s) named
531.BR "Hardware Sequencing" .
532It is much simpler than the normal access method (called
533.BR "Software Sequencing" "),"
534but does not allow the software to choose the SPI commands to be sent.
535You can use the
536.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200537.B " flashprog \-p internal:ich_spi_mode=value"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000538.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000539syntax where
540.BR "value " "can be"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000541.BR auto ", " swseq " or " hwseq .
542By default
543.RB "(or when setting " ich_spi_mode=auto )
Stefan Taunereb582572012-09-21 12:52:50 +0000544the module tries to use swseq and only activates hwseq if need be (e.g.\& if
Stefan Tauner50e7c602011-11-08 10:55:54 +0000545important opcodes are inaccessible due to lockdown; or if more than one flash
546chip is attached). The other options (swseq, hwseq) select the respective mode
547(if possible).
548.sp
Stefan Tauner5210e722012-02-16 01:13:00 +0000549ICH8 and later southbridges may also have locked address ranges of different
550kinds if a valid descriptor was written to it. The flash address space is then
551partitioned in multiple so called "Flash Regions" containing the host firmware,
552the ME firmware and so on respectively. The flash descriptor can also specify up
553to 5 so called "Protected Regions", which are freely chosen address ranges
554independent from the aforementioned "Flash Regions". All of them can be write
Nico Huber7590d1a2016-05-03 13:38:28 +0200555and/or read protected individually.
Stefan Tauner5210e722012-02-16 01:13:00 +0000556.sp
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000557If you have an Intel chipset with an ICH2 or later southbridge and if you want
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000558to set specific IDSEL values for a non-default flash chip or an embedded
559controller (EC), you can use the
560.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200561.B " flashprog \-p internal:fwh_idsel=value"
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000562.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000563syntax where
564.B value
565is the 48-bit hexadecimal raw value to be written in the
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000566IDSEL registers of the Intel southbridge. The upper 32 bits use one hex digit
567each per 512 kB range between 0xffc00000 and 0xffffffff, and the lower 16 bits
568use one hex digit each per 1024 kB range between 0xff400000 and 0xff7fffff.
569The rightmost hex digit corresponds with the lowest address range. All address
570ranges have a corresponding sister range 4 MB below with identical IDSEL
571settings. The default value for ICH7 is given in the example below.
572.sp
573Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200574.B "flashprog \-p internal:fwh_idsel=0x001122334567"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000575.TP
576.B Laptops
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000577.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200578Using flashprog on older laptops that don't boot from the SPI bus is
Nico Huber2e50cdc2018-09-23 20:20:26 +0200579dangerous and may easily make your hardware unusable (see also the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000580.B BUGS
Nico Huber2e50cdc2018-09-23 20:20:26 +0200581section). The embedded controller (EC) in some
582machines may interact badly with flashing.
Stefan Tauner4c723152016-01-14 22:47:55 +0000583More information is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200584.URLB https://flashprog.org/Laptops "in the wiki" .
Nico Huber2e50cdc2018-09-23 20:20:26 +0200585Problems occur when the flash chip is shared between BIOS
Nico Huberc3b02dc2023-08-12 01:13:45 +0200586and EC firmware, and the latter does not expect flashprog
587to access the chip. While flashprog tries to change the contents of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000588that memory the EC might need to fetch new instructions or data from it and
589could stop working correctly. Probing for and reading from the chip may also
590irritate your EC and cause fan failure, backlight failure, sudden poweroff, and
Nico Huberc3b02dc2023-08-12 01:13:45 +0200591other nasty effects. flashprog will attempt to detect if it is running on such a
Nico Huber2e50cdc2018-09-23 20:20:26 +0200592laptop and limit probing to SPI buses. If you want to probe the LPC bus
593anyway at your own risk, use
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000594.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200595.B " flashprog \-p internal:laptop=force_I_want_a_brick"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000596.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000597We will not help you if you force flashing on a laptop because this is a really
598dumb idea.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000599.sp
600You have been warned.
601.sp
602Currently we rely on the chassis type encoded in the DMI/SMBIOS data to detect
603laptops. Some vendors did not implement those bits correctly or set them to
Nico Huberc3b02dc2023-08-12 01:13:45 +0200604generic and/or dummy values. flashprog will then issue a warning and restrict
Nico Huber2e50cdc2018-09-23 20:20:26 +0200605buses like above. In this case you can use
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000606.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200607.B " flashprog \-p internal:laptop=this_is_not_a_laptop"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000608.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200609to tell flashprog (at your own risk) that it is not running on a laptop.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000610.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000611.BR "dummy " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000612.IP
613The dummy programmer operates on a buffer in memory only. It provides a safe and fast way to test various
Nico Huberc3b02dc2023-08-12 01:13:45 +0200614aspects of flashprog and is mainly used in development and while debugging.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000615It is able to emulate some chips to a certain degree (basic
616identify/read/erase/write operations work).
617.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000618An optional parameter specifies the bus types it
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000619should support. For that you have to use the
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000620.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200621.B " flashprog \-p dummy:bus=[type[+type[+type]]]"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000622.sp
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000623syntax where
624.B type
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000625can be
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000626.BR parallel ", " lpc ", " fwh ", " spi
627in any order. If you specify bus without type, all buses will be disabled.
628If you do not specify bus, all buses will be enabled.
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000629.sp
630Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200631.B "flashprog \-p dummy:bus=lpc+fwh"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000632.sp
633The dummy programmer supports flash chip emulation for automated self-tests
634without hardware access. If you want to emulate a flash chip, use the
635.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200636.B " flashprog \-p dummy:emulate=chip"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000637.sp
638syntax where
639.B chip
640is one of the following chips (please specify only the chip name, not the
641vendor):
642.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000643.RB "* ST " M25P10.RES " SPI flash chip (128 kB, RES, page write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000644.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000645.RB "* SST " SST25VF040.REMS " SPI flash chip (512 kB, REMS, byte write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000646.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000647.RB "* SST " SST25VF032B " SPI flash chip (4096 kB, RDID, AAI write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000648.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000649.RB "* Macronix " MX25L6436 " SPI flash chip (8192 kB, RDID, SFDP)"
Stefan Tauner0b9df972012-05-07 22:12:16 +0000650.sp
Sergii Dmytrukd6448932021-12-01 19:21:59 +0200651.RB "* Winbond " W25Q128FV " SPI flash chip (16384 kB, RDID)"
652.sp
Nico Huber4203a472022-05-28 17:28:05 +0200653.RB "* Spansion " S25FL128L " SPI flash chip (16384 kB, RDID)"
654.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000655Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200656.B "flashprog -p dummy:emulate=SST25VF040.REMS"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000657.TP
658.B Persistent images
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000659.sp
660If you use flash chip emulation, flash image persistence is available as well
661by using the
662.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200663.B " flashprog \-p dummy:emulate=chip,image=image.rom"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000664.sp
665syntax where
666.B image.rom
Nico Huberc3b02dc2023-08-12 01:13:45 +0200667is the file where the simulated chip contents are read on flashprog startup and
668where the chip contents on flashprog shutdown are written to.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000669.sp
670Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200671.B "flashprog -p dummy:emulate=M25P10.RES,image=dummy.bin"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000672.TP
673.B SPI write chunk size
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000674.sp
675If you use SPI flash chip emulation for a chip which supports SPI page write
676with the default opcode, you can set the maximum allowed write chunk size with
677the
678.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200679.B " flashprog \-p dummy:emulate=chip,spi_write_256_chunksize=size"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000680.sp
681syntax where
682.B size
Stefan Taunereb582572012-09-21 12:52:50 +0000683is the number of bytes (min.\& 1, max.\& 256).
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000684.sp
685Example:
686.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200687.B " flashprog -p dummy:emulate=M25P10.RES,spi_write_256_chunksize=5"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000688.TP
689.B SPI blacklist
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000690.sp
691To simulate a programmer which refuses to send certain SPI commands to the
692flash chip, you can specify a blacklist of SPI commands with the
693.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200694.B " flashprog -p dummy:spi_blacklist=commandlist"
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000695.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000696syntax where
697.B commandlist
698is a list of two-digit hexadecimal representations of
Nico Huberc3b02dc2023-08-12 01:13:45 +0200699SPI commands. If commandlist is e.g.\& 0302, flashprog will behave as if the SPI
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000700controller refuses to run command 0x03 (READ) and command 0x02 (WRITE).
701commandlist may be up to 512 characters (256 commands) long.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200702Implementation note: flashprog will detect an error during command execution.
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000703.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000704.TP
705.B SPI ignorelist
706.sp
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000707To simulate a flash chip which ignores (doesn't support) certain SPI commands,
708you can specify an ignorelist of SPI commands with the
709.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200710.B " flashprog -p dummy:spi_ignorelist=commandlist"
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000711.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000712syntax where
713.B commandlist
714is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000715SPI commands. If commandlist is e.g.\& 0302, the emulated flash chip will ignore
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000716command 0x03 (READ) and command 0x02 (WRITE). commandlist may be up to 512
717characters (256 commands) long.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200718Implementation note: flashprog won't detect an error during command execution.
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000719.sp
720.TP
721.B SPI status register
722.sp
723You can specify the initial content of the chip's status register with the
724.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200725.B " flashprog -p dummy:spi_status=content"
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000726.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000727syntax where
728.B content
Sergii Dmytruk59151a42021-11-08 00:05:12 +0200729is a hexadecimal value of up to 24 bits. For example, 0x332211 assigns 0x11 to
730SR1, 0x22 to SR2 and 0x33 to SR3. Shorter value is padded to 24 bits with
731zeroes on the left. See datasheet for chosen chip for details about the
732registers content.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200733.sp
734.TP
735.B Write protection
736.sp
Nico Huber4203a472022-05-28 17:28:05 +0200737Chips with emulated WP: W25Q128FV, S25FL128L.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200738.sp
739You can simulate state of hardware protection pin (WP) with the
740.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200741.B " flashprog -p dummy:hwwp=state"
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200742.sp
743syntax where
744.B state
745is "yes" or "no" (default value). "yes" means active state of the pin implies
746that chip is write-protected (on real hardware the pin is usually negated, but
747not here).
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000748.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000749.BR "nic3com" , " nicrealtek" , " nicnatsemi" , " nicintel", " nicintel_eeprom"\
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000750, " nicintel_spi" , " gfxnvidia" , " ogp_spi" , " drkaiser" , " satasii"\
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000751, " satamv" , " atahpt", " atavia ", " atapromise " and " it8212 " programmers
Stefan Tauner4c723152016-01-14 22:47:55 +0000752.IP
Michael Karchere5eafb22010-03-07 12:11:08 +0000753These programmers have an option to specify the PCI address of the card
754your want to use, which must be specified if more than one card supported
755by the selected programmer is installed in your system. The syntax is
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000756.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200757.BR " flashprog \-p xxxx:pci=bb:dd.f" ,
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000758.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000759where
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000760.B xxxx
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000761is the name of the programmer,
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000762.B bb
763is the PCI bus number,
764.B dd
765is the PCI device number, and
766.B f
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000767is the PCI function number of the desired device.
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000768.sp
769Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200770.B "flashprog \-p nic3com:pci=05:04.0"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000771.SS
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000772.BR "atavia " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000773.IP
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000774Due to the mysterious address handling of the VIA VT6421A controller the user can specify an offset with the
775.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200776.B " flashprog \-p atavia:offset=addr"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000777.sp
778syntax where
779.B addr
780will be interpreted as usual (leading 0x (0) for hexadecimal (octal) values, or else decimal).
781For more information please see
Nico Huberc3b02dc2023-08-12 01:13:45 +0200782.URLB https://flashprog.org/VT6421A "its wiki page" .
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000783.SS
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000784.BR "atapromise " programmer
785.IP
786This programmer is currently limited to 32 kB, regardless of the actual size of the flash chip. This stems
787from the fact that, on the tested device (a Promise Ultra100), not all of the chip's address lines were
788actually connected. You may use this programmer to flash firmware updates, since these are only 16 kB in
789size (padding to 32 kB is required).
790.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000791.BR "nicintel_eeprom " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000792.IP
Nico Huberc3b02dc2023-08-12 01:13:45 +0200793This is the first programmer module in flashprog that does not provide access to NOR flash chips but EEPROMs
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000794mounted on gigabit Ethernet cards based on Intel's 82580 NIC. Because EEPROMs normally do not announce their
Stefan Tauner0be072c2016-03-13 15:16:30 +0000795size nor allow themselves to be identified, the controller relies on correct size values written to predefined
Nico Huberc3b02dc2023-08-12 01:13:45 +0200796addresses within the chip. Flashprog follows this scheme but assumes the minimum size of 16 kB (128 kb) if an
Stefan Tauner0be072c2016-03-13 15:16:30 +0000797unprogrammed EEPROM/card is detected. Intel specifies following EEPROMs to be compatible:
798Atmel AT25128, AT25256, Micron (ST) M95128, M95256 and OnSemi (Catalyst) CAT25CS128.
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000799.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000800.BR "ft2232_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000801.IP
Alexander Goncharov11d85772023-02-25 17:32:21 +0400802This module supports various programmers based on FTDI FT2232/FT4232H/FT4233H/FT232H chips including the DLP Design
Stefan Tauner0be072c2016-03-13 15:16:30 +0000803DLP-USB1232H, openbiosprog-spi, Amontec JTAGkey/JTAGkey-tiny/JTAGkey-2, Dangerous Prototypes Bus Blaster,
804Olimex ARM-USB-TINY/-H, Olimex ARM-USB-OCD/-H, OpenMoko Neo1973 Debug board (V2+), TIAO/DIYGADGET USB
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200805Multi-Protocol Adapter (TUMPA), TUMPA Lite, GOEPEL PicoTAP, Google Servo v1/v2, Tin Can Tools
806Flyswatter/Flyswatter 2 and Kristech KT-LINK.
Stefan Tauner0be072c2016-03-13 15:16:30 +0000807.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000808An optional parameter specifies the controller
Michael Niewöhner1da06352021-09-23 21:25:03 +0200809type, channel/interface/port it should support. For that you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000810.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200811.B " flashprog \-p ft2232_spi:type=model,port=interface"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000812.sp
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000813syntax where
814.B model
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000815can be
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +0000816.BR 2232H ", " 4232H ", " 232H ", " jtagkey ", " busblaster ", " openmoko ", " \
Uwe Hermann836b26a2011-10-14 20:33:14 +0000817arm-usb-tiny ", " arm-usb-tiny-h ", " arm-usb-ocd ", " arm-usb-ocd-h \
Todd Broch6800c952016-02-14 15:46:00 +0000818", " tumpa ", " tumpalite ", " picotap ", " google-servo ", " google-servo-v2 \
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200819", " google-servo-v2-legacy " or " kt-link
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000820.B interface
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000821can be
Michael Niewöhner1da06352021-09-23 21:25:03 +0200822.BR A ", " B ", " C ", or " D .
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000823The default model is
824.B 4232H
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300825the default interface is
826.BR A
827and GPIO is not used by default.
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000828.sp
Shik Chen14fbc4b2012-09-17 00:40:54 +0000829If there is more than one ft2232_spi-compatible device connected, you can select which one should be used by
830specifying its serial number with the
831.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200832.B " flashprog \-p ft2232_spi:serial=number"
Shik Chen14fbc4b2012-09-17 00:40:54 +0000833.sp
834syntax where
835.B number
836is the serial number of the device (which can be found for example in the output of lsusb -v).
837.sp
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000838All models supported by the ft2232_spi driver can configure the SPI clock rate by setting a divisor. The
Stefan Tauner0554ca52013-07-25 22:54:25 +0000839expressible divisors are all
840.B even
841numbers between 2 and 2^17 (=131072) resulting in SPI clock frequencies of
Nicholas Chin32392b52022-12-01 11:51:04 -07008426 MHz down to about 92 Hz for 12 MHz inputs (non-H chips) and 30 MHz down to about 458 Hz for 60 MHz inputs ('H' chips). The default
843divisor is set to 2, but you can use another one by specifying the optional
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000844.B divisor
845parameter with the
846.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200847.B " flashprog \-p ft2232_spi:divisor=div"
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000848.sp
849syntax.
Michael Niewöhner1da06352021-09-23 21:25:03 +0200850.sp
851Using the parameter
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200852.B csgpiol (DEPRECATED - use gpiol instead)
Michael Niewöhner1da06352021-09-23 21:25:03 +0200853an additional CS# pin can be chosen, where the value can be a number between 0 and 3, denoting GPIOL0-GPIOL3
854correspondingly. Example:
855.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200856.B " flashprog \-p ft2232_spi:csgpiol=3"
Michael Niewöhner1da06352021-09-23 21:25:03 +0200857.sp
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200858The parameter
859.B gpiolX=[HLC]
Martin Rothf6c1cb12022-03-15 10:55:25 -0600860allows use of the GPIOL pins either as generic gpios with a fixed value during flashing or as additional CS#
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200861signal, where
862.B X
863can be a number between 0 and 3, denoting GPIOL0-GPIOL3 correspondingly. The parameter may be specified
864multiple times, one time per GPIOL pin.
865Valid values are
866.B H
867,
868.B L
869and
870.B C
871:
872.br
873.B " H "
874- Set GPIOL output high
875.br
876.B " L "
877- Set GPIOL output low
878.br
879.B " C "
880- Use GPIOL as additional CS# output
881.sp
882.B Example:
883.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200884.B " flashprog \-p ft2232_spi:gpiol0=H"
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200885.sp
886.B Note
887that not all GPIOL pins are freely usable with all programmers as some have special functionality.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000888.SS
Nico Huber044c9dc2023-12-29 23:26:57 +0100889.BR "ft4222_spi " programmer
890.IP
891This driver supports programmers based on the FTDI FT4222H chip.
892.sp
893An optional
894.B cs
895parameter can be used to select the USB interface and respective CS#
896output
897.BR 0 .. 3 ", e.g."
898.sp
899.B " flashprog \-p ft4222_spi:cs=3"
900.sp
901The ft4222_spi driver supports setting the SPI clock rate in kHz with
902the
903.B spispeed
904parameter. The actual clock rate will be rounded down to a supported
905value (power-of-2 fractions of 80MHz, 60MHz and 48MHz base clocks).
906Hence the highest supported SPI clock rates are 40MHz, 30MHz, 24Mhz,
90720MHz, 15MHz, 12MHz, and so forth. As this also affects the base clock
908of the controller and thereby the overall bandwidth, there is a wrinkle:
909Quad-i/o reads can actually be faster at 20MHz (80MHz base clock) than
910they are at 30MHz or 24MHz with a lower base clock.
911.sp
912.B " flashprog \-p ft4222_spi:spispeed=20000"
913.sp
914The default is 10MHz.
915.sp
916As the FT4222H supports dual and quad i/o, there is an additional
917.B iomode
918parameter to specify how many lines can be used for bidirectional i/o.
919Valid values are
920.BR single ", " dual ", or " quad .
921The default is
922.B dual
923as at least two lines are always connected (MOSI and MISO). Quad i/o
924is most useful to get high transfer rates when the hardware setup is
925not reliable enough for high clock rates, e.g.
926.sp
927.B " flashprog \-p ft4222_spi:spispeed=15000,iomode=quad"
928.sp
929Note that the overall bandwidth of the FT4222H is limited to
93052.8Mb/s (with the 80MHz base clock). This is almost saturated
931at 20MHz x4.
932.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000933.BR "serprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000934.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000935This module supports all programmers speaking the serprog protocol. This includes some Arduino-based devices
936as well as various programmers by Urja Rannikko, Juhana Helovuo, Stefan Tauner, Chi Zhang and many others.
937.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000938A mandatory parameter specifies either a serial device (and baud rate) or an IP/port combination for
939communicating with the programmer.
940The device/baud combination has to start with
941.B dev=
942and separate the optional baud rate with a colon.
943For example
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000944.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200945.B " flashprog \-p serprog:dev=/dev/ttyS0:115200"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000946.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000947If no baud rate is given the default values by the operating system/hardware will be used.
948For IP connections you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000949.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200950.B " flashprog \-p serprog:ip=ipaddr:port"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000951.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000952syntax.
953In case the device supports it, you can set the SPI clock frequency with the optional
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000954.B spispeed
Stefan Tauner0554ca52013-07-25 22:54:25 +0000955parameter. The frequency is parsed as hertz, unless an
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000956.BR M ", or " k
957suffix is given, then megahertz or kilohertz are used respectively.
958Example that sets the frequency to 2 MHz:
959.sp
Nico Huber8d36db62024-02-24 20:50:42 +0100960.B " flashprog \-p serprog:dev=/dev/ttyACM0,spispeed=2M"
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000961.sp
Riku Viitanend2ac3032024-02-24 21:23:19 +0200962In case the device supports it, you can set which SPI Chip Select to use with the optional
963.B cs
964parameter. Example that tells the programmer to use chip select number 0:
965.sp
966.B " flashprog \-p serprog:dev=/dev/ttyACM0:cs=0"
967.sp
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000968More information about serprog is available in
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000969.B serprog-protocol.txt
970in the source distribution.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000971.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000972.BR "buspirate_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000973.IP
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000974A required
975.B dev
976parameter specifies the Bus Pirate device node and an optional
977.B spispeed
978parameter specifies the frequency of the SPI bus. The parameter
Michael Karchere5eafb22010-03-07 12:11:08 +0000979delimiter is a comma. Syntax is
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000980.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200981.B " flashprog \-p buspirate_spi:dev=/dev/device,spispeed=frequency"
Michael Karchere5eafb22010-03-07 12:11:08 +0000982.sp
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000983where
984.B frequency
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000985can be
986.BR 30k ", " 125k ", " 250k ", " 1M ", " 2M ", " 2.6M ", " 4M " or " 8M
Michael Karchere5eafb22010-03-07 12:11:08 +0000987(in Hz). The default is the maximum frequency of 8 MHz.
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000988.sp
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600989The baud rate for communication between the host and the Bus Pirate can be specified with the optional
990.B serialspeed
991parameter. Syntax is
992.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200993.B " flashprog -p buspirate_spi:serialspeed=baud
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600994.sp
995where
996.B baud
997can be
998.BR 115200 ", " 230400 ", " 250000 " or " 2000000 " (" 2M ")."
999The default is 2M baud for Bus Pirate hardware version 3.0 and greater, and 115200 otherwise.
1000.sp
Brian Salcedo30dfdba2013-01-03 20:44:30 +00001001An optional pullups parameter specifies the use of the Bus Pirate internal pull-up resistors. This may be
1002needed if you are working with a flash ROM chip that you have physically removed from the board. Syntax is
1003.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001004.B " flashprog -p buspirate_spi:pullups=state"
Brian Salcedo30dfdba2013-01-03 20:44:30 +00001005.sp
1006where
1007.B state
1008can be
1009.BR on " or " off .
Stefan Tauner4c723152016-01-14 22:47:55 +00001010More information about the Bus Pirate pull-up resistors and their purpose is available
1011.URLB "http://dangerousprototypes.com/docs/Practical_guide_to_Bus_Pirate_pull-up_resistors" \
1012"in a guide by dangerousprototypes" .
Jeremy Kerr98bdcb42021-05-23 17:58:06 +08001013.sp
1014The state of the Bus Pirate power supply pins is controllable through an optional
1015.B psus
1016parameter. Syntax is
1017.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001018.B " flashprog -p buspirate_spi:psus=state"
Jeremy Kerr98bdcb42021-05-23 17:58:06 +08001019.sp
1020where
1021.B state
1022can be
1023.BR on " or " off .
1024This allows the bus pirate to power the ROM chip directly. This may also be used to provide the
1025required pullup voltage (when using the
1026.B pullups
1027option), by connecting the Bus Pirate's Vpu input to the appropriate Vcc pin.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001028.SS
Justin Chevrier66e554b2015-02-08 21:58:10 +00001029.BR "pickit2_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001030.IP
Justin Chevrier66e554b2015-02-08 21:58:10 +00001031An optional
1032.B voltage
1033parameter specifies the voltage the PICkit2 should use. The default unit is Volt if no unit is specified.
1034You can use
1035.BR mV ", " millivolt ", " V " or " Volt
1036as unit specifier. Syntax is
1037.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001038.B " flashprog \-p pickit2_spi:voltage=value"
Justin Chevrier66e554b2015-02-08 21:58:10 +00001039.sp
1040where
1041.B value
1042can be
1043.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
1044or the equivalent in mV.
1045.sp
1046An optional
1047.B spispeed
1048parameter specifies the frequency of the SPI bus. Syntax is
1049.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001050.B " flashprog \-p pickit2_spi:spispeed=frequency"
Justin Chevrier66e554b2015-02-08 21:58:10 +00001051.sp
1052where
1053.B frequency
1054can be
1055.BR 250k ", " 333k ", " 500k " or " 1M "
1056(in Hz). The default is a frequency of 1 MHz.
1057.SS
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001058.BR "dediprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001059.IP
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001060An optional
1061.B voltage
1062parameter specifies the voltage the Dediprog should use. The default unit is
1063Volt if no unit is specified. You can use
1064.BR mV ", " milliVolt ", " V " or " Volt
1065as unit specifier. Syntax is
1066.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001067.B " flashprog \-p dediprog:voltage=value"
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001068.sp
1069where
1070.B value
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001071can be
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001072.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
1073or the equivalent in mV.
Nathan Laredo21541a62012-12-24 22:07:36 +00001074.sp
1075An optional
1076.B device
1077parameter specifies which of multiple connected Dediprog devices should be used.
1078Please be aware that the order depends on libusb's usb_get_busses() function and that the numbering starts
1079at 0.
1080Usage example to select the second device:
1081.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001082.B " flashprog \-p dediprog:device=1"
Nico Huber77fa67d2013-02-20 18:03:36 +00001083.sp
1084An optional
1085.B spispeed
Patrick Georgiefe2d432013-05-23 21:47:46 +00001086parameter specifies the frequency of the SPI bus. The firmware on the device needs to be 5.0.0 or newer.
1087Syntax is
Nico Huber77fa67d2013-02-20 18:03:36 +00001088.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001089.B " flashprog \-p dediprog:spispeed=frequency"
Nico Huber77fa67d2013-02-20 18:03:36 +00001090.sp
1091where
1092.B frequency
1093can be
1094.BR 375k ", " 750k ", " 1.5M ", " 2.18M ", " 3M ", " 8M ", " 12M " or " 24M
1095(in Hz). The default is a frequency of 12 MHz.
Stefan Taunere659d2d2013-05-03 21:58:28 +00001096.sp
1097An optional
1098.B target
1099parameter specifies which target chip should be used. Syntax is
1100.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001101.B " flashprog \-p dediprog:target=value"
Stefan Taunere659d2d2013-05-03 21:58:28 +00001102.sp
1103where
1104.B value
1105can be
1106.BR 1 " or " 2
Stefan Tauner6697f712014-08-06 15:09:15 +00001107to select target chip 1 or 2 respectively. The default is target chip 1.
Nico Hubera1b7f352024-03-25 18:32:11 +01001108.sp
1109Dediprog SF600 and SF700 programmer models support dual and quad i/o.
1110The default is dual i/o on newer models with protocol v3 and single i/o
1111otherwise. The mode can be set with the
1112.B iomode
1113parameter. Valid values are
1114.BR single ", " dual ", or " quad .
1115For instance, to enable quad i/o
1116.sp
1117.B " flashprog \-p dediprog:iomode=quad"
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001118.SS
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001119.BR "rayer_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001120.IP
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001121The default I/O base address used for the parallel port is 0x378 and you can use
1122the optional
1123.B iobase
1124parameter to specify an alternate base I/O address with the
1125.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001126.B " flashprog \-p rayer_spi:iobase=baseaddr"
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001127.sp
1128syntax where
1129.B baseaddr
1130is base I/O port address of the parallel port, which must be a multiple of
1131four. Make sure to not forget the "0x" prefix for hexadecimal port addresses.
1132.sp
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001133The default cable type is the RayeR cable. You can use the optional
1134.B type
1135parameter to specify the cable type with the
1136.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001137.B " flashprog \-p rayer_spi:type=model"
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001138.sp
1139syntax where
1140.B model
1141can be
Maksim Kuleshov4dab5c12013-10-02 01:22:02 +00001142.BR rayer " for the RayeR cable, " byteblastermv " for the Altera ByteBlasterMV, " stk200 " for the Atmel \
Stefan Taunerfdb16592016-02-28 17:04:38 +00001143STK200/300, " wiggler " for the Macraigor Wiggler, " xilinx " for the Xilinx Parallel Cable III (DLC 5), or" \
1144" spi_tt" " for SPI Tiny Tools-compatible hardware.
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001145.sp
1146More information about the RayeR hardware is available at
Stefan Tauner23e10b82016-01-23 16:16:49 +00001147.nh
Stefan Tauner4c723152016-01-14 22:47:55 +00001148.URLB "http://rayer.g6.cz/elektro/spipgm.htm" "RayeR's website" .
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +00001149The Altera ByteBlasterMV datasheet can be obtained from
Stefan Tauner4c723152016-01-14 22:47:55 +00001150.URLB "http://www.altera.co.jp/literature/ds/dsbytemv.pdf" Altera .
Maksim Kuleshovacba2ac2013-10-02 01:22:11 +00001151For more information about the Macraigor Wiggler see
Stefan Tauner4c723152016-01-14 22:47:55 +00001152.URLB "http://www.macraigor.com/wiggler.htm" "their company homepage" .
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +00001153The schematic of the Xilinx DLC 5 was published in
Stefan Tauner4c723152016-01-14 22:47:55 +00001154.URLB "http://www.xilinx.com/support/documentation/user_guides/xtp029.pdf" "a Xilinx user guide" .
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001155.SS
Michael Karchere5449392012-05-05 20:53:59 +00001156.BR "pony_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001157.IP
Michael Karchere5449392012-05-05 20:53:59 +00001158The serial port (like /dev/ttyS0, /dev/ttyUSB0 on Linux or COM3 on windows) is
1159specified using the mandatory
Stefan Taunere34e3e82013-01-01 00:06:51 +00001160.B dev
Michael Karchere5449392012-05-05 20:53:59 +00001161parameter. The adapter type is selectable between SI-Prog (used for
1162SPI devices with PonyProg 2000) or a custom made serial bitbanging programmer
1163named "serbang". The optional
Stefan Taunere34e3e82013-01-01 00:06:51 +00001164.B type
Michael Karchere5449392012-05-05 20:53:59 +00001165parameter accepts the values "si_prog" (default) or "serbang".
1166.sp
1167Information about the SI-Prog adapter can be found at
Stefan Tauner4c723152016-01-14 22:47:55 +00001168.URLB "http://www.lancos.com/siprogsch.html" "its website" .
Michael Karchere5449392012-05-05 20:53:59 +00001169.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001170An example call to flashprog is
Michael Karchere5449392012-05-05 20:53:59 +00001171.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001172.B " flashprog \-p pony_spi:dev=/dev/ttyS0,type=serbang"
Michael Karchere5449392012-05-05 20:53:59 +00001173.sp
1174Please note that while USB-to-serial adapters work under certain circumstances,
1175this slows down operation considerably.
1176.SS
Mark Marshall90021f22010-12-03 14:48:11 +00001177.BR "ogp_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001178.IP
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001179The flash ROM chip to access must be specified with the
Mark Marshall90021f22010-12-03 14:48:11 +00001180.B rom
1181parameter.
1182.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001183.B " flashprog \-p ogp_spi:rom=name"
Mark Marshall90021f22010-12-03 14:48:11 +00001184.sp
1185Where
1186.B name
1187is either
1188.B cprom
1189or
1190.B s3
Stefan Taunere34e3e82013-01-01 00:06:51 +00001191for the configuration ROM and
Mark Marshall90021f22010-12-03 14:48:11 +00001192.B bprom
1193or
1194.B bios
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001195for the BIOS ROM. If more than one card supported by the ogp_spi programmer
Mark Marshall90021f22010-12-03 14:48:11 +00001196is installed in your system, you have to specify the PCI address of the card
1197you want to use with the
1198.B pci=
1199parameter as explained in the
Stefan Taunere34e3e82013-01-01 00:06:51 +00001200.B nic3com et al.\&
Mark Marshall90021f22010-12-03 14:48:11 +00001201section above.
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001202.SS
Steve Markgraf61899472023-01-09 23:06:52 +01001203.BR "linux_gpio_spi " programmer
1204.IP
1205Either the GPIO device node or the chip number as well as the GPIO numbers
1206of the SPI lines must be specified like in the following examples:
1207.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001208.B " flashprog \-p linux_gpio_spi:dev=/dev/gpiochip0,cs=8,sck=11,mosi=10,miso=9"
Steve Markgraf61899472023-01-09 23:06:52 +01001209.sp
1210or
1211.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001212.B " flashprog \-p linux_gpio_spi:gpiochip=0,cs=8,sck=11,mosi=10,miso=9"
Steve Markgraf61899472023-01-09 23:06:52 +01001213.sp
1214Here,
1215.B gpiochip=0
1216selects the GPIO chip 0, accessible through Linux device node /dev/gpiochip0, and the
1217.B cs, sck, mosi, miso
Nico Huberfc7c13c2024-01-14 23:39:40 +01001218arguments select the GPIO numbers used as SPI lines connected to the flash ROM chip.
1219If libgpiod 2.0 or later is available, dual-i/o is enabled by default with bidirectional
1220MOSI and MISO lines, and if a quad-i/o capable chip is connect with four lines, the
1221additional GPIOs can be specified via
1222.BR io2 " and " io3
1223parameters.
1224
1225In the example above, the GPIO numbers of the hardware SPI lines of a Raspberry Pi
1226single board computer are specified. The first four GPIO parameters are mandatory.
1227Note that this is a bitbanged driver, and if your device has a hardware SPI
1228controller, use the
Steve Markgraf61899472023-01-09 23:06:52 +01001229.B linux_spi
1230programmer driver instead for better performance.
1231.sp
1232Refer to the output of the
1233.B gpioinfo
1234utility to make sure the GPIO numbers are correct and unused.
1235.sp
1236Please note that the linux_gpio_spi driver only works on Linux, and depends on libgpiod.
1237.SS
David Hendricksf9a30552015-05-23 20:30:30 -07001238.BR "linux_mtd " programmer
1239.IP
1240You may specify the MTD device to use with the
1241.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001242.B " flashprog \-p linux_mtd:dev=/dev/mtdX"
David Hendricksf9a30552015-05-23 20:30:30 -07001243.sp
1244syntax where
1245.B /dev/mtdX
1246is the Linux device node for your MTD device. If left unspecified the first MTD
1247device found (e.g. /dev/mtd0) will be used by default.
1248.sp
1249Please note that the linux_mtd driver only works on Linux.
1250.SS
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001251.BR "linux_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001252.IP
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001253You have to specify the SPI controller to use with the
1254.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001255.B " flashprog \-p linux_spi:dev=/dev/spidevX.Y"
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001256.sp
1257syntax where
1258.B /dev/spidevX.Y
1259is the Linux device node for your SPI controller.
1260.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +00001261In case the device supports it, you can set the SPI clock frequency with the optional
1262.B spispeed
1263parameter. The frequency is parsed as kilohertz.
1264Example that sets the frequency to 8 MHz:
1265.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001266.B " flashprog \-p linux_spi:dev=/dev/spidevX.Y,spispeed=8000"
Stefan Tauner0554ca52013-07-25 22:54:25 +00001267.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001268Please note that the linux_spi driver only works on Linux.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001269.SS
1270.BR "mstarddc_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001271.IP
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001272The Display Data Channel (DDC) is an I2C bus present on VGA and DVI connectors, that allows exchanging
Stefan Tauner0be072c2016-03-13 15:16:30 +00001273information between a computer and attached displays. Its most common uses are getting display capabilities
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001274through EDID (at I2C address 0x50) and sending commands to the display using the DDC/CI protocol (at address
12750x37). On displays driven by MSTAR SoCs, it is also possible to access the SoC firmware flash (connected to
1276the Soc through another SPI bus) using an In-System Programming (ISP) port, usually at address 0x49.
Nico Huberc3b02dc2023-08-12 01:13:45 +02001277This flashprog module allows the latter via Linux's I2C driver.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001278.sp
1279.B IMPORTANT:
1280Before using this programmer, the display
1281.B MUST
Nico Huberc3b02dc2023-08-12 01:13:45 +02001282be in standby mode, and only connected to the computer that will run flashprog using a VGA cable, to an
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001283inactive VGA output. It absolutely
1284.B MUST NOT
1285be used as a display during the procedure!
1286.sp
1287You have to specify the DDC/I2C controller and I2C address to use with the
1288.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001289.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-X:YY"
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001290.sp
1291syntax where
1292.B /dev/i2c-X
1293is the Linux device node for your I2C controller connected to the display's DDC channel, and
1294.B YY
1295is the (hexadecimal) address of the MSTAR ISP port (address 0x49 is usually used).
1296Example that uses I2C controller /dev/i2c-1 and address 0x49:
1297.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001298.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-1:49
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001299.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001300It is also possible to inhibit the reset command that is normally sent to the display once the flashprog
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001301operation is completed using the optional
1302.B noreset
Nico Huberc3b02dc2023-08-12 01:13:45 +02001303parameter. A value of 1 prevents flashprog from sending the reset command.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001304Example that does not reset the display at the end of the operation:
1305.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001306.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-1:49,noreset=1
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001307.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +00001308Please note that sending the reset command is also inhibited if an error occurred during the operation.
Nico Huberc3b02dc2023-08-12 01:13:45 +02001309To send the reset command afterwards, you can simply run flashprog once more, in chip probe mode (not specifying
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001310an operation), without the
1311.B noreset
1312parameter, once the flash read/write operation you intended to perform has completed successfully.
1313.sp
1314Please also note that the mstarddc_spi driver only works on Linux.
Urja Rannikko0870b022016-01-31 22:10:29 +00001315.SS
1316.BR "ch341a_spi " programmer
1317The WCH CH341A programmer does not support any parameters currently. SPI frequency is fixed at 2 MHz, and CS0 is
1318used as per the device.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001319.SS
Nicholas Chin197b7c72022-10-23 13:10:31 -06001320.BR "ch347_spi " programmer
Nico Huberc32e9542023-02-21 00:46:37 +00001321.IP
1322The driver is currently hard-coded to use
1323.BR CS0 .
1324An optional
1325.B spispeed
1326parameter specifies the frequency of the SPI bus.
1327Syntax is
1328.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001329.B " flashprog \-p ch347_spi:spispeed=frequency"
Nico Huberc32e9542023-02-21 00:46:37 +00001330.sp
1331where
1332.B frequency
1333is given in
1334.B kHz
1335and can be in the range 468 .. 60000. The frequency will be rounded down to
1336a supported value (60 MHz divided by a power of 2). The default is a frequency
1337of 7.5 MHz.
Nicholas Chindac42392024-07-30 20:01:59 -06001338The SPI mode can also be set using the spimode parameter:
1339.sp
1340.B " flashprog \-p ch347_spi:spimode=mode"
1341.sp
1342where
1343.B mode
1344is in the range 0 to 3. The default is mode 0.
Nicholas Chin197b7c72022-10-23 13:10:31 -06001345.SS
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001346.BR "ni845x_spi " programmer
1347.IP
1348An optional
1349.B voltage
1350parameter could be used to specify the IO voltage. This parameter is available for the NI USB-8452 device.
1351The default unit is Volt if no unit is specified. You can use
1352.BR mV ", " milliVolt ", " V " or " Volt
1353as unit specifier.
1354Syntax is
1355.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001356.B " flashprog \-p ni845x_spi:voltage=value"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001357.sp
1358where
1359.B value
1360can be
1361.BR 1.2V ", " 1.5V ", " 1.8V ", " 2.5V ", " 3.3V
1362or the equivalent in mV.
1363.sp
1364In the case if none of the programmer's supported IO voltage is within the supported voltage range of
Nico Huberc3b02dc2023-08-12 01:13:45 +02001365the detected flash chip the flashprog will abort the operation (to prevent damaging the flash chip).
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001366You can override this behaviour by passing "yes" to the
1367.B ignore_io_voltage_limits
1368parameter (for e.g. if you are using an external voltage translator circuit).
1369Syntax is
1370.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001371.B " flashprog \-p ni845x_spi:ignore_io_voltage_limits=yes"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001372.sp
1373You can use the
1374.B serial
1375parameter to explicitly specify which connected NI USB-845x device should be used.
1376You should use your device's 7 digit hexadecimal serial number.
1377Usage example to select the device with 1230A12 serial number:
1378.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001379.B " flashprog \-p ni845x_spi:serial=1230A12"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001380.sp
1381An optional
1382.B spispeed
1383parameter specifies the frequency of the SPI bus.
1384Syntax is
1385.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001386.B " flashprog \-p ni845x_spi:spispeed=frequency"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001387.sp
1388where
1389.B frequency
1390should a number corresponding to the desired frequency in kHz.
1391The maximum
1392.B frequency
1393is 12 MHz (12000 kHz) for the USB-8451 and 50 MHz (50000 kHz) for the USB-8452.
1394The default is a frequency of 1 MHz (1000 kHz).
1395.sp
1396An optional
1397.B cs
1398parameter specifies which target chip select line should be used. Syntax is
1399.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001400.B " flashprog \-p ni845x_spi:csnumber=value"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001401.sp
1402where
1403.B value
1404should be between
1405.BR 0 " and " 7
1406By default the CS0 is used.
1407.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001408.BR "digilent_spi " programmer
1409.IP
1410An optional
1411.B spispeed
1412parameter specifies the frequency of the SPI bus.
1413Syntax is
1414.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001415.B " flashprog \-p digilent_spi:spispeed=frequency"
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001416.sp
1417where
1418.B frequency
1419can be
1420.BR 62.5k ", " 125k ", " 250k ", " 500k ", " 1M ", " 2M " or " 4M
1421(in Hz). The default is a frequency of 4 MHz.
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001422.SS
Jean THOMASe28d8e42022-10-11 17:54:30 +02001423.BR "dirtyjtag_spi " programmer
1424.IP
1425An optional
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001426.B spispeed
Jean THOMASe28d8e42022-10-11 17:54:30 +02001427parameter specifies the frequency of the SPI bus.
1428Syntax is
1429.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001430.B " flashprog \-p dirtyjtag_spi:spispeed=frequency"
Jean THOMASe28d8e42022-10-11 17:54:30 +02001431.sp
1432where
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001433.B frequency
1434can be any value in hertz, kilohertz or megahertz supported by the programmer.
1435The default is a frequency of 100 kHz.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001436.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001437.BR "jlink_spi " programmer
1438.IP
1439This module supports SEGGER J-Link and compatible devices.
1440
1441The \fBMOSI\fP signal of the flash chip must be attached to \fBTDI\fP pin of
1442the programmer, \fBMISO\fP to \fBTDO\fP and \fBSCK\fP to \fBTCK\fP.
1443The chip select (\fBCS\fP) signal of the flash chip can be attached to
1444different pins of the programmer which can be selected with the
1445.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001446.B " flashprog \-p jlink_spi:cs=pin"
Marc Schink3578ec62016-03-17 16:23:03 +01001447.sp
1448syntax where \fBpin\fP can be either \fBTRST\fP or \fBRESET\fP.
1449The default pin for chip select is \fBRESET\fP.
1450Note that, when using \fBRESET\fP, it is normal that the indicator LED blinks
1451orange or red.
1452.br
1453Additionally, the \fBVTref\fP pin of the programmer must be attached to the
1454logic level of the flash chip.
1455The programmer measures the voltage on this pin and generates the reference
1456voltage for its input comparators and adapts its output voltages to it.
1457.sp
1458Pinout for devices with 20-pin JTAG connector:
1459.sp
1460 +-------+
1461 | 1 2 | 1: VTref 2:
1462 | 3 4 | 3: TRST 4: GND
1463 | 5 6 | 5: TDI 6: GND
1464 +-+ 7 8 | 7: 8: GND
1465 | 9 10 | 9: TCK 10: GND
1466 | 11 12 | 11: 12: GND
1467 +-+ 13 14 | 13: TDO 14:
1468 | 15 16 | 15: RESET 16:
1469 | 17 18 | 17: 18:
1470 | 19 20 | 19: PWR_5V 20:
1471 +-------+
1472.sp
1473If there is more than one compatible device connected, you can select which one
1474should be used by specifying its serial number with the
1475.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001476.B " flashprog \-p jlink_spi:serial=number"
Marc Schink3578ec62016-03-17 16:23:03 +01001477.sp
1478syntax where
1479.B number
1480is the serial number of the device (which can be found for example in the
1481output of lsusb -v).
1482.sp
1483The SPI speed can be selected by using the
1484.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001485.B " flashprog \-p jlink_spi:spispeed=frequency"
Marc Schink3578ec62016-03-17 16:23:03 +01001486.sp
1487syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1488The maximum speed depends on the device in use.
Marc Schink137f02f2020-08-23 16:19:44 +02001489.sp
1490The \fBpower=on\fP option can be used to activate the 5 V power supply (PWR_5V)
1491of the J-Link during a flash operation.
Marc Schink3578ec62016-03-17 16:23:03 +01001492.SS
Miklós Márton324929c2019-08-01 19:14:10 +02001493.BR "stlinkv3_spi " programmer
1494.IP
1495This module supports SPI flash programming through the STMicroelectronics
1496STLINK V3 programmer/debugger's SPI bridge interface
1497.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001498.B " flashprog \-p stlinkv3_spi"
Miklós Márton324929c2019-08-01 19:14:10 +02001499.sp
1500If there is more than one compatible device connected, you can select which one
1501should be used by specifying its serial number with the
1502.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001503.B " flashprog \-p stlinkv3_spi:serial=number"
Miklós Márton324929c2019-08-01 19:14:10 +02001504.sp
1505syntax where
1506.B number
1507is the serial number of the device (which can be found for example in the
1508output of lsusb -v).
1509.sp
1510The SPI speed can be selected by using the
1511.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001512.B " flashprog \-p stlinkv3_spi:spispeed=frequency"
Miklós Márton324929c2019-08-01 19:14:10 +02001513.sp
1514syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1515If the passed frequency is not supported by the adapter the nearest lower
1516supported frequency will be used.
1517.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001518
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001519.SH EXAMPLES
1520To back up and update your BIOS, run
1521.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001522.B flashprog -p internal -r backup.rom -o backuplog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001523.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001524.B flashprog -p internal -w newbios.rom -o writelog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001525.sp
1526Please make sure to copy backup.rom to some external media before you try
1527to write. That makes offline recovery easier.
1528.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001529If writing fails and flashprog complains about the chip being in an unknown
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001530state, you can try to restore the backup by running
1531.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001532.B flashprog -p internal -w backup.rom -o restorelog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001533.sp
1534If you encounter any problems, please contact us and supply
1535backuplog.txt, writelog.txt and restorelog.txt. See section
1536.B BUGS
1537for contact info.
Peter Stuge42688e52009-01-26 02:20:56 +00001538.SH EXIT STATUS
Nico Huberc3b02dc2023-08-12 01:13:45 +02001539flashprog exits with 0 on success, 1 on most failures but with 3 if a call to mmap() fails.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001540.SH REQUIREMENTS
Nico Huberc3b02dc2023-08-12 01:13:45 +02001541flashprog needs different access permissions for different programmers.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001542.sp
1543.B internal
1544needs raw memory access, PCI configuration space access, raw I/O port
1545access (x86) and MSR access (x86).
1546.sp
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +00001547.B atavia
1548needs PCI configuration space access.
1549.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001550.BR nic3com ", " nicrealtek " and " nicnatsemi "
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001551need PCI configuration space read access and raw I/O port access.
1552.sp
1553.B atahpt
1554needs PCI configuration space access and raw I/O port access.
1555.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +00001556.BR gfxnvidia ", " drkaiser " and " it8212
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001557need PCI configuration space access and raw memory access.
1558.sp
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001559.B rayer_spi
1560needs raw I/O port access.
1561.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001562.BR satasii ", " nicintel ", " nicintel_eeprom " and " nicintel_spi
1563need PCI configuration space read access and raw memory access.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001564.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001565.BR satamv " and " atapromise
1566need PCI configuration space read access, raw I/O port access and raw memory
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +00001567access.
1568.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001569.B serprog
1570needs TCP access to the network or userspace access to a serial port.
1571.sp
1572.B buspirate_spi
1573needs userspace access to a serial port.
1574.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001575.BR ft2232_spi ", " usbblaster_spi " and " pickit2_spi
Stefan Taunere49edbb2016-01-31 22:10:14 +00001576need access to the respective USB device via libusb API version 0.1.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001577.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001578.BR ch341a_spi " and " dediprog
1579need access to the respective USB device via libusb API version 1.0.
Urja Rannikko0870b022016-01-31 22:10:29 +00001580.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001581.B dummy
1582needs no access permissions at all.
1583.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001584.BR internal ", " nic3com ", " nicrealtek ", " nicnatsemi ", "
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001585.BR gfxnvidia ", " drkaiser ", " satasii ", " satamv ", " atahpt ", " atavia " and " atapromise
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001586have to be run as superuser/root, and need additional raw access permission.
1587.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001588.BR serprog ", " buspirate_spi ", " dediprog ", " usbblaster_spi ", " ft2232_spi ", " pickit2_spi ", " \
Jean THOMASe28d8e42022-10-11 17:54:30 +02001589ch341a_spi ", " digilent_spi " and " dirtyjtag_spi
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001590can be run as normal user on most operating systems if appropriate device
1591permissions are set.
1592.sp
Mark Marshall90021f22010-12-03 14:48:11 +00001593.B ogp
1594needs PCI configuration space read access and raw memory access.
1595.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001596On OpenBSD, you can obtain raw access permission by setting
Uwe Hermann941a2732011-07-25 21:12:57 +00001597.B "securelevel=-1"
1598in
1599.B "/etc/rc.securelevel"
1600and rebooting, or rebooting into single user mode.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001601.SH BUGS
Angel Pons1900e1d2021-07-02 12:42:23 +02001602You can report bugs, ask us questions or send success reports
1603via our communication channels listed here:
Nico Huberc3b02dc2023-08-12 01:13:45 +02001604.URLB "https://www.flashprog.org/Contact" "" .
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001605.sp
Angel Pons1900e1d2021-07-02 12:42:23 +02001606Also, we provide a
Stefan Tauner4c723152016-01-14 22:47:55 +00001607.URLB https://paste.flashrom.org "pastebin service"
Angel Pons1900e1d2021-07-02 12:42:23 +02001608that is very useful to share logs without spamming the communication channels.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001609.SS
1610.B Laptops
1611.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001612Using flashprog on older laptops is dangerous and may easily make your hardware
1613unusable. flashprog will attempt to detect if it is running on a susceptible
Nico Huber2e50cdc2018-09-23 20:20:26 +02001614laptop and restrict flash-chip probing for safety reasons. Please see the
Nico Huberc3b02dc2023-08-12 01:13:45 +02001615detailed discussion of this topic and associated flashprog options in the
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001616.B Laptops
1617paragraph in the
1618.B internal programmer
1619subsection of the
Stefan Tauner6697f712014-08-06 15:09:15 +00001620.B PROGRAMMER-SPECIFIC INFORMATION
Stefan Tauner4c723152016-01-14 22:47:55 +00001621section and the information
Nico Huberc3b02dc2023-08-12 01:13:45 +02001622.URLB "https://flashprog.org/Laptops" "in our wiki" .
Daniel Lenski65922a32012-02-15 23:40:23 +00001623.SS
1624One-time programmable (OTP) memory and unique IDs
1625.sp
1626Some flash chips contain OTP memory often denoted as "security registers".
1627They usually have a capacity in the range of some bytes to a few hundred
Nico Huberc3b02dc2023-08-12 01:13:45 +02001628bytes and can be used to give devices unique IDs etc. flashprog is not able
Daniel Lenski65922a32012-02-15 23:40:23 +00001629to read or write these memories and may therefore not be able to duplicate a
1630chip completely. For chip types known to include OTP memories a warning is
1631printed when they are detected.
1632.sp
1633Similar to OTP memories are unique, factory programmed, unforgeable IDs.
1634They are not modifiable by the user at all.
Stefan Taunerac54fbe2011-07-21 19:52:00 +00001635.SH LICENSE
Nico Huberc3b02dc2023-08-12 01:13:45 +02001636.B flashprog
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001637is covered by the GNU General Public License (GPL), version 2. Some files are
Stefan Tauner23e10b82016-01-23 16:16:49 +00001638additionally available under any later version of the GPL.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001639.SH COPYRIGHT
Stefan Reinauer261144c2006-07-27 23:29:02 +00001640.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001641Please see the individual files.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001642.SH AUTHORS
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001643Andrew Morgan
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001644.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001645Carl-Daniel Hailfinger
1646.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001647Claus Gindhart
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001648.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001649David Borg
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001650.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001651David Hendricks
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001652.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001653Dominik Geyer
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001654.br
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +10001655Edward O'Callaghan
1656.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001657Eric Biederman
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001658.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001659Giampiero Giancipoli
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001660.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001661Helge Wagner
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001662.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001663Idwer Vollering
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001664.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001665Joe Bao
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001666.br
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001667Joerg Fischer
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001668.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001669Joshua Roys
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001670.br
Stefan Tauner5c316f92015-02-08 21:57:52 +00001671Ky\[:o]sti M\[:a]lkki
1672.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001673Luc Verhaegen
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001674.br
Carl-Daniel Hailfinger451dc802009-05-01 11:00:39 +00001675Li-Ta Lo
1676.br
Mark Marshall90021f22010-12-03 14:48:11 +00001677Mark Marshall
1678.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001679Markus Boas
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001680.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001681Mattias Mattsson
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001682.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001683Michael Karcher
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001684.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001685Nikolay Petukhov
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001686.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001687Patrick Georgi
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001688.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001689Peter Lemenkov
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001690.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001691Peter Stuge
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001692.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001693Reinder E.N. de Haan
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001694.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001695Ronald G. Minnich
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001696.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001697Ronald Hoogenboom
Stefan Reinauer261144c2006-07-27 23:29:02 +00001698.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001699Sean Nelson
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001700.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001701Stefan Reinauer
Stefan Reinauer261144c2006-07-27 23:29:02 +00001702.br
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001703Stefan Tauner
1704.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001705Stefan Wildemann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001706.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001707Stephan Guilloux
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001708.br
Steve Markgraf61899472023-01-09 23:06:52 +01001709Steve Markgraf
1710.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001711Steven James
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001712.br
Stefan Tauner23e10b82016-01-23 16:16:49 +00001713Urja Rannikko
1714.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001715Uwe Hermann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001716.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001717Wang Qingpei
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001718.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001719Yinghai Lu
Stefan Reinauerf8337dd2006-08-03 10:49:09 +00001720.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001721some others, please see the flashprog git history for details.
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001722.br
Nico Huberac90af62022-12-18 00:22:47 +00001723Active maintainers can be reached via
Nico Huberc3b02dc2023-08-12 01:13:45 +02001724.MTOB "flashprog@flashprog.org" "the mailing list" .
Stefan Reinauer261144c2006-07-27 23:29:02 +00001725.PP
Stefan Tauner4c723152016-01-14 22:47:55 +00001726This manual page was written by
1727.MTOB "uwe@hermann-uwe.de" "Uwe Hermann" ,
1728Carl-Daniel Hailfinger, Stefan Tauner and others.
Uwe Hermann42eb17f2008-01-18 17:48:51 +00001729It is licensed under the terms of the GNU GPL (version 2 or later).