blob: 0f1ca90a5f1beabd8639e1c8173bece30dd47ddf [file] [log] [blame]
Stefan Tauner4c723152016-01-14 22:47:55 +00001.\" Load the www device when using groff; provide a fallback for groff's MTO macro that formats email addresses.
2.ie \n[.g] \
3. mso www.tmac
Stefan Tauner0be072c2016-03-13 15:16:30 +00004.el \{
5. de MTO
6 \\$2 \(la\\$1 \(ra\\$3 \
Stefan Tauner4c723152016-01-14 22:47:55 +00007. .
Stefan Tauner0be072c2016-03-13 15:16:30 +00008.\}
Stefan Tauner4c723152016-01-14 22:47:55 +00009.\" Create wrappers for .MTO and .URL that print only text on systems w/o groff or if not outputting to a HTML
10.\" device. To that end we need to distinguish HTML output on groff from other configurations first.
11.nr groffhtml 0
12.if \n[.g] \
13. if "\*[.T]"html" \
14. nr groffhtml 1
15.\" For code reuse it would be nice to have a single wrapper that gets its target macro as parameter.
16.\" However, this did not work out with NetBSD's and OpenBSD's groff...
17.de URLB
18. ie (\n[groffhtml]==1) \{\
19. URL \\$@
20. \}
21. el \{\
22. ie "\\$2"" \{\
23. BR "\\$1" "\\$3"
24. \}
25. el \{\
26. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
27. \}
28. \}
29..
30.de MTOB
31. ie (\n[groffhtml]==1) \{\
32. MTO \\$@
33. \}
34. el \{\
35. ie "\\$2"" \{\
36. BR "\\$1" "\\$3"
37. \}
38. el \{\
39. RB "\\$2 \(la" "\\$1" "\(ra\\$3"
40. \}
41. \}
42..
Nico Huberc3b02dc2023-08-12 01:13:45 +020043.TH FLASHPROG 8 "@MAN_DATE@" "flashprog-@VERSION@" "@MAN_DATE@"
Stefan Reinauer261144c2006-07-27 23:29:02 +000044.SH NAME
Nico Huberc3b02dc2023-08-12 01:13:45 +020045flashprog \- detect, read, write, verify and erase flash chips
Stefan Reinauer261144c2006-07-27 23:29:02 +000046.SH SYNOPSIS
Nico Huberc3b02dc2023-08-12 01:13:45 +020047.B flashprog \fR[\fB\-h\fR|\fB\-R\fR|\fB\-L\fR|\fB\-z\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100048 \fB\-p\fR <programmername>[:<parameters>] [\fB\-c\fR <chipname>]
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +100049 (\fB\-\-flash\-name\fR|\fB\-\-flash\-size\fR|
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100050 [\fB\-E\fR|\fB\-r\fR <file>|\fB\-w\fR <file>|\fB\-v\fR <file>]
Anastasia Klimchuka7cb7e92022-11-25 18:10:43 +110051 [(\fB\-l\fR <file>|\fB\-\-ifd\fR|\fB\-\-fmap\fR|\fB\-\-fmap-file\fR <file>)
52 [\fB\-i\fR <include>]...]
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +100053 [\fB\-n\fR] [\fB\-N\fR] [\fB\-f\fR])]
Richard Hughes842d6782021-01-15 09:48:12 +000054 [\fB\-V\fR[\fBV\fR[\fBV\fR]]] [\fB-o\fR <logfile>] [\fB\-\-progress\fR]
55
Stefan Reinauer261144c2006-07-27 23:29:02 +000056.SH DESCRIPTION
Nico Huberc3b02dc2023-08-12 01:13:45 +020057.B flashprog
Uwe Hermanne8ba5382009-05-22 11:37:27 +000058is a utility for detecting, reading, writing, verifying and erasing flash
Uwe Hermann530cb2d2009-05-14 22:58:21 +000059chips. It's often used to flash BIOS/EFI/coreboot/firmware images in-system
Uwe Hermann941a2732011-07-25 21:12:57 +000060using a supported mainboard. However, it also supports various external
61PCI/USB/parallel-port/serial-port based devices which can program flash chips,
62including some network cards (NICs), SATA/IDE controller cards, graphics cards,
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +000063the Bus Pirate device, various FTDI FT2232/FT4232H/FT232H based USB devices, and more.
Uwe Hermanne74b9f82009-04-10 14:41:29 +000064.PP
Uwe Hermann9ff514d2010-06-07 19:41:25 +000065It supports a wide range of DIP32, PLCC32, DIP8, SO8/SOIC8, TSOP32, TSOP40,
Uwe Hermann941a2732011-07-25 21:12:57 +000066TSOP48, and BGA chips, which use various protocols such as LPC, FWH,
67parallel flash, or SPI.
Stefan Reinauer261144c2006-07-27 23:29:02 +000068.SH OPTIONS
Uwe Hermann9ff514d2010-06-07 19:41:25 +000069You can specify one of
70.BR \-h ", " \-R ", " \-L ", " \-z ", " \-E ", " \-r ", " \-w ", " \-v
71or no operation.
Nico Huberc3b02dc2023-08-12 01:13:45 +020072If no operation is specified, flashprog will only probe for flash chips. It is
73recommended that if you try flashprog the first time on a system, you run it
Uwe Hermann941a2732011-07-25 21:12:57 +000074in probe-only mode and check the output. Also you are advised to make a
Uwe Hermann9ff514d2010-06-07 19:41:25 +000075backup of your current ROM contents with
76.B \-r
Stefan Taunere34e3e82013-01-01 00:06:51 +000077before you try to write a new image. All operations involving any chip access (probe/read/write/...) require the
78.B -p/--programmer
79option to be used (please see below).
Stefan Reinauerde063bf2006-09-21 13:09:22 +000080.TP
Uwe Hermanne74b9f82009-04-10 14:41:29 +000081.B "\-r, \-\-read <file>"
82Read flash ROM contents and save them into the given
83.BR <file> .
Uwe Hermann941a2732011-07-25 21:12:57 +000084If the file already exists, it will be overwritten.
Stefan Reinauerde063bf2006-09-21 13:09:22 +000085.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -060086.B "\-w, \-\-write (<file>|-)"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +000087Write
88.B <file>
Daniel Campellod12b6bc2022-03-14 11:43:16 -060089into flash ROM. If
90.B -
91is provided instead, contents will be read from stdin. This will first automatically
Uwe Hermann9ff514d2010-06-07 19:41:25 +000092.B erase
93the chip, then write to it.
Stefan Taunerac54fbe2011-07-21 19:52:00 +000094.sp
95In the process the chip is also read several times. First an in-memory backup
96is made for disaster recovery and to be able to skip regions that are
97already equal to the image file. This copy is updated along with the write
98operation. In case of erase errors it is even re-read completely. After
99writing has finished and if verification is enabled, the whole flash chip is
100read out and compared with the input image.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000101.TP
Uwe Hermannea07f622009-06-24 17:31:08 +0000102.B "\-n, \-\-noverify"
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000103Skip the automatic verification of flash ROM contents after writing. Using this
Uwe Hermannea07f622009-06-24 17:31:08 +0000104option is
105.B not
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000106recommended, you should only use it if you know what you are doing and if you
Uwe Hermannea07f622009-06-24 17:31:08 +0000107feel that the time for verification takes too long.
108.sp
109Typical usage is:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200110.B "flashprog \-p prog \-n \-w <file>"
Uwe Hermannea07f622009-06-24 17:31:08 +0000111.sp
112This option is only useful in combination with
113.BR \-\-write .
114.TP
Nico Huber99d15952016-05-02 16:54:24 +0200115.B "\-N, \-\-noverify-all"
116Skip not included regions during automatic verification after writing (cf.
117.BR "\-l " "and " "\-i" ).
118You should only use this option if you are sure that communication with
119the flash chip is reliable (e.g. when using the
120.BR internal
Nico Huberc3b02dc2023-08-12 01:13:45 +0200121programmer). Even if flashprog is instructed not to touch parts of the
Nico Huber99d15952016-05-02 16:54:24 +0200122flash chip, their contents could be damaged (e.g. due to misunderstood
123erase commands).
124.sp
125This option is required to flash an Intel system with locked ME flash
126region using the
127.BR internal
128programmer. It may be enabled by default in this case in the future.
129.TP
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600130.B "\-v, \-\-verify (<file>|-)"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000131Verify the flash ROM contents against the given
132.BR <file> .
Daniel Campellod12b6bc2022-03-14 11:43:16 -0600133If
134.BR -
135is provided instead, contents will be read from stdin.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000136.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000137.B "\-E, \-\-erase"
Uwe Hermanne74b9f82009-04-10 14:41:29 +0000138Erase the flash ROM chip.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000139.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000140.B "\-V, \-\-verbose"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000141More verbose output. This option can be supplied multiple times
Stefan Taunereebeb532011-08-04 17:40:25 +0000142(max. 3 times, i.e.
143.BR \-VVV )
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000144for even more debug output.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000145.TP
Stefan Reinauer261144c2006-07-27 23:29:02 +0000146.B "\-c, \-\-chip" <chipname>
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000147Probe only for the specified flash ROM chip. This option takes the chip name as
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000148printed by
Nico Huberc3b02dc2023-08-12 01:13:45 +0200149.B "flashprog \-L"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000150without the vendor name as parameter. Please note that the chip name is
151case sensitive.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000152.TP
Joerg Mayer645c6df2010-03-13 14:47:48 +0000153.B "\-f, \-\-force"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000154Force one or more of the following actions:
Joerg Mayer645c6df2010-03-13 14:47:48 +0000155.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000156* Force chip read and pretend the chip is there.
157.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000158* Force chip access even if the chip is bigger than the maximum supported \
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000159size for the flash bus.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000160.sp
161* Force erase even if erase is known bad.
162.sp
163* Force write even if write is known bad.
Joerg Mayer645c6df2010-03-13 14:47:48 +0000164.TP
165.B "\-l, \-\-layout <file>"
166Read ROM layout from
167.BR <file> .
Uwe Hermann87c07932009-05-05 16:15:46 +0000168.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200169flashprog supports ROM layouts. This allows you to flash certain parts of
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000170the flash chip only. A ROM layout file contains multiple lines with the
171following syntax:
172.sp
173.B " startaddr:endaddr imagename"
174.sp
175.BR "startaddr " "and " "endaddr "
176are hexadecimal addresses within the ROM file and do not refer to any
177physical address. Please note that using a 0x prefix for those hexadecimal
178numbers is not necessary, but you can't specify decimal/octal numbers.
179.BR "imagename " "is an arbitrary name for the region/image from"
180.BR " startaddr " "to " "endaddr " "(both addresses included)."
181.sp
182Example:
Uwe Hermann87c07932009-05-05 16:15:46 +0000183.sp
184 00000000:00008fff gfxrom
185 00009000:0003ffff normal
186 00040000:0007ffff fallback
187.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000188If you only want to update the image named
189.BR "normal " "in a ROM based on the layout above, run"
Uwe Hermann87c07932009-05-05 16:15:46 +0000190.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200191.B " flashprog \-p prog \-\-layout rom.layout \-\-image normal \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000192.sp
Stefan Taunere34e3e82013-01-01 00:06:51 +0000193To update only the images named
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000194.BR "normal " "and " "fallback" ", run:"
Uwe Hermann87c07932009-05-05 16:15:46 +0000195.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200196.B " flashprog \-p prog \-l rom.layout \-i normal -i fallback \-w some.rom"
Uwe Hermann87c07932009-05-05 16:15:46 +0000197.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000198Overlapping sections are not supported.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000199.TP
Arthur Heymansc82900b2018-01-10 12:48:16 +0100200.B "\-\-fmap"
201Read layout from fmap in flash chip.
202.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200203flashprog supports the fmap binary format which is commonly used by coreboot
Arthur Heymansc82900b2018-01-10 12:48:16 +0100204for partitioning a flash chip. The on-chip fmap will be read and used to generate
205the layout.
206.sp
207If you only want to update the
208.BR "COREBOOT"
209region defined in the fmap, run
210.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200211.B " flashprog -p prog \-\-fmap \-\-image COREBOOT \-w some.rom"
Arthur Heymansc82900b2018-01-10 12:48:16 +0100212.TP
213.B "\-\-fmap-file <file>"
214Read layout from a
215.BR <file>
216containing binary fmap (e.g. coreboot roms).
217.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200218flashprog supports the fmap binary format which is commonly used by coreboot
Arthur Heymansc82900b2018-01-10 12:48:16 +0100219for partitioning a flash chip. The fmap in the specified file will be read and
220used to generate the layout.
221.sp
222If you only want to update the
223.BR "COREBOOT"
224region defined in the binary fmap file, run
225.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200226.B " flashprog \-p prog \-\-fmap-file some.rom \-\-image COREBOOT \-w some.rom"
Arthur Heymansc82900b2018-01-10 12:48:16 +0100227.TP
Nico Huber305f4172013-06-14 11:55:26 +0200228.B "\-\-ifd"
229Read ROM layout from Intel Firmware Descriptor.
230.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200231flashprog supports ROM layouts given by an Intel Firmware Descriptor
Nico Huber305f4172013-06-14 11:55:26 +0200232(IFD). The on-chip descriptor will be read and used to generate the
233layout. If you need to change the layout, you have to update the IFD
234only first.
235.sp
236The following ROM images may be present in an IFD:
237.sp
238 fd the IFD itself
239 bios the host firmware aka. BIOS
240 me Intel Management Engine firmware
241 gbe gigabit ethernet firmware
242 pd platform specific data
243.TP
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000244.B "\-i, \-\-image <imagename>"
245Only flash region/image
246.B <imagename>
Uwe Hermann67808fe2007-10-18 00:29:05 +0000247from flash layout.
Stefan Reinauerde063bf2006-09-21 13:09:22 +0000248.TP
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +1000249.B "\-\-flash\-name"
250Prints out the detected flash chips name.
251.TP
Edward O'Callaghan7d6b5262019-09-23 22:53:14 +1000252.B "\-\-flash\-size"
253Prints out the detected flash chips size.
254.TP
Michael Niewöhner96cc5d32021-09-21 17:37:32 +0200255.B "\-\-flash\-contents <ref\-file>"
256The file contents of
257.BR <ref\-file>
258will be used to decide which parts of the flash need to be written. Providing
259this saves an initial read of the full flash chip. Be careful, if the provided
260data doesn't actually match the flash contents, results are undefined.
261.TP
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000262.B "\-L, \-\-list\-supported"
Uwe Hermann941a2732011-07-25 21:12:57 +0000263List the flash chips, chipsets, mainboards, and external programmers
264(including PCI, USB, parallel port, and serial port based devices)
Nico Huberc3b02dc2023-08-12 01:13:45 +0200265supported by flashprog.
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000266.sp
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000267There are many unlisted boards which will work out of the box, without
Nico Huberc3b02dc2023-08-12 01:13:45 +0200268special support in flashprog. Please let us know if you can verify that
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000269other boards work or do not work out of the box.
270.sp
271.B IMPORTANT:
272For verification you have
Uwe Hermanne8ba5382009-05-22 11:37:27 +0000273to test an ERASE and/or WRITE operation, so make sure you only do that
274if you have proper means to recover from failure!
Uwe Hermanne5ac1642008-03-12 11:54:51 +0000275.TP
Uwe Hermann20a293f2009-06-19 10:42:43 +0000276.B "\-z, \-\-list\-supported-wiki"
277Same as
278.BR \-\-list\-supported ,
279but outputs the supported hardware in MediaWiki syntax, so that it can be
Stefan Tauner4c723152016-01-14 22:47:55 +0000280easily pasted into the
Nico Huberc3b02dc2023-08-12 01:13:45 +0200281.URLB https://flashprog.org/Supported_hardware "supported hardware wiki page" .
Uwe Hermann941a2732011-07-25 21:12:57 +0000282Please note that MediaWiki output is not compiled in by default.
Uwe Hermann20a293f2009-06-19 10:42:43 +0000283.TP
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000284.B "\-p, \-\-programmer <name>[:parameter[,parameter[,parameter]]]"
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000285Specify the programmer device. This is mandatory for all operations
286involving any chip access (probe/read/write/...). Currently supported are:
Carl-Daniel Hailfingerce986772009-05-09 00:27:07 +0000287.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000288.BR "* internal" " (for in-system flashing in the mainboard)"
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000289.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200290.BR "* dummy" " (virtual programmer for testing flashprog)"
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000291.sp
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000292.BR "* nic3com" " (for flash ROMs on 3COM network cards)"
293.sp
Sergey Lichack98f47102012-08-27 01:24:15 +0000294.BR "* nicrealtek" " (for flash ROMs on Realtek and SMC 1211 network cards)"
Uwe Hermann829ed842010-05-24 17:39:14 +0000295.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000296.BR "* nicnatsemi" " (for flash ROMs on National Semiconductor DP838* network \
297cards)"
298.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000299.BR "* nicintel" " (for parallel flash ROMs on Intel 10/100Mbit network cards)
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000300.sp
Uwe Hermann2bc98f62009-09-30 18:29:55 +0000301.BR "* gfxnvidia" " (for flash ROMs on NVIDIA graphics cards)"
302.sp
TURBO Jb0912c02009-09-02 23:00:46 +0000303.BR "* drkaiser" " (for flash ROMs on Dr. Kaiser PC-Waechter PCI cards)"
304.sp
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000305.BR "* satasii" " (for flash ROMs on Silicon Image SATA/IDE controllers)"
306.sp
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000307.BR "* satamv" " (for flash ROMs on Marvell SATA controllers)"
308.sp
Uwe Hermannddd5c9e2010-02-21 21:17:00 +0000309.BR "* atahpt" " (for flash ROMs on Highpoint ATA/RAID controllers)"
310.sp
Stefan Tauner4f094752014-06-01 22:36:30 +0000311.BR "* atavia" " (for flash ROMs on VIA VT6421A SATA controllers)"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000312.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000313.BR "* atapromise" " (for flash ROMs on Promise PDC2026x ATA/RAID controllers)"
314.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +0000315.BR "* it8212" " (for flash ROMs on ITE IT8212F ATA/RAID controller)"
316.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +0000317.BR "* ft2232_spi" " (for SPI flash ROMs attached to an FT2232/FT4232H/FT232H family based USB SPI programmer).
Paul Fox05dfbe62009-06-16 21:08:06 +0000318.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000319.BR "* serprog" " (for flash ROMs attached to a programmer speaking serprog, \
Stefan Tauner0be072c2016-03-13 15:16:30 +0000320including some Arduino-based devices)."
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000321.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000322.BR "* buspirate_spi" " (for SPI flash ROMs attached to a Bus Pirate)"
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000323.sp
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +0000324.BR "* dediprog" " (for SPI flash ROMs attached to a Dediprog SF100)"
325.sp
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +0000326.BR "* rayer_spi" " (for SPI flash ROMs attached to a parallel port by one of various cable types)"
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +0000327.sp
Michael Karchere5449392012-05-05 20:53:59 +0000328.BR "* pony_spi" " (for SPI flash ROMs attached to a SI-Prog serial port "
329bitbanging adapter)
330.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000331.BR "* nicintel_spi" " (for SPI flash ROMs on Intel Gigabit network cards)"
Idwer Vollering004f4b72010-09-03 18:21:21 +0000332.sp
Uwe Hermann314cfba2011-07-28 19:23:09 +0000333.BR "* ogp_spi" " (for SPI flash ROMs on Open Graphics Project graphics card)"
Mark Marshall90021f22010-12-03 14:48:11 +0000334.sp
Steve Markgraf61899472023-01-09 23:06:52 +0100335.BR "* linux_gpio_spi" " (for SPI flash ROMs attached to a GPIO chip device accessible via /dev/gpiochipX on Linux)"
336.sp
David Hendricksf9a30552015-05-23 20:30:30 -0700337.BR "* linux_mtd" " (for SPI flash ROMs accessible via /dev/mtdX on Linux)"
338.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +0000339.BR "* linux_spi" " (for SPI flash ROMs accessible via /dev/spidevX.Y on Linux)"
340.sp
James Lairdc60de0e2013-03-27 13:00:23 +0000341.BR "* usbblaster_spi" " (for SPI flash ROMs attached to an Altera USB-Blaster compatible cable)"
342.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000343.BR "* nicintel_eeprom" " (for SPI EEPROMs on Intel Gigabit network cards)"
344.sp
Alexandre Boeglin80e64712014-12-20 20:25:19 +0000345.BR "* mstarddc_spi" " (for SPI flash ROMs accessible through DDC in MSTAR-equipped displays)"
346.sp
Justin Chevrier66e554b2015-02-08 21:58:10 +0000347.BR "* pickit2_spi" " (for SPI flash ROMs accessible via Microchip PICkit2)"
348.sp
Urja Rannikko0870b022016-01-31 22:10:29 +0000349.BR "* ch341a_spi" " (for SPI flash ROMs attached to WCH CH341A)"
350.sp
Nicholas Chin197b7c72022-10-23 13:10:31 -0600351.BR "* ch347_spi" " (for SPI flash ROMs attached to WCH CH347)"
352.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +0100353.BR "* digilent_spi" " (for SPI flash ROMs attached to iCEblink40 development boards)"
354.sp
Marc Schink3578ec62016-03-17 16:23:03 +0100355.BR "* jlink_spi" " (for SPI flash ROMs attached to SEGGER J-Link and compatible devices)"
356.sp
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100357.BR "* ni845x_spi" " (for SPI flash ROMs attached to National Instruments USB-8451 or USB-8452)"
358.sp
Miklós Márton324929c2019-08-01 19:14:10 +0200359.BR "* stlinkv3_spi" " (for SPI flash ROMs attached to STMicroelectronics STLINK V3 devices)"
360.sp
Jean THOMASe28d8e42022-10-11 17:54:30 +0200361.BR "* dirtyjtag_spi" " (for SPI flash ROMs attached to DirtyJTAG-compatible devices)"
362.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000363Some programmers have optional or mandatory parameters which are described
364in detail in the
Stefan Tauner6697f712014-08-06 15:09:15 +0000365.B PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000366section. Support for some programmers can be disabled at compile time.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200367.B "flashprog \-h"
Michael Karchere5eafb22010-03-07 12:11:08 +0000368lists all supported programmers.
369.TP
370.B "\-h, \-\-help"
371Show a help text and exit.
372.TP
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000373.B "\-o, \-\-output <logfile>"
374Save the full debug log to
375.BR <logfile> .
376If the file already exists, it will be overwritten. This is the recommended
Nico Huberc3b02dc2023-08-12 01:13:45 +0200377way to gather logs from flashprog because they will be verbose even if the
Stefan Tauner6697f712014-08-06 15:09:15 +0000378on-screen messages are not verbose and don't require output redirection.
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +0000379.TP
Richard Hughes842d6782021-01-15 09:48:12 +0000380.B "\-\-progress"
381Show progress percentage of operations on the standard output.
382.TP
Michael Karchere5eafb22010-03-07 12:11:08 +0000383.B "\-R, \-\-version"
384Show version information and exit.
Stefan Tauner6697f712014-08-06 15:09:15 +0000385.SH PROGRAMMER-SPECIFIC INFORMATION
Michael Karchere5eafb22010-03-07 12:11:08 +0000386Some programmer drivers accept further parameters to set programmer-specific
Uwe Hermann4e3d0b32010-03-25 23:18:41 +0000387parameters. These parameters are separated from the programmer name by a
Michael Karchere5eafb22010-03-07 12:11:08 +0000388colon. While some programmers take arguments at fixed positions, other
389programmers use a key/value interface in which the key and value is separated
390by an equal sign and different pairs are separated by a comma or a colon.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000391.SS
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000392.BR "internal " programmer
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000393.TP
394.B Board Enables
395.sp
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000396Some mainboards require to run mainboard specific code to enable flash erase
397and write support (and probe support on old systems with parallel flash).
398The mainboard brand and model (if it requires specific code) is usually
399autodetected using one of the following mechanisms: If your system is
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000400running coreboot, the mainboard type is determined from the coreboot table.
401Otherwise, the mainboard is detected by examining the onboard PCI devices
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000402and possibly DMI info. If PCI and DMI do not contain information to uniquely
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000403identify the mainboard (which is the exception), or if you want to override
404the detected mainboard model, you can specify the mainboard using the
405.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200406.B " flashprog \-p internal:mainboard=<vendor>:<board>"
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000407syntax.
408.sp
409See the 'Known boards' or 'Known laptops' section in the output
Nico Huberc3b02dc2023-08-12 01:13:45 +0200410of 'flashprog \-L' for a list of boards which require the specification of
Carl-Daniel Hailfinger2d927fb2012-01-04 00:48:27 +0000411the board name, if no coreboot table is found.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000412.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000413Some of these board-specific flash enabling functions (called
414.BR "board enables" )
Nico Huberc3b02dc2023-08-12 01:13:45 +0200415in flashprog have not yet been tested. If your mainboard is detected needing
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000416an untested board enable function, a warning message is printed and the
417board enable is not executed, because a wrong board enable function might
418cause the system to behave erratically, as board enable functions touch the
419low-level internals of a mainboard. Not executing a board enable function
420(if one is needed) might cause detection or erasing failure. If your board
421protects only part of the flash (commonly the top end, called boot block),
Nico Huberc3b02dc2023-08-12 01:13:45 +0200422flashprog might encounter an error only after erasing the unprotected part,
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000423so running without the board-enable function might be dangerous for erase
424and write (which includes erase).
425.sp
426The suggested procedure for a mainboard with untested board specific code is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200427to first try to probe the ROM (just invoke flashprog and check that it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000428detects your flash chip type) without running the board enable code (i.e.
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000429without any parameters). If it finds your chip, fine. Otherwise, retry
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000430probing your chip with the board-enable code running, using
431.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200432.B " flashprog \-p internal:boardenable=force"
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000433.sp
434If your chip is still not detected, the board enable code seems to be broken
435or the flash chip unsupported. Otherwise, make a backup of your current ROM
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000436contents (using
437.BR \-r )
438and store it to a medium outside of your computer, like
439a USB drive or a network share. If you needed to run the board enable code
Stefan Taunereb582572012-09-21 12:52:50 +0000440already for probing, use it for reading too.
Martin Rothf6c1cb12022-03-15 10:55:25 -0600441If reading succeeds and the contents of the read file look legit you can try to write the new image.
Stefan Taunereb582572012-09-21 12:52:50 +0000442You should enable the board enable code in any case now, as it
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000443has been written because it is known that writing/erasing without the board
444enable is going to fail. In any case (success or failure), please report to
Nico Huberc3b02dc2023-08-12 01:13:45 +0200445the flashprog mailing list, see below.
Michael Karcher7f0c3ec2010-03-07 22:29:28 +0000446.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000447.TP
448.B Coreboot
449.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200450On systems running coreboot, flashprog checks whether the desired image matches
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000451your mainboard. This needs some special board ID to be present in the image.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200452If flashprog detects that the image you want to write and the current board
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000453do not match, it will refuse to write the image unless you specify
454.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200455.B " flashprog \-p internal:boardmismatch=force"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000456.TP
457.B ITE IT87 Super I/O
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000458.sp
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000459If your mainboard is manufactured by GIGABYTE and supports DualBIOS it is very likely that it uses an
460ITE IT87 series Super I/O to switch between the two flash chips. Only one of them can be accessed at a time
461and you can manually select which one to use with the
462.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200463.B " flashprog \-p internal:dualbiosindex=chip"
Vadim Girlin4dd0f902013-08-24 12:18:17 +0000464.sp
465syntax where
466.B chip
467is the index of the chip to use (0 = main, 1 = backup). You can check which one is currently selected by
468leaving out the
469.B chip
470parameter.
471.sp
Carl-Daniel Hailfinger01f3ef42010-03-25 02:50:40 +0000472If your mainboard uses an ITE IT87 series Super I/O for LPC<->SPI flash bus
Nico Huberc3b02dc2023-08-12 01:13:45 +0200473translation, flashprog should autodetect that configuration. If you want to
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000474set the I/O base port of the IT87 series SPI controller manually instead of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000475using the value provided by the BIOS, use the
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +0000476.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200477.B " flashprog \-p internal:it87spiport=portnum"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000478.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000479syntax where
480.B portnum
481is the I/O port number (must be a multiple of 8). In the unlikely case
Nico Huberc3b02dc2023-08-12 01:13:45 +0200482flashprog doesn't detect an active IT87 LPC<->SPI bridge, please send a bug
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000483report so we can diagnose the problem.
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000484.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000485.TP
Rudolf Marek70e14592013-07-25 22:58:56 +0000486.B AMD chipsets
487.sp
488Beginning with the SB700 chipset there is an integrated microcontroller (IMC) based on the 8051 embedded in
489every AMD southbridge. Its firmware resides in the same flash chip as the host's which makes writing to the
Nico Huberc3b02dc2023-08-12 01:13:45 +0200490flash risky if the IMC is active. Flashprog tries to temporarily disable the IMC but even then changing the
Rudolf Marek70e14592013-07-25 22:58:56 +0000491contents of the flash can have unwanted effects: when the IMC continues (at the latest after a reboot) it will
492continue executing code from the flash. If the code was removed or changed in an unfortunate way it is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200493unpredictable what the IMC will do. Therefore, if flashprog detects an active IMC it will disable write support
Rudolf Marek70e14592013-07-25 22:58:56 +0000494unless the user forces it with the
495.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200496.B " flashprog \-p internal:amd_imc_force=yes"
Rudolf Marek70e14592013-07-25 22:58:56 +0000497.sp
498syntax. The user is responsible for supplying a suitable image or leaving out the IMC region with the help of
499a layout file. This limitation might be removed in the future when we understand the details better and have
500received enough feedback from users. Please report the outcome if you had to use this option to write a chip.
501.sp
Stefan Tauner21071b02014-05-16 21:39:48 +0000502An optional
503.B spispeed
504parameter specifies the frequency of the SPI bus where applicable (i.e.\& SB600 or later with an SPI flash chip
505directly attached to the chipset).
506Syntax is
507.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200508.B " flashprog \-p internal:spispeed=frequency"
Stefan Tauner21071b02014-05-16 21:39:48 +0000509.sp
510where
511.B frequency
512can be
513.BR "'16.5\ MHz'" ", " "'22\ MHz'" ", " "'33\ MHz'" ", " "'66\ MHz'" ", " "'100\ MHZ'" ", or " "'800\ kHz'" "."
514Support of individual frequencies depends on the generation of the chipset:
515.sp
516* SB6xx, SB7xx, SP5xxx: from 16.5 MHz up to and including 33 MHz
517.sp
518* SB8xx, SB9xx, Hudson: from 16.5 MHz up to and including 66 MHz
519.sp
520* Yangtze (with SPI 100 engine as found in Kabini and Tamesh): all of them
521.sp
522The default is to use 16.5 MHz and disable Fast Reads.
Rudolf Marek70e14592013-07-25 22:58:56 +0000523.TP
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000524.B Intel chipsets
525.sp
Stefan Tauner50e7c602011-11-08 10:55:54 +0000526If you have an Intel chipset with an ICH8 or later southbridge with SPI flash
Stefan Taunereb582572012-09-21 12:52:50 +0000527attached, and if a valid descriptor was written to it (e.g.\& by the vendor), the
Stefan Tauner50e7c602011-11-08 10:55:54 +0000528chipset provides an alternative way to access the flash chip(s) named
529.BR "Hardware Sequencing" .
530It is much simpler than the normal access method (called
531.BR "Software Sequencing" "),"
532but does not allow the software to choose the SPI commands to be sent.
533You can use the
534.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200535.B " flashprog \-p internal:ich_spi_mode=value"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000536.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000537syntax where
538.BR "value " "can be"
Stefan Tauner50e7c602011-11-08 10:55:54 +0000539.BR auto ", " swseq " or " hwseq .
540By default
541.RB "(or when setting " ich_spi_mode=auto )
Stefan Taunereb582572012-09-21 12:52:50 +0000542the module tries to use swseq and only activates hwseq if need be (e.g.\& if
Stefan Tauner50e7c602011-11-08 10:55:54 +0000543important opcodes are inaccessible due to lockdown; or if more than one flash
544chip is attached). The other options (swseq, hwseq) select the respective mode
545(if possible).
546.sp
Stefan Tauner5210e722012-02-16 01:13:00 +0000547ICH8 and later southbridges may also have locked address ranges of different
548kinds if a valid descriptor was written to it. The flash address space is then
549partitioned in multiple so called "Flash Regions" containing the host firmware,
550the ME firmware and so on respectively. The flash descriptor can also specify up
551to 5 so called "Protected Regions", which are freely chosen address ranges
552independent from the aforementioned "Flash Regions". All of them can be write
Nico Huber7590d1a2016-05-03 13:38:28 +0200553and/or read protected individually.
Stefan Tauner5210e722012-02-16 01:13:00 +0000554.sp
Kyösti Mälkki88ee0402013-09-14 23:37:01 +0000555If you have an Intel chipset with an ICH2 or later southbridge and if you want
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000556to set specific IDSEL values for a non-default flash chip or an embedded
557controller (EC), you can use the
558.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200559.B " flashprog \-p internal:fwh_idsel=value"
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000560.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000561syntax where
562.B value
563is the 48-bit hexadecimal raw value to be written in the
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000564IDSEL registers of the Intel southbridge. The upper 32 bits use one hex digit
565each per 512 kB range between 0xffc00000 and 0xffffffff, and the lower 16 bits
566use one hex digit each per 1024 kB range between 0xff400000 and 0xff7fffff.
567The rightmost hex digit corresponds with the lowest address range. All address
568ranges have a corresponding sister range 4 MB below with identical IDSEL
569settings. The default value for ICH7 is given in the example below.
570.sp
571Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200572.B "flashprog \-p internal:fwh_idsel=0x001122334567"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000573.TP
574.B Laptops
Carl-Daniel Hailfinger46fa0682011-07-25 22:44:09 +0000575.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200576Using flashprog on older laptops that don't boot from the SPI bus is
Nico Huber2e50cdc2018-09-23 20:20:26 +0200577dangerous and may easily make your hardware unusable (see also the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000578.B BUGS
Nico Huber2e50cdc2018-09-23 20:20:26 +0200579section). The embedded controller (EC) in some
580machines may interact badly with flashing.
Stefan Tauner4c723152016-01-14 22:47:55 +0000581More information is
Nico Huberc3b02dc2023-08-12 01:13:45 +0200582.URLB https://flashprog.org/Laptops "in the wiki" .
Nico Huber2e50cdc2018-09-23 20:20:26 +0200583Problems occur when the flash chip is shared between BIOS
Nico Huberc3b02dc2023-08-12 01:13:45 +0200584and EC firmware, and the latter does not expect flashprog
585to access the chip. While flashprog tries to change the contents of
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000586that memory the EC might need to fetch new instructions or data from it and
587could stop working correctly. Probing for and reading from the chip may also
588irritate your EC and cause fan failure, backlight failure, sudden poweroff, and
Nico Huberc3b02dc2023-08-12 01:13:45 +0200589other nasty effects. flashprog will attempt to detect if it is running on such a
Nico Huber2e50cdc2018-09-23 20:20:26 +0200590laptop and limit probing to SPI buses. If you want to probe the LPC bus
591anyway at your own risk, use
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000592.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200593.B " flashprog \-p internal:laptop=force_I_want_a_brick"
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000594.sp
Carl-Daniel Hailfinger27023762010-04-28 15:22:14 +0000595We will not help you if you force flashing on a laptop because this is a really
596dumb idea.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000597.sp
598You have been warned.
599.sp
600Currently we rely on the chassis type encoded in the DMI/SMBIOS data to detect
601laptops. Some vendors did not implement those bits correctly or set them to
Nico Huberc3b02dc2023-08-12 01:13:45 +0200602generic and/or dummy values. flashprog will then issue a warning and restrict
Nico Huber2e50cdc2018-09-23 20:20:26 +0200603buses like above. In this case you can use
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000604.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200605.B " flashprog \-p internal:laptop=this_is_not_a_laptop"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000606.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200607to tell flashprog (at your own risk) that it is not running on a laptop.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000608.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000609.BR "dummy " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000610.IP
611The dummy programmer operates on a buffer in memory only. It provides a safe and fast way to test various
Nico Huberc3b02dc2023-08-12 01:13:45 +0200612aspects of flashprog and is mainly used in development and while debugging.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000613It is able to emulate some chips to a certain degree (basic
614identify/read/erase/write operations work).
615.sp
Michael Karchere5eafb22010-03-07 12:11:08 +0000616An optional parameter specifies the bus types it
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000617should support. For that you have to use the
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000618.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200619.B " flashprog \-p dummy:bus=[type[+type[+type]]]"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000620.sp
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000621syntax where
622.B type
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000623can be
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000624.BR parallel ", " lpc ", " fwh ", " spi
625in any order. If you specify bus without type, all buses will be disabled.
626If you do not specify bus, all buses will be enabled.
Carl-Daniel Hailfinger3504b532009-06-01 00:02:11 +0000627.sp
628Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200629.B "flashprog \-p dummy:bus=lpc+fwh"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000630.sp
631The dummy programmer supports flash chip emulation for automated self-tests
632without hardware access. If you want to emulate a flash chip, use the
633.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200634.B " flashprog \-p dummy:emulate=chip"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000635.sp
636syntax where
637.B chip
638is one of the following chips (please specify only the chip name, not the
639vendor):
640.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000641.RB "* ST " M25P10.RES " SPI flash chip (128 kB, RES, page write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000642.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000643.RB "* SST " SST25VF040.REMS " SPI flash chip (512 kB, REMS, byte write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000644.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000645.RB "* SST " SST25VF032B " SPI flash chip (4096 kB, RDID, AAI write)"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000646.sp
Stefan Tauner23e10b82016-01-23 16:16:49 +0000647.RB "* Macronix " MX25L6436 " SPI flash chip (8192 kB, RDID, SFDP)"
Stefan Tauner0b9df972012-05-07 22:12:16 +0000648.sp
Sergii Dmytrukd6448932021-12-01 19:21:59 +0200649.RB "* Winbond " W25Q128FV " SPI flash chip (16384 kB, RDID)"
650.sp
Nico Huber4203a472022-05-28 17:28:05 +0200651.RB "* Spansion " S25FL128L " SPI flash chip (16384 kB, RDID)"
652.sp
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000653Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200654.B "flashprog -p dummy:emulate=SST25VF040.REMS"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000655.TP
656.B Persistent images
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000657.sp
658If you use flash chip emulation, flash image persistence is available as well
659by using the
660.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200661.B " flashprog \-p dummy:emulate=chip,image=image.rom"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000662.sp
663syntax where
664.B image.rom
Nico Huberc3b02dc2023-08-12 01:13:45 +0200665is the file where the simulated chip contents are read on flashprog startup and
666where the chip contents on flashprog shutdown are written to.
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000667.sp
668Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200669.B "flashprog -p dummy:emulate=M25P10.RES,image=dummy.bin"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000670.TP
671.B SPI write chunk size
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000672.sp
673If you use SPI flash chip emulation for a chip which supports SPI page write
674with the default opcode, you can set the maximum allowed write chunk size with
675the
676.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200677.B " flashprog \-p dummy:emulate=chip,spi_write_256_chunksize=size"
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000678.sp
679syntax where
680.B size
Stefan Taunereb582572012-09-21 12:52:50 +0000681is the number of bytes (min.\& 1, max.\& 256).
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000682.sp
683Example:
684.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200685.B " flashprog -p dummy:emulate=M25P10.RES,spi_write_256_chunksize=5"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000686.TP
687.B SPI blacklist
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000688.sp
689To simulate a programmer which refuses to send certain SPI commands to the
690flash chip, you can specify a blacklist of SPI commands with the
691.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200692.B " flashprog -p dummy:spi_blacklist=commandlist"
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000693.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000694syntax where
695.B commandlist
696is a list of two-digit hexadecimal representations of
Nico Huberc3b02dc2023-08-12 01:13:45 +0200697SPI commands. If commandlist is e.g.\& 0302, flashprog will behave as if the SPI
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000698controller refuses to run command 0x03 (READ) and command 0x02 (WRITE).
699commandlist may be up to 512 characters (256 commands) long.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200700Implementation note: flashprog will detect an error during command execution.
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000701.sp
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000702.TP
703.B SPI ignorelist
704.sp
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000705To simulate a flash chip which ignores (doesn't support) certain SPI commands,
706you can specify an ignorelist of SPI commands with the
707.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200708.B " flashprog -p dummy:spi_ignorelist=commandlist"
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000709.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000710syntax where
711.B commandlist
712is a list of two-digit hexadecimal representations of
Stefan Taunereb582572012-09-21 12:52:50 +0000713SPI commands. If commandlist is e.g.\& 0302, the emulated flash chip will ignore
Carl-Daniel Hailfinger1b83be52012-02-08 23:28:54 +0000714command 0x03 (READ) and command 0x02 (WRITE). commandlist may be up to 512
715characters (256 commands) long.
Nico Huberc3b02dc2023-08-12 01:13:45 +0200716Implementation note: flashprog won't detect an error during command execution.
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000717.sp
718.TP
719.B SPI status register
720.sp
721You can specify the initial content of the chip's status register with the
722.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200723.B " flashprog -p dummy:spi_status=content"
Stefan Tauner5e695ab2012-05-06 17:03:40 +0000724.sp
Carl-Daniel Hailfinger4e3391f2012-07-22 12:01:43 +0000725syntax where
726.B content
Sergii Dmytruk59151a42021-11-08 00:05:12 +0200727is a hexadecimal value of up to 24 bits. For example, 0x332211 assigns 0x11 to
728SR1, 0x22 to SR2 and 0x33 to SR3. Shorter value is padded to 24 bits with
729zeroes on the left. See datasheet for chosen chip for details about the
730registers content.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200731.sp
732.TP
733.B Write protection
734.sp
Nico Huber4203a472022-05-28 17:28:05 +0200735Chips with emulated WP: W25Q128FV, S25FL128L.
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200736.sp
737You can simulate state of hardware protection pin (WP) with the
738.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200739.B " flashprog -p dummy:hwwp=state"
Sergii Dmytruk2fc70dc2021-11-08 01:38:52 +0200740.sp
741syntax where
742.B state
743is "yes" or "no" (default value). "yes" means active state of the pin implies
744that chip is write-protected (on real hardware the pin is usually negated, but
745not here).
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000746.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000747.BR "nic3com" , " nicrealtek" , " nicnatsemi" , " nicintel", " nicintel_eeprom"\
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000748, " nicintel_spi" , " gfxnvidia" , " ogp_spi" , " drkaiser" , " satasii"\
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000749, " satamv" , " atahpt", " atavia ", " atapromise " and " it8212 " programmers
Stefan Tauner4c723152016-01-14 22:47:55 +0000750.IP
Michael Karchere5eafb22010-03-07 12:11:08 +0000751These programmers have an option to specify the PCI address of the card
752your want to use, which must be specified if more than one card supported
753by the selected programmer is installed in your system. The syntax is
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000754.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200755.BR " flashprog \-p xxxx:pci=bb:dd.f" ,
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +0000756.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000757where
Uwe Hermannc7e8a0c2009-05-19 14:14:21 +0000758.B xxxx
Stefan Taunerc2eec2c2014-05-03 21:33:01 +0000759is the name of the programmer,
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000760.B bb
761is the PCI bus number,
762.B dd
763is the PCI device number, and
764.B f
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000765is the PCI function number of the desired device.
Uwe Hermann530cb2d2009-05-14 22:58:21 +0000766.sp
767Example:
Nico Huberc3b02dc2023-08-12 01:13:45 +0200768.B "flashprog \-p nic3com:pci=05:04.0"
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000769.SS
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000770.BR "atavia " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000771.IP
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000772Due to the mysterious address handling of the VIA VT6421A controller the user can specify an offset with the
773.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200774.B " flashprog \-p atavia:offset=addr"
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000775.sp
776syntax where
777.B addr
778will be interpreted as usual (leading 0x (0) for hexadecimal (octal) values, or else decimal).
779For more information please see
Nico Huberc3b02dc2023-08-12 01:13:45 +0200780.URLB https://flashprog.org/VT6421A "its wiki page" .
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +0000781.SS
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +0000782.BR "atapromise " programmer
783.IP
784This programmer is currently limited to 32 kB, regardless of the actual size of the flash chip. This stems
785from the fact that, on the tested device (a Promise Ultra100), not all of the chip's address lines were
786actually connected. You may use this programmer to flash firmware updates, since these are only 16 kB in
787size (padding to 32 kB is required).
788.SS
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000789.BR "nicintel_eeprom " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000790.IP
Nico Huberc3b02dc2023-08-12 01:13:45 +0200791This is the first programmer module in flashprog that does not provide access to NOR flash chips but EEPROMs
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000792mounted on gigabit Ethernet cards based on Intel's 82580 NIC. Because EEPROMs normally do not announce their
Stefan Tauner0be072c2016-03-13 15:16:30 +0000793size nor allow themselves to be identified, the controller relies on correct size values written to predefined
Nico Huberc3b02dc2023-08-12 01:13:45 +0200794addresses within the chip. Flashprog follows this scheme but assumes the minimum size of 16 kB (128 kb) if an
Stefan Tauner0be072c2016-03-13 15:16:30 +0000795unprogrammed EEPROM/card is detected. Intel specifies following EEPROMs to be compatible:
796Atmel AT25128, AT25256, Micron (ST) M95128, M95256 and OnSemi (Catalyst) CAT25CS128.
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +0000797.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000798.BR "ft2232_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000799.IP
Alexander Goncharov11d85772023-02-25 17:32:21 +0400800This module supports various programmers based on FTDI FT2232/FT4232H/FT4233H/FT232H chips including the DLP Design
Stefan Tauner0be072c2016-03-13 15:16:30 +0000801DLP-USB1232H, openbiosprog-spi, Amontec JTAGkey/JTAGkey-tiny/JTAGkey-2, Dangerous Prototypes Bus Blaster,
802Olimex ARM-USB-TINY/-H, Olimex ARM-USB-OCD/-H, OpenMoko Neo1973 Debug board (V2+), TIAO/DIYGADGET USB
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200803Multi-Protocol Adapter (TUMPA), TUMPA Lite, GOEPEL PicoTAP, Google Servo v1/v2, Tin Can Tools
804Flyswatter/Flyswatter 2 and Kristech KT-LINK.
Stefan Tauner0be072c2016-03-13 15:16:30 +0000805.sp
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000806An optional parameter specifies the controller
Michael Niewöhner1da06352021-09-23 21:25:03 +0200807type, channel/interface/port it should support. For that you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000808.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200809.B " flashprog \-p ft2232_spi:type=model,port=interface"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000810.sp
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000811syntax where
812.B model
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000813can be
Ilya A. Volynets-Evenbakh2c714ab2012-09-26 00:47:09 +0000814.BR 2232H ", " 4232H ", " 232H ", " jtagkey ", " busblaster ", " openmoko ", " \
Uwe Hermann836b26a2011-10-14 20:33:14 +0000815arm-usb-tiny ", " arm-usb-tiny-h ", " arm-usb-ocd ", " arm-usb-ocd-h \
Todd Broch6800c952016-02-14 15:46:00 +0000816", " tumpa ", " tumpalite ", " picotap ", " google-servo ", " google-servo-v2 \
Jacek Naglak24e1bbb2022-05-18 02:25:13 +0200817", " google-servo-v2-legacy " or " kt-link
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000818.B interface
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000819can be
Michael Niewöhner1da06352021-09-23 21:25:03 +0200820.BR A ", " B ", " C ", or " D .
Carl-Daniel Hailfingerfeea2722009-07-01 00:02:23 +0000821The default model is
822.B 4232H
Sergey Alirzaev4acc3f32018-08-01 16:39:17 +0300823the default interface is
824.BR A
825and GPIO is not used by default.
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000826.sp
Shik Chen14fbc4b2012-09-17 00:40:54 +0000827If there is more than one ft2232_spi-compatible device connected, you can select which one should be used by
828specifying its serial number with the
829.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200830.B " flashprog \-p ft2232_spi:serial=number"
Shik Chen14fbc4b2012-09-17 00:40:54 +0000831.sp
832syntax where
833.B number
834is the serial number of the device (which can be found for example in the output of lsusb -v).
835.sp
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000836All models supported by the ft2232_spi driver can configure the SPI clock rate by setting a divisor. The
Stefan Tauner0554ca52013-07-25 22:54:25 +0000837expressible divisors are all
838.B even
839numbers between 2 and 2^17 (=131072) resulting in SPI clock frequencies of
Nicholas Chin32392b52022-12-01 11:51:04 -07008406 MHz down to about 92 Hz for 12 MHz inputs (non-H chips) and 30 MHz down to about 458 Hz for 60 MHz inputs ('H' chips). The default
841divisor is set to 2, but you can use another one by specifying the optional
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000842.B divisor
843parameter with the
844.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200845.B " flashprog \-p ft2232_spi:divisor=div"
Samir Ibradžićb482c6d2012-05-15 22:58:19 +0000846.sp
847syntax.
Michael Niewöhner1da06352021-09-23 21:25:03 +0200848.sp
849Using the parameter
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200850.B csgpiol (DEPRECATED - use gpiol instead)
Michael Niewöhner1da06352021-09-23 21:25:03 +0200851an additional CS# pin can be chosen, where the value can be a number between 0 and 3, denoting GPIOL0-GPIOL3
852correspondingly. Example:
853.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200854.B " flashprog \-p ft2232_spi:csgpiol=3"
Michael Niewöhner1da06352021-09-23 21:25:03 +0200855.sp
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200856The parameter
857.B gpiolX=[HLC]
Martin Rothf6c1cb12022-03-15 10:55:25 -0600858allows use of the GPIOL pins either as generic gpios with a fixed value during flashing or as additional CS#
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200859signal, where
860.B X
861can be a number between 0 and 3, denoting GPIOL0-GPIOL3 correspondingly. The parameter may be specified
862multiple times, one time per GPIOL pin.
863Valid values are
864.B H
865,
866.B L
867and
868.B C
869:
870.br
871.B " H "
872- Set GPIOL output high
873.br
874.B " L "
875- Set GPIOL output low
876.br
877.B " C "
878- Use GPIOL as additional CS# output
879.sp
880.B Example:
881.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200882.B " flashprog \-p ft2232_spi:gpiol0=H"
Michael Niewöhnerece63c82021-09-21 20:15:32 +0200883.sp
884.B Note
885that not all GPIOL pins are freely usable with all programmers as some have special functionality.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000886.SS
Michael Karchere5eafb22010-03-07 12:11:08 +0000887.BR "serprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000888.IP
Stefan Tauner0be072c2016-03-13 15:16:30 +0000889This module supports all programmers speaking the serprog protocol. This includes some Arduino-based devices
890as well as various programmers by Urja Rannikko, Juhana Helovuo, Stefan Tauner, Chi Zhang and many others.
891.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000892A mandatory parameter specifies either a serial device (and baud rate) or an IP/port combination for
893communicating with the programmer.
894The device/baud combination has to start with
895.B dev=
896and separate the optional baud rate with a colon.
897For example
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000898.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200899.B " flashprog \-p serprog:dev=/dev/ttyS0:115200"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000900.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000901If no baud rate is given the default values by the operating system/hardware will be used.
902For IP connections you have to use the
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000903.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200904.B " flashprog \-p serprog:ip=ipaddr:port"
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000905.sp
Stefan Tauner72587f82016-01-04 03:05:15 +0000906syntax.
907In case the device supports it, you can set the SPI clock frequency with the optional
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000908.B spispeed
Stefan Tauner0554ca52013-07-25 22:54:25 +0000909parameter. The frequency is parsed as hertz, unless an
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000910.BR M ", or " k
911suffix is given, then megahertz or kilohertz are used respectively.
912Example that sets the frequency to 2 MHz:
913.sp
Nico Huber8d36db62024-02-24 20:50:42 +0100914.B " flashprog \-p serprog:dev=/dev/ttyACM0,spispeed=2M"
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000915.sp
Riku Viitanend2ac3032024-02-24 21:23:19 +0200916In case the device supports it, you can set which SPI Chip Select to use with the optional
917.B cs
918parameter. Example that tells the programmer to use chip select number 0:
919.sp
920.B " flashprog \-p serprog:dev=/dev/ttyACM0:cs=0"
921.sp
Stefan Taunerb98f6eb2012-08-13 16:33:04 +0000922More information about serprog is available in
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000923.B serprog-protocol.txt
924in the source distribution.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000925.SS
Carl-Daniel Hailfinger71127722010-05-31 15:27:27 +0000926.BR "buspirate_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000927.IP
Uwe Hermann9ff514d2010-06-07 19:41:25 +0000928A required
929.B dev
930parameter specifies the Bus Pirate device node and an optional
931.B spispeed
932parameter specifies the frequency of the SPI bus. The parameter
Michael Karchere5eafb22010-03-07 12:11:08 +0000933delimiter is a comma. Syntax is
Carl-Daniel Hailfingerdfade102009-08-18 23:51:22 +0000934.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200935.B " flashprog \-p buspirate_spi:dev=/dev/device,spispeed=frequency"
Michael Karchere5eafb22010-03-07 12:11:08 +0000936.sp
Carl-Daniel Hailfingerd5b28fa2009-11-24 18:27:10 +0000937where
938.B frequency
Uwe Hermann68b9cca2011-06-15 23:44:52 +0000939can be
940.BR 30k ", " 125k ", " 250k ", " 1M ", " 2M ", " 2.6M ", " 4M " or " 8M
Michael Karchere5eafb22010-03-07 12:11:08 +0000941(in Hz). The default is the maximum frequency of 8 MHz.
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000942.sp
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600943The baud rate for communication between the host and the Bus Pirate can be specified with the optional
944.B serialspeed
945parameter. Syntax is
946.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200947.B " flashprog -p buspirate_spi:serialspeed=baud
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600948.sp
949where
950.B baud
951can be
952.BR 115200 ", " 230400 ", " 250000 " or " 2000000 " (" 2M ")."
953The default is 2M baud for Bus Pirate hardware version 3.0 and greater, and 115200 otherwise.
954.sp
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000955An optional pullups parameter specifies the use of the Bus Pirate internal pull-up resistors. This may be
956needed if you are working with a flash ROM chip that you have physically removed from the board. Syntax is
957.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200958.B " flashprog -p buspirate_spi:pullups=state"
Brian Salcedo30dfdba2013-01-03 20:44:30 +0000959.sp
960where
961.B state
962can be
963.BR on " or " off .
Stefan Tauner4c723152016-01-14 22:47:55 +0000964More information about the Bus Pirate pull-up resistors and their purpose is available
965.URLB "http://dangerousprototypes.com/docs/Practical_guide_to_Bus_Pirate_pull-up_resistors" \
966"in a guide by dangerousprototypes" .
Jeremy Kerr98bdcb42021-05-23 17:58:06 +0800967.sp
968The state of the Bus Pirate power supply pins is controllable through an optional
969.B psus
970parameter. Syntax is
971.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200972.B " flashprog -p buspirate_spi:psus=state"
Jeremy Kerr98bdcb42021-05-23 17:58:06 +0800973.sp
974where
975.B state
976can be
977.BR on " or " off .
978This allows the bus pirate to power the ROM chip directly. This may also be used to provide the
979required pullup voltage (when using the
980.B pullups
981option), by connecting the Bus Pirate's Vpu input to the appropriate Vcc pin.
Stefan Tauner9e9f6842012-02-16 20:55:27 +0000982.SS
Justin Chevrier66e554b2015-02-08 21:58:10 +0000983.BR "pickit2_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +0000984.IP
Justin Chevrier66e554b2015-02-08 21:58:10 +0000985An optional
986.B voltage
987parameter specifies the voltage the PICkit2 should use. The default unit is Volt if no unit is specified.
988You can use
989.BR mV ", " millivolt ", " V " or " Volt
990as unit specifier. Syntax is
991.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +0200992.B " flashprog \-p pickit2_spi:voltage=value"
Justin Chevrier66e554b2015-02-08 21:58:10 +0000993.sp
994where
995.B value
996can be
997.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
998or the equivalent in mV.
999.sp
1000An optional
1001.B spispeed
1002parameter specifies the frequency of the SPI bus. Syntax is
1003.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001004.B " flashprog \-p pickit2_spi:spispeed=frequency"
Justin Chevrier66e554b2015-02-08 21:58:10 +00001005.sp
1006where
1007.B frequency
1008can be
1009.BR 250k ", " 333k ", " 500k " or " 1M "
1010(in Hz). The default is a frequency of 1 MHz.
1011.SS
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001012.BR "dediprog " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001013.IP
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001014An optional
1015.B voltage
1016parameter specifies the voltage the Dediprog should use. The default unit is
1017Volt if no unit is specified. You can use
1018.BR mV ", " milliVolt ", " V " or " Volt
1019as unit specifier. Syntax is
1020.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001021.B " flashprog \-p dediprog:voltage=value"
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001022.sp
1023where
1024.B value
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001025can be
Carl-Daniel Hailfingerc2441382010-11-09 22:00:31 +00001026.BR 0V ", " 1.8V ", " 2.5V ", " 3.5V
1027or the equivalent in mV.
Nathan Laredo21541a62012-12-24 22:07:36 +00001028.sp
1029An optional
1030.B device
1031parameter specifies which of multiple connected Dediprog devices should be used.
1032Please be aware that the order depends on libusb's usb_get_busses() function and that the numbering starts
1033at 0.
1034Usage example to select the second device:
1035.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001036.B " flashprog \-p dediprog:device=1"
Nico Huber77fa67d2013-02-20 18:03:36 +00001037.sp
1038An optional
1039.B spispeed
Patrick Georgiefe2d432013-05-23 21:47:46 +00001040parameter specifies the frequency of the SPI bus. The firmware on the device needs to be 5.0.0 or newer.
1041Syntax is
Nico Huber77fa67d2013-02-20 18:03:36 +00001042.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001043.B " flashprog \-p dediprog:spispeed=frequency"
Nico Huber77fa67d2013-02-20 18:03:36 +00001044.sp
1045where
1046.B frequency
1047can be
1048.BR 375k ", " 750k ", " 1.5M ", " 2.18M ", " 3M ", " 8M ", " 12M " or " 24M
1049(in Hz). The default is a frequency of 12 MHz.
Stefan Taunere659d2d2013-05-03 21:58:28 +00001050.sp
1051An optional
1052.B target
1053parameter specifies which target chip should be used. Syntax is
1054.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001055.B " flashprog \-p dediprog:target=value"
Stefan Taunere659d2d2013-05-03 21:58:28 +00001056.sp
1057where
1058.B value
1059can be
1060.BR 1 " or " 2
Stefan Tauner6697f712014-08-06 15:09:15 +00001061to select target chip 1 or 2 respectively. The default is target chip 1.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001062.SS
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001063.BR "rayer_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001064.IP
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001065The default I/O base address used for the parallel port is 0x378 and you can use
1066the optional
1067.B iobase
1068parameter to specify an alternate base I/O address with the
1069.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001070.B " flashprog \-p rayer_spi:iobase=baseaddr"
Carl-Daniel Hailfinger37c42522010-10-05 19:19:48 +00001071.sp
1072syntax where
1073.B baseaddr
1074is base I/O port address of the parallel port, which must be a multiple of
1075four. Make sure to not forget the "0x" prefix for hexadecimal port addresses.
1076.sp
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001077The default cable type is the RayeR cable. You can use the optional
1078.B type
1079parameter to specify the cable type with the
1080.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001081.B " flashprog \-p rayer_spi:type=model"
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001082.sp
1083syntax where
1084.B model
1085can be
Maksim Kuleshov4dab5c12013-10-02 01:22:02 +00001086.BR rayer " for the RayeR cable, " byteblastermv " for the Altera ByteBlasterMV, " stk200 " for the Atmel \
Stefan Taunerfdb16592016-02-28 17:04:38 +00001087STK200/300, " wiggler " for the Macraigor Wiggler, " xilinx " for the Xilinx Parallel Cable III (DLC 5), or" \
1088" spi_tt" " for SPI Tiny Tools-compatible hardware.
Carl-Daniel Hailfingerae418d82011-09-12 06:17:06 +00001089.sp
1090More information about the RayeR hardware is available at
Stefan Tauner23e10b82016-01-23 16:16:49 +00001091.nh
Stefan Tauner4c723152016-01-14 22:47:55 +00001092.URLB "http://rayer.g6.cz/elektro/spipgm.htm" "RayeR's website" .
Maksim Kuleshov3647b2d2013-10-02 01:21:57 +00001093The Altera ByteBlasterMV datasheet can be obtained from
Stefan Tauner4c723152016-01-14 22:47:55 +00001094.URLB "http://www.altera.co.jp/literature/ds/dsbytemv.pdf" Altera .
Maksim Kuleshovacba2ac2013-10-02 01:22:11 +00001095For more information about the Macraigor Wiggler see
Stefan Tauner4c723152016-01-14 22:47:55 +00001096.URLB "http://www.macraigor.com/wiggler.htm" "their company homepage" .
Kyösti Mälkki8b1bdf12013-10-02 01:21:45 +00001097The schematic of the Xilinx DLC 5 was published in
Stefan Tauner4c723152016-01-14 22:47:55 +00001098.URLB "http://www.xilinx.com/support/documentation/user_guides/xtp029.pdf" "a Xilinx user guide" .
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001099.SS
Michael Karchere5449392012-05-05 20:53:59 +00001100.BR "pony_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001101.IP
Michael Karchere5449392012-05-05 20:53:59 +00001102The serial port (like /dev/ttyS0, /dev/ttyUSB0 on Linux or COM3 on windows) is
1103specified using the mandatory
Stefan Taunere34e3e82013-01-01 00:06:51 +00001104.B dev
Michael Karchere5449392012-05-05 20:53:59 +00001105parameter. The adapter type is selectable between SI-Prog (used for
1106SPI devices with PonyProg 2000) or a custom made serial bitbanging programmer
1107named "serbang". The optional
Stefan Taunere34e3e82013-01-01 00:06:51 +00001108.B type
Michael Karchere5449392012-05-05 20:53:59 +00001109parameter accepts the values "si_prog" (default) or "serbang".
1110.sp
1111Information about the SI-Prog adapter can be found at
Stefan Tauner4c723152016-01-14 22:47:55 +00001112.URLB "http://www.lancos.com/siprogsch.html" "its website" .
Michael Karchere5449392012-05-05 20:53:59 +00001113.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001114An example call to flashprog is
Michael Karchere5449392012-05-05 20:53:59 +00001115.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001116.B " flashprog \-p pony_spi:dev=/dev/ttyS0,type=serbang"
Michael Karchere5449392012-05-05 20:53:59 +00001117.sp
1118Please note that while USB-to-serial adapters work under certain circumstances,
1119this slows down operation considerably.
1120.SS
Mark Marshall90021f22010-12-03 14:48:11 +00001121.BR "ogp_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001122.IP
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001123The flash ROM chip to access must be specified with the
Mark Marshall90021f22010-12-03 14:48:11 +00001124.B rom
1125parameter.
1126.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001127.B " flashprog \-p ogp_spi:rom=name"
Mark Marshall90021f22010-12-03 14:48:11 +00001128.sp
1129Where
1130.B name
1131is either
1132.B cprom
1133or
1134.B s3
Stefan Taunere34e3e82013-01-01 00:06:51 +00001135for the configuration ROM and
Mark Marshall90021f22010-12-03 14:48:11 +00001136.B bprom
1137or
1138.B bios
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001139for the BIOS ROM. If more than one card supported by the ogp_spi programmer
Mark Marshall90021f22010-12-03 14:48:11 +00001140is installed in your system, you have to specify the PCI address of the card
1141you want to use with the
1142.B pci=
1143parameter as explained in the
Stefan Taunere34e3e82013-01-01 00:06:51 +00001144.B nic3com et al.\&
Mark Marshall90021f22010-12-03 14:48:11 +00001145section above.
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001146.SS
Steve Markgraf61899472023-01-09 23:06:52 +01001147.BR "linux_gpio_spi " programmer
1148.IP
1149Either the GPIO device node or the chip number as well as the GPIO numbers
1150of the SPI lines must be specified like in the following examples:
1151.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001152.B " flashprog \-p linux_gpio_spi:dev=/dev/gpiochip0,cs=8,sck=11,mosi=10,miso=9"
Steve Markgraf61899472023-01-09 23:06:52 +01001153.sp
1154or
1155.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001156.B " flashprog \-p linux_gpio_spi:gpiochip=0,cs=8,sck=11,mosi=10,miso=9"
Steve Markgraf61899472023-01-09 23:06:52 +01001157.sp
1158Here,
1159.B gpiochip=0
1160selects the GPIO chip 0, accessible through Linux device node /dev/gpiochip0, and the
1161.B cs, sck, mosi, miso
Nico Huberfc7c13c2024-01-14 23:39:40 +01001162arguments select the GPIO numbers used as SPI lines connected to the flash ROM chip.
1163If libgpiod 2.0 or later is available, dual-i/o is enabled by default with bidirectional
1164MOSI and MISO lines, and if a quad-i/o capable chip is connect with four lines, the
1165additional GPIOs can be specified via
1166.BR io2 " and " io3
1167parameters.
1168
1169In the example above, the GPIO numbers of the hardware SPI lines of a Raspberry Pi
1170single board computer are specified. The first four GPIO parameters are mandatory.
1171Note that this is a bitbanged driver, and if your device has a hardware SPI
1172controller, use the
Steve Markgraf61899472023-01-09 23:06:52 +01001173.B linux_spi
1174programmer driver instead for better performance.
1175.sp
1176Refer to the output of the
1177.B gpioinfo
1178utility to make sure the GPIO numbers are correct and unused.
1179.sp
1180Please note that the linux_gpio_spi driver only works on Linux, and depends on libgpiod.
1181.SS
David Hendricksf9a30552015-05-23 20:30:30 -07001182.BR "linux_mtd " programmer
1183.IP
1184You may specify the MTD device to use with the
1185.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001186.B " flashprog \-p linux_mtd:dev=/dev/mtdX"
David Hendricksf9a30552015-05-23 20:30:30 -07001187.sp
1188syntax where
1189.B /dev/mtdX
1190is the Linux device node for your MTD device. If left unspecified the first MTD
1191device found (e.g. /dev/mtd0) will be used by default.
1192.sp
1193Please note that the linux_mtd driver only works on Linux.
1194.SS
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001195.BR "linux_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001196.IP
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001197You have to specify the SPI controller to use with the
1198.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001199.B " flashprog \-p linux_spi:dev=/dev/spidevX.Y"
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001200.sp
1201syntax where
1202.B /dev/spidevX.Y
1203is the Linux device node for your SPI controller.
1204.sp
Stefan Tauner0554ca52013-07-25 22:54:25 +00001205In case the device supports it, you can set the SPI clock frequency with the optional
1206.B spispeed
1207parameter. The frequency is parsed as kilohertz.
1208Example that sets the frequency to 8 MHz:
1209.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001210.B " flashprog \-p linux_spi:dev=/dev/spidevX.Y,spispeed=8000"
Stefan Tauner0554ca52013-07-25 22:54:25 +00001211.sp
Carl-Daniel Hailfinger8541d232012-02-16 21:00:27 +00001212Please note that the linux_spi driver only works on Linux.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001213.SS
1214.BR "mstarddc_spi " programmer
Stefan Tauner4c723152016-01-14 22:47:55 +00001215.IP
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001216The Display Data Channel (DDC) is an I2C bus present on VGA and DVI connectors, that allows exchanging
Stefan Tauner0be072c2016-03-13 15:16:30 +00001217information between a computer and attached displays. Its most common uses are getting display capabilities
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001218through EDID (at I2C address 0x50) and sending commands to the display using the DDC/CI protocol (at address
12190x37). On displays driven by MSTAR SoCs, it is also possible to access the SoC firmware flash (connected to
1220the Soc through another SPI bus) using an In-System Programming (ISP) port, usually at address 0x49.
Nico Huberc3b02dc2023-08-12 01:13:45 +02001221This flashprog module allows the latter via Linux's I2C driver.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001222.sp
1223.B IMPORTANT:
1224Before using this programmer, the display
1225.B MUST
Nico Huberc3b02dc2023-08-12 01:13:45 +02001226be in standby mode, and only connected to the computer that will run flashprog using a VGA cable, to an
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001227inactive VGA output. It absolutely
1228.B MUST NOT
1229be used as a display during the procedure!
1230.sp
1231You have to specify the DDC/I2C controller and I2C address to use with the
1232.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001233.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-X:YY"
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001234.sp
1235syntax where
1236.B /dev/i2c-X
1237is the Linux device node for your I2C controller connected to the display's DDC channel, and
1238.B YY
1239is the (hexadecimal) address of the MSTAR ISP port (address 0x49 is usually used).
1240Example that uses I2C controller /dev/i2c-1 and address 0x49:
1241.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001242.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-1:49
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001243.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001244It is also possible to inhibit the reset command that is normally sent to the display once the flashprog
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001245operation is completed using the optional
1246.B noreset
Nico Huberc3b02dc2023-08-12 01:13:45 +02001247parameter. A value of 1 prevents flashprog from sending the reset command.
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001248Example that does not reset the display at the end of the operation:
1249.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001250.B " flashprog \-p mstarddc_spi:dev=/dev/i2c-1:49,noreset=1
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001251.sp
Stefan Tauner0be072c2016-03-13 15:16:30 +00001252Please note that sending the reset command is also inhibited if an error occurred during the operation.
Nico Huberc3b02dc2023-08-12 01:13:45 +02001253To send the reset command afterwards, you can simply run flashprog once more, in chip probe mode (not specifying
Alexandre Boeglin80e64712014-12-20 20:25:19 +00001254an operation), without the
1255.B noreset
1256parameter, once the flash read/write operation you intended to perform has completed successfully.
1257.sp
1258Please also note that the mstarddc_spi driver only works on Linux.
Urja Rannikko0870b022016-01-31 22:10:29 +00001259.SS
1260.BR "ch341a_spi " programmer
1261The WCH CH341A programmer does not support any parameters currently. SPI frequency is fixed at 2 MHz, and CS0 is
1262used as per the device.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001263.SS
Nicholas Chin197b7c72022-10-23 13:10:31 -06001264.BR "ch347_spi " programmer
Nico Huberc32e9542023-02-21 00:46:37 +00001265.IP
1266The driver is currently hard-coded to use
1267.BR CS0 .
1268An optional
1269.B spispeed
1270parameter specifies the frequency of the SPI bus.
1271Syntax is
1272.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001273.B " flashprog \-p ch347_spi:spispeed=frequency"
Nico Huberc32e9542023-02-21 00:46:37 +00001274.sp
1275where
1276.B frequency
1277is given in
1278.B kHz
1279and can be in the range 468 .. 60000. The frequency will be rounded down to
1280a supported value (60 MHz divided by a power of 2). The default is a frequency
1281of 7.5 MHz.
Nicholas Chin197b7c72022-10-23 13:10:31 -06001282.SS
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001283.BR "ni845x_spi " programmer
1284.IP
1285An optional
1286.B voltage
1287parameter could be used to specify the IO voltage. This parameter is available for the NI USB-8452 device.
1288The default unit is Volt if no unit is specified. You can use
1289.BR mV ", " milliVolt ", " V " or " Volt
1290as unit specifier.
1291Syntax is
1292.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001293.B " flashprog \-p ni845x_spi:voltage=value"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001294.sp
1295where
1296.B value
1297can be
1298.BR 1.2V ", " 1.5V ", " 1.8V ", " 2.5V ", " 3.3V
1299or the equivalent in mV.
1300.sp
1301In the case if none of the programmer's supported IO voltage is within the supported voltage range of
Nico Huberc3b02dc2023-08-12 01:13:45 +02001302the detected flash chip the flashprog will abort the operation (to prevent damaging the flash chip).
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001303You can override this behaviour by passing "yes" to the
1304.B ignore_io_voltage_limits
1305parameter (for e.g. if you are using an external voltage translator circuit).
1306Syntax is
1307.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001308.B " flashprog \-p ni845x_spi:ignore_io_voltage_limits=yes"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001309.sp
1310You can use the
1311.B serial
1312parameter to explicitly specify which connected NI USB-845x device should be used.
1313You should use your device's 7 digit hexadecimal serial number.
1314Usage example to select the device with 1230A12 serial number:
1315.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001316.B " flashprog \-p ni845x_spi:serial=1230A12"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001317.sp
1318An optional
1319.B spispeed
1320parameter specifies the frequency of the SPI bus.
1321Syntax is
1322.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001323.B " flashprog \-p ni845x_spi:spispeed=frequency"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001324.sp
1325where
1326.B frequency
1327should a number corresponding to the desired frequency in kHz.
1328The maximum
1329.B frequency
1330is 12 MHz (12000 kHz) for the USB-8451 and 50 MHz (50000 kHz) for the USB-8452.
1331The default is a frequency of 1 MHz (1000 kHz).
1332.sp
1333An optional
1334.B cs
1335parameter specifies which target chip select line should be used. Syntax is
1336.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001337.B " flashprog \-p ni845x_spi:csnumber=value"
Miklós Márton2d20d6d2018-01-30 20:20:15 +01001338.sp
1339where
1340.B value
1341should be between
1342.BR 0 " and " 7
1343By default the CS0 is used.
1344.SS
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001345.BR "digilent_spi " programmer
1346.IP
1347An optional
1348.B spispeed
1349parameter specifies the frequency of the SPI bus.
1350Syntax is
1351.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001352.B " flashprog \-p digilent_spi:spispeed=frequency"
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001353.sp
1354where
1355.B frequency
1356can be
1357.BR 62.5k ", " 125k ", " 250k ", " 500k ", " 1M ", " 2M " or " 4M
1358(in Hz). The default is a frequency of 4 MHz.
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001359.SS
Jean THOMASe28d8e42022-10-11 17:54:30 +02001360.BR "dirtyjtag_spi " programmer
1361.IP
1362An optional
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001363.B spispeed
Jean THOMASe28d8e42022-10-11 17:54:30 +02001364parameter specifies the frequency of the SPI bus.
1365Syntax is
1366.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001367.B " flashprog \-p dirtyjtag_spi:spispeed=frequency"
Jean THOMASe28d8e42022-10-11 17:54:30 +02001368.sp
1369where
Nico Huber5d6cc5d2023-02-24 18:20:26 +01001370.B frequency
1371can be any value in hertz, kilohertz or megahertz supported by the programmer.
1372The default is a frequency of 100 kHz.
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001373.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001374.BR "jlink_spi " programmer
1375.IP
1376This module supports SEGGER J-Link and compatible devices.
1377
1378The \fBMOSI\fP signal of the flash chip must be attached to \fBTDI\fP pin of
1379the programmer, \fBMISO\fP to \fBTDO\fP and \fBSCK\fP to \fBTCK\fP.
1380The chip select (\fBCS\fP) signal of the flash chip can be attached to
1381different pins of the programmer which can be selected with the
1382.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001383.B " flashprog \-p jlink_spi:cs=pin"
Marc Schink3578ec62016-03-17 16:23:03 +01001384.sp
1385syntax where \fBpin\fP can be either \fBTRST\fP or \fBRESET\fP.
1386The default pin for chip select is \fBRESET\fP.
1387Note that, when using \fBRESET\fP, it is normal that the indicator LED blinks
1388orange or red.
1389.br
1390Additionally, the \fBVTref\fP pin of the programmer must be attached to the
1391logic level of the flash chip.
1392The programmer measures the voltage on this pin and generates the reference
1393voltage for its input comparators and adapts its output voltages to it.
1394.sp
1395Pinout for devices with 20-pin JTAG connector:
1396.sp
1397 +-------+
1398 | 1 2 | 1: VTref 2:
1399 | 3 4 | 3: TRST 4: GND
1400 | 5 6 | 5: TDI 6: GND
1401 +-+ 7 8 | 7: 8: GND
1402 | 9 10 | 9: TCK 10: GND
1403 | 11 12 | 11: 12: GND
1404 +-+ 13 14 | 13: TDO 14:
1405 | 15 16 | 15: RESET 16:
1406 | 17 18 | 17: 18:
1407 | 19 20 | 19: PWR_5V 20:
1408 +-------+
1409.sp
1410If there is more than one compatible device connected, you can select which one
1411should be used by specifying its serial number with the
1412.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001413.B " flashprog \-p jlink_spi:serial=number"
Marc Schink3578ec62016-03-17 16:23:03 +01001414.sp
1415syntax where
1416.B number
1417is the serial number of the device (which can be found for example in the
1418output of lsusb -v).
1419.sp
1420The SPI speed can be selected by using the
1421.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001422.B " flashprog \-p jlink_spi:spispeed=frequency"
Marc Schink3578ec62016-03-17 16:23:03 +01001423.sp
1424syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1425The maximum speed depends on the device in use.
Marc Schink137f02f2020-08-23 16:19:44 +02001426.sp
1427The \fBpower=on\fP option can be used to activate the 5 V power supply (PWR_5V)
1428of the J-Link during a flash operation.
Marc Schink3578ec62016-03-17 16:23:03 +01001429.SS
Miklós Márton324929c2019-08-01 19:14:10 +02001430.BR "stlinkv3_spi " programmer
1431.IP
1432This module supports SPI flash programming through the STMicroelectronics
1433STLINK V3 programmer/debugger's SPI bridge interface
1434.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001435.B " flashprog \-p stlinkv3_spi"
Miklós Márton324929c2019-08-01 19:14:10 +02001436.sp
1437If there is more than one compatible device connected, you can select which one
1438should be used by specifying its serial number with the
1439.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001440.B " flashprog \-p stlinkv3_spi:serial=number"
Miklós Márton324929c2019-08-01 19:14:10 +02001441.sp
1442syntax where
1443.B number
1444is the serial number of the device (which can be found for example in the
1445output of lsusb -v).
1446.sp
1447The SPI speed can be selected by using the
1448.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001449.B " flashprog \-p stlinkv3_spi:spispeed=frequency"
Miklós Márton324929c2019-08-01 19:14:10 +02001450.sp
1451syntax where \fBfrequency\fP is the SPI clock frequency in kHz.
1452If the passed frequency is not supported by the adapter the nearest lower
1453supported frequency will be used.
1454.SS
Marc Schink3578ec62016-03-17 16:23:03 +01001455
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001456.SH EXAMPLES
1457To back up and update your BIOS, run
1458.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001459.B flashprog -p internal -r backup.rom -o backuplog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001460.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001461.B flashprog -p internal -w newbios.rom -o writelog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001462.sp
1463Please make sure to copy backup.rom to some external media before you try
1464to write. That makes offline recovery easier.
1465.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001466If writing fails and flashprog complains about the chip being in an unknown
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001467state, you can try to restore the backup by running
1468.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001469.B flashprog -p internal -w backup.rom -o restorelog.txt
Carl-Daniel Hailfinger0b9af362012-07-21 16:56:04 +00001470.sp
1471If you encounter any problems, please contact us and supply
1472backuplog.txt, writelog.txt and restorelog.txt. See section
1473.B BUGS
1474for contact info.
Peter Stuge42688e52009-01-26 02:20:56 +00001475.SH EXIT STATUS
Nico Huberc3b02dc2023-08-12 01:13:45 +02001476flashprog exits with 0 on success, 1 on most failures but with 3 if a call to mmap() fails.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001477.SH REQUIREMENTS
Nico Huberc3b02dc2023-08-12 01:13:45 +02001478flashprog needs different access permissions for different programmers.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001479.sp
1480.B internal
1481needs raw memory access, PCI configuration space access, raw I/O port
1482access (x86) and MSR access (x86).
1483.sp
Jonathan Kollasch7f0f3fa2014-06-01 10:26:23 +00001484.B atavia
1485needs PCI configuration space access.
1486.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001487.BR nic3com ", " nicrealtek " and " nicnatsemi "
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001488need PCI configuration space read access and raw I/O port access.
1489.sp
1490.B atahpt
1491needs PCI configuration space access and raw I/O port access.
1492.sp
Kyösti Mälkki72d42f82014-06-01 23:48:31 +00001493.BR gfxnvidia ", " drkaiser " and " it8212
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001494need PCI configuration space access and raw memory access.
1495.sp
Carl-Daniel Hailfingere7fdd6e2010-07-21 10:26:01 +00001496.B rayer_spi
1497needs raw I/O port access.
1498.sp
Ricardo Ribalda Delgado2a41f0a2014-07-28 20:35:21 +00001499.BR satasii ", " nicintel ", " nicintel_eeprom " and " nicintel_spi
1500need PCI configuration space read access and raw memory access.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001501.sp
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001502.BR satamv " and " atapromise
1503need PCI configuration space read access, raw I/O port access and raw memory
Carl-Daniel Hailfinger9321f062011-07-24 18:41:13 +00001504access.
1505.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001506.B serprog
1507needs TCP access to the network or userspace access to a serial port.
1508.sp
1509.B buspirate_spi
1510needs userspace access to a serial port.
1511.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001512.BR ft2232_spi ", " usbblaster_spi " and " pickit2_spi
Stefan Taunere49edbb2016-01-31 22:10:14 +00001513need access to the respective USB device via libusb API version 0.1.
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001514.sp
Nico Huberd99a2bd2016-02-18 21:42:49 +00001515.BR ch341a_spi " and " dediprog
1516need access to the respective USB device via libusb API version 1.0.
Urja Rannikko0870b022016-01-31 22:10:29 +00001517.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001518.B dummy
1519needs no access permissions at all.
1520.sp
Sergey Lichack98f47102012-08-27 01:24:15 +00001521.BR internal ", " nic3com ", " nicrealtek ", " nicnatsemi ", "
Joseph C. Lehnerc2644a32016-01-16 23:45:25 +00001522.BR gfxnvidia ", " drkaiser ", " satasii ", " satamv ", " atahpt ", " atavia " and " atapromise
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001523have to be run as superuser/root, and need additional raw access permission.
1524.sp
Lubomir Rintelb2154e82018-01-14 17:35:33 +01001525.BR serprog ", " buspirate_spi ", " dediprog ", " usbblaster_spi ", " ft2232_spi ", " pickit2_spi ", " \
Jean THOMASe28d8e42022-10-11 17:54:30 +02001526ch341a_spi ", " digilent_spi " and " dirtyjtag_spi
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001527can be run as normal user on most operating systems if appropriate device
1528permissions are set.
1529.sp
Mark Marshall90021f22010-12-03 14:48:11 +00001530.B ogp
1531needs PCI configuration space read access and raw memory access.
1532.sp
Carl-Daniel Hailfingerb63b0672010-07-02 17:12:50 +00001533On OpenBSD, you can obtain raw access permission by setting
Uwe Hermann941a2732011-07-25 21:12:57 +00001534.B "securelevel=-1"
1535in
1536.B "/etc/rc.securelevel"
1537and rebooting, or rebooting into single user mode.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001538.SH BUGS
Angel Pons1900e1d2021-07-02 12:42:23 +02001539You can report bugs, ask us questions or send success reports
1540via our communication channels listed here:
Nico Huberc3b02dc2023-08-12 01:13:45 +02001541.URLB "https://www.flashprog.org/Contact" "" .
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001542.sp
Angel Pons1900e1d2021-07-02 12:42:23 +02001543Also, we provide a
Stefan Tauner4c723152016-01-14 22:47:55 +00001544.URLB https://paste.flashrom.org "pastebin service"
Angel Pons1900e1d2021-07-02 12:42:23 +02001545that is very useful to share logs without spamming the communication channels.
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001546.SS
1547.B Laptops
1548.sp
Nico Huberc3b02dc2023-08-12 01:13:45 +02001549Using flashprog on older laptops is dangerous and may easily make your hardware
1550unusable. flashprog will attempt to detect if it is running on a susceptible
Nico Huber2e50cdc2018-09-23 20:20:26 +02001551laptop and restrict flash-chip probing for safety reasons. Please see the
Nico Huberc3b02dc2023-08-12 01:13:45 +02001552detailed discussion of this topic and associated flashprog options in the
Stefan Tauner9e9f6842012-02-16 20:55:27 +00001553.B Laptops
1554paragraph in the
1555.B internal programmer
1556subsection of the
Stefan Tauner6697f712014-08-06 15:09:15 +00001557.B PROGRAMMER-SPECIFIC INFORMATION
Stefan Tauner4c723152016-01-14 22:47:55 +00001558section and the information
Nico Huberc3b02dc2023-08-12 01:13:45 +02001559.URLB "https://flashprog.org/Laptops" "in our wiki" .
Daniel Lenski65922a32012-02-15 23:40:23 +00001560.SS
1561One-time programmable (OTP) memory and unique IDs
1562.sp
1563Some flash chips contain OTP memory often denoted as "security registers".
1564They usually have a capacity in the range of some bytes to a few hundred
Nico Huberc3b02dc2023-08-12 01:13:45 +02001565bytes and can be used to give devices unique IDs etc. flashprog is not able
Daniel Lenski65922a32012-02-15 23:40:23 +00001566to read or write these memories and may therefore not be able to duplicate a
1567chip completely. For chip types known to include OTP memories a warning is
1568printed when they are detected.
1569.sp
1570Similar to OTP memories are unique, factory programmed, unforgeable IDs.
1571They are not modifiable by the user at all.
Stefan Taunerac54fbe2011-07-21 19:52:00 +00001572.SH LICENSE
Nico Huberc3b02dc2023-08-12 01:13:45 +02001573.B flashprog
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001574is covered by the GNU General Public License (GPL), version 2. Some files are
Stefan Tauner23e10b82016-01-23 16:16:49 +00001575additionally available under any later version of the GPL.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001576.SH COPYRIGHT
Stefan Reinauer261144c2006-07-27 23:29:02 +00001577.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001578Please see the individual files.
Stefan Reinauer261144c2006-07-27 23:29:02 +00001579.SH AUTHORS
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001580Andrew Morgan
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001581.br
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001582Carl-Daniel Hailfinger
1583.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001584Claus Gindhart
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001585.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001586David Borg
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001587.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001588David Hendricks
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001589.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001590Dominik Geyer
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001591.br
Edward O'Callaghan0cd11d82019-09-23 22:46:12 +10001592Edward O'Callaghan
1593.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001594Eric Biederman
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001595.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001596Giampiero Giancipoli
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001597.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001598Helge Wagner
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001599.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001600Idwer Vollering
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001601.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001602Joe Bao
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001603.br
Stefan Taunerc0aaf952011-05-19 02:58:17 +00001604Joerg Fischer
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001605.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001606Joshua Roys
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001607.br
Stefan Tauner5c316f92015-02-08 21:57:52 +00001608Ky\[:o]sti M\[:a]lkki
1609.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001610Luc Verhaegen
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001611.br
Carl-Daniel Hailfinger451dc802009-05-01 11:00:39 +00001612Li-Ta Lo
1613.br
Mark Marshall90021f22010-12-03 14:48:11 +00001614Mark Marshall
1615.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001616Markus Boas
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001617.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001618Mattias Mattsson
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001619.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001620Michael Karcher
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001621.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001622Nikolay Petukhov
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001623.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001624Patrick Georgi
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001625.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001626Peter Lemenkov
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001627.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001628Peter Stuge
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001629.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001630Reinder E.N. de Haan
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001631.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001632Ronald G. Minnich
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001633.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001634Ronald Hoogenboom
Stefan Reinauer261144c2006-07-27 23:29:02 +00001635.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001636Sean Nelson
Carl-Daniel Hailfinger8841d3e2010-05-15 15:04:37 +00001637.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001638Stefan Reinauer
Stefan Reinauer261144c2006-07-27 23:29:02 +00001639.br
Uwe Hermann68b9cca2011-06-15 23:44:52 +00001640Stefan Tauner
1641.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001642Stefan Wildemann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001643.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001644Stephan Guilloux
Carl-Daniel Hailfinger3e854422010-10-06 23:03:21 +00001645.br
Steve Markgraf61899472023-01-09 23:06:52 +01001646Steve Markgraf
1647.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001648Steven James
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001649.br
Stefan Tauner23e10b82016-01-23 16:16:49 +00001650Urja Rannikko
1651.br
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001652Uwe Hermann
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001653.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001654Wang Qingpei
Carl-Daniel Hailfinger851ecf22009-01-08 04:56:59 +00001655.br
Stefan Reinaueredc61882010-01-03 14:40:30 +00001656Yinghai Lu
Stefan Reinauerf8337dd2006-08-03 10:49:09 +00001657.br
Nico Huberc3b02dc2023-08-12 01:13:45 +02001658some others, please see the flashprog git history for details.
Carl-Daniel Hailfingeref697832010-10-07 22:21:45 +00001659.br
Nico Huberac90af62022-12-18 00:22:47 +00001660Active maintainers can be reached via
Nico Huberc3b02dc2023-08-12 01:13:45 +02001661.MTOB "flashprog@flashprog.org" "the mailing list" .
Stefan Reinauer261144c2006-07-27 23:29:02 +00001662.PP
Stefan Tauner4c723152016-01-14 22:47:55 +00001663This manual page was written by
1664.MTOB "uwe@hermann-uwe.de" "Uwe Hermann" ,
1665Carl-Daniel Hailfinger, Stefan Tauner and others.
Uwe Hermann42eb17f2008-01-18 17:48:51 +00001666It is licensed under the terms of the GNU GPL (version 2 or later).