blob: 0cad69d65a25f0b4ae1b9bde731e3bb8892ceb06 [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Adam Jurkowskie4984102009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
Ollie Lho184a4042005-11-26 21:55:36 +00009 *
Uwe Hermannd1107642007-08-29 17:52:32 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000013 *
Uwe Hermannd1107642007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24/*
25 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000026 */
27
Lane Brooksd54958a2007-11-13 16:45:22 +000028#define _LARGEFILE64_SOURCE
29
Ollie Lhocbbf1252004-03-17 22:22:08 +000030#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000031#include <string.h>
Carl-Daniel Hailfingerdcef67e2010-06-21 23:20:15 +000032#include <unistd.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000033#include "flash.h"
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000034#include "programmer.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000035
Michael Karcher89bed6d2010-06-13 10:16:12 +000036#define NOT_DONE_YET 1
37
Carl-Daniel Hailfinger1d3a2fe2010-07-27 22:03:46 +000038#if defined(__i386__) || defined(__x86_64__)
39
Uwe Hermann372eeb52007-12-04 21:49:06 +000040static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000041{
42 uint8_t tmp;
43
Uwe Hermann372eeb52007-12-04 21:49:06 +000044 /*
45 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
46 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
47 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000048 tmp = pci_read_byte(dev, 0x47);
49 tmp |= 0x46;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000050 rpci_write_byte(dev, 0x47, tmp);
Luc Verhaegen6b141752007-05-20 16:16:13 +000051
52 return 0;
53}
54
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000055static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
56{
57 uint8_t tmp;
58
59 tmp = pci_read_byte(dev, 0xd0);
60 tmp |= 0xf8;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000061 rpci_write_byte(dev, 0xd0, tmp);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000062
63 return 0;
64}
65
66static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
67{
68 uint8_t new, newer;
69
70 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
71 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
72 new = pci_read_byte(dev, 0x40);
73 new &= (~0x04); /* No idea why we clear bit 2. */
74 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +000075 rpci_write_byte(dev, 0x40, new);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000076 newer = pci_read_byte(dev, 0x40);
77 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +000078 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
79 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000080 return -1;
81 }
82 return 0;
83}
84
85static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
86{
87 struct pci_dev *sbdev;
88
89 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
90 if (!sbdev)
91 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
92 if (!sbdev)
93 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
94 if (!sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000095 msg_perr("No southbridge found for %s!\n", name);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000096 if (sbdev)
Sean Nelson316a29f2010-05-07 20:09:04 +000097 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000098 sbdev->vendor_id, sbdev->device_id,
99 sbdev->bus, sbdev->dev, sbdev->func);
100 return sbdev;
101}
102
103static int enable_flash_sis501(struct pci_dev *dev, const char *name)
104{
105 uint8_t tmp;
106 int ret = 0;
107 struct pci_dev *sbdev;
108
109 sbdev = find_southbridge(dev->vendor_id, name);
110 if (!sbdev)
111 return -1;
112
113 ret = enable_flash_sis_mapping(sbdev, name);
114
115 tmp = sio_read(0x22, 0x80);
116 tmp &= (~0x20);
117 tmp |= 0x4;
118 sio_write(0x22, 0x80, tmp);
119
120 tmp = sio_read(0x22, 0x70);
121 tmp &= (~0x20);
122 tmp |= 0x4;
123 sio_write(0x22, 0x70, tmp);
124
125 return ret;
126}
127
128static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
129{
130 uint8_t tmp;
131 int ret = 0;
132 struct pci_dev *sbdev;
133
134 sbdev = find_southbridge(dev->vendor_id, name);
135 if (!sbdev)
136 return -1;
137
138 ret = enable_flash_sis_mapping(sbdev, name);
139
140 tmp = sio_read(0x22, 0x50);
141 tmp &= (~0x20);
142 tmp |= 0x4;
143 sio_write(0x22, 0x50, tmp);
144
145 return ret;
146}
147
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000148static int enable_flash_sis530(struct pci_dev *dev, const char *name)
149{
150 uint8_t new, newer;
151 int ret = 0;
152 struct pci_dev *sbdev;
153
154 sbdev = find_southbridge(dev->vendor_id, name);
155 if (!sbdev)
156 return -1;
157
158 ret = enable_flash_sis_mapping(sbdev, name);
159
160 new = pci_read_byte(sbdev, 0x45);
161 new &= (~0x20);
162 new |= 0x4;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000163 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000164 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000165 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000166 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
167 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000168 ret = -1;
169 }
170
171 return ret;
172}
173
174static int enable_flash_sis540(struct pci_dev *dev, const char *name)
175{
176 uint8_t new, newer;
177 int ret = 0;
178 struct pci_dev *sbdev;
179
180 sbdev = find_southbridge(dev->vendor_id, name);
181 if (!sbdev)
182 return -1;
183
184 ret = enable_flash_sis_mapping(sbdev, name);
185
186 new = pci_read_byte(sbdev, 0x45);
187 new &= (~0x80);
188 new |= 0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000189 rpci_write_byte(sbdev, 0x45, new);
Luc Verhaegen9cce2f52010-01-10 15:01:08 +0000190 newer = pci_read_byte(sbdev, 0x45);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000191 if (newer != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000192 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
193 msg_pinfo("Stuck at 0x%x\n", newer);
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +0000194 ret = -1;
195 }
196
197 return ret;
198}
199
Uwe Hermann987942d2006-11-07 11:16:21 +0000200/* Datasheet:
201 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
202 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
203 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
204 * - Order Number: 290562-001
205 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000206static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000207{
208 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000209 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000210
Maciej Pijankaa661e152009-12-08 17:26:24 +0000211 buses_supported = CHIP_BUSTYPE_PARALLEL;
212
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000213 old = pci_read_word(dev, xbcs);
214
215 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000216 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000217 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000218 * Set bit 7: Extended BIOS Enable (PCI master accesses to
219 * FFF80000-FFFDFFFF are forwarded to ISA).
220 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
221 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
222 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
223 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
224 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
225 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
226 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000227 if (dev->device_id == 0x122e || dev->device_id == 0x7000
228 || dev->device_id == 0x1234)
229 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000230 else
231 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000232
233 if (new == old)
234 return 0;
235
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000236 rpci_write_word(dev, xbcs, new);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000237
238 if (pci_read_word(dev, xbcs) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000239 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000240 return -1;
241 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000242
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000243 return 0;
244}
245
Uwe Hermann372eeb52007-12-04 21:49:06 +0000246/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000247 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
248 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000249 */
250static int enable_flash_ich(struct pci_dev *dev, const char *name,
251 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000252{
Ollie Lho184a4042005-11-26 21:55:36 +0000253 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000254
Uwe Hermann372eeb52007-12-04 21:49:06 +0000255 /*
256 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000257 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000258 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000259 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000260
Sean Nelson316a29f2010-05-07 20:09:04 +0000261 msg_pdbg("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000262 (old & (1 << 1)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000263 msg_pdbg("BIOS Write Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000264 (old & (1 << 0)) ? "en" : "dis");
Sean Nelson316a29f2010-05-07 20:09:04 +0000265 msg_pdbg("BIOS_CNTL is 0x%x\n", old);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000266
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000267 /*
268 * Quote from the 6 Series datasheet (Document Number: 324645-004):
269 * "Bit 5: SMM BIOS Write Protect Disable (SMM_BWP)
270 * 1 = BIOS region SMM protection is enabled.
271 * The BIOS Region is not writable unless all processors are in SMM."
272 * In earlier chipsets this bit is reserved. */
273 if (old & (1 << 5)) {
274 msg_pinfo("WARNING: BIOS region SMM protection is enabled!\n");
275 }
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000276
Stefan Taunerf9a8da52011-06-11 18:16:50 +0000277 new = old | 1;
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000278 if (new == old)
279 return 0;
280
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000281 rpci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000282
Stefan Reinauer86de2832006-03-31 11:26:55 +0000283 if (pci_read_byte(dev, bios_cntl) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000284 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000285 return -1;
286 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000287
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000288 return 0;
289}
290
Uwe Hermann372eeb52007-12-04 21:49:06 +0000291static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000292{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000293 /*
294 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
295 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
296 * FB_DEC_EN2.
297 */
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000298 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000299 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000300}
301
Uwe Hermann372eeb52007-12-04 21:49:06 +0000302static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000303{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000304 uint32_t fwh_conf;
305 int i;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000306 char *idsel = NULL;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000307 int tmp;
308 int max_decode_fwh_idsel = 0;
309 int max_decode_fwh_decode = 0;
310 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000311
Carl-Daniel Hailfinger2b6dcb32010-07-08 10:13:37 +0000312 idsel = extract_programmer_param("fwh_idsel");
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000313 if (idsel && strlen(idsel)) {
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000314 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
315
316 /* FIXME: Need to undo this on shutdown. */
Sean Nelson316a29f2010-05-07 20:09:04 +0000317 msg_pinfo("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000318 rpci_write_long(dev, 0xd0, fwh_conf);
319 rpci_write_word(dev, 0xd4, fwh_conf);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000320 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000321 } else if (idsel) {
322 msg_perr("Error: idsel= specified, but no number given.\n");
323 free(idsel);
324 /* FIXME: Return failure here once internal_init() starts
325 * to care about the return value of the chipset enable.
326 */
327 exit(1);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000328 }
Carl-Daniel Hailfinger744132a2010-07-06 09:55:48 +0000329 free(idsel);
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000330
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000331 /* Ignore all legacy ranges below 1 MB.
332 * We currently only support flashing the chip which responds to
333 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
334 * have to be adjusted.
335 */
336 /* FWH_SEL1 */
337 fwh_conf = pci_read_long(dev, 0xd0);
338 for (i = 7; i >= 0; i--) {
339 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000340 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000341 (0x1ff8 + i) * 0x80000,
342 (0x1ff0 + i) * 0x80000,
343 tmp);
344 if ((tmp == 0) && contiguous) {
345 max_decode_fwh_idsel = (8 - i) * 0x80000;
346 } else {
347 contiguous = 0;
348 }
349 }
350 /* FWH_SEL2 */
351 fwh_conf = pci_read_word(dev, 0xd4);
352 for (i = 3; i >= 0; i--) {
353 tmp = (fwh_conf >> (i * 4)) & 0xf;
Sean Nelson316a29f2010-05-07 20:09:04 +0000354 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000355 (0xff4 + i) * 0x100000,
356 (0xff0 + i) * 0x100000,
357 tmp);
358 if ((tmp == 0) && contiguous) {
359 max_decode_fwh_idsel = (8 - i) * 0x100000;
360 } else {
361 contiguous = 0;
362 }
363 }
364 contiguous = 1;
365 /* FWH_DEC_EN1 */
366 fwh_conf = pci_read_word(dev, 0xd8);
367 for (i = 7; i >= 0; i--) {
368 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000369 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000370 (0x1ff8 + i) * 0x80000,
371 (0x1ff0 + i) * 0x80000,
372 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000373 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000374 max_decode_fwh_decode = (8 - i) * 0x80000;
375 } else {
376 contiguous = 0;
377 }
378 }
379 for (i = 3; i >= 0; i--) {
380 tmp = (fwh_conf >> i) & 0x1;
Sean Nelson316a29f2010-05-07 20:09:04 +0000381 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000382 (0xff4 + i) * 0x100000,
383 (0xff0 + i) * 0x100000,
384 tmp ? "en" : "dis");
Michael Karcher96785392010-01-03 15:09:17 +0000385 if ((tmp == 1) && contiguous) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000386 max_decode_fwh_decode = (8 - i) * 0x100000;
387 } else {
388 contiguous = 0;
389 }
390 }
391 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
Sean Nelson316a29f2010-05-07 20:09:04 +0000392 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000393
394 /* If we're called by enable_flash_ich_dc_spi, it will override
395 * buses_supported anyway.
396 */
397 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000398 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000399}
400
Adam Jurkowskie4984102009-12-21 15:30:46 +0000401static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
402{
403 uint16_t old, new;
404 int err;
405
406 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
407 return err;
408
409 old = pci_read_byte(dev, 0xd9);
Sean Nelson316a29f2010-05-07 20:09:04 +0000410 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
Adam Jurkowskie4984102009-12-21 15:30:46 +0000411 (old & 1) ? "en" : "dis");
412 new = old & ~1;
413
414 if (new != old)
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000415 rpci_write_byte(dev, 0xd9, new);
Adam Jurkowskie4984102009-12-21 15:30:46 +0000416
Carl-Daniel Hailfinger7f9922d2010-06-20 11:04:26 +0000417 buses_supported = CHIP_BUSTYPE_FWH;
Adam Jurkowskie4984102009-12-21 15:30:46 +0000418 return 0;
419}
420
421
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000422#define ICH_STRAP_RSVD 0x00
423#define ICH_STRAP_SPI 0x01
424#define ICH_STRAP_PCI 0x02
425#define ICH_STRAP_LPC 0x03
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000426
Uwe Hermann394131e2008-10-18 21:14:13 +0000427static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
428{
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000429 /* Do we really need no write enable? */
Michael Karchera4448d92010-07-22 18:04:15 +0000430 return via_init_spi(dev);
Joshua Roysf93b36a2010-07-01 17:45:54 +0000431}
432
Uwe Hermann394131e2008-10-18 21:14:13 +0000433static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
434 int ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000435{
Michael Karchera4448d92010-07-22 18:04:15 +0000436 int ret;
437 uint8_t bbs, buc;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000438 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000439 void *rcrb;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000440 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
441 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000442 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
Uwe Hermann394131e2008-10-18 21:14:13 +0000443
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000444 /* Enable Flash Writes */
445 ret = enable_flash_ich_dc(dev, name);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000446
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000447 /* Get physical address of Root Complex Register Block */
448 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Sean Nelson316a29f2010-05-07 20:09:04 +0000449 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000450
451 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000452 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000453
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000454 gcs = mmio_readl(rcrb + 0x3410);
Sean Nelson316a29f2010-05-07 20:09:04 +0000455 msg_pdbg("GCS = 0x%x: ", gcs);
456 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000457 (gcs & 0x1) ? "en" : "dis");
458 bbs = (gcs >> 10) & 0x3;
Sean Nelson316a29f2010-05-07 20:09:04 +0000459 msg_pdbg("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000460
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000461 buc = mmio_readb(rcrb + 0x3414);
Sean Nelson316a29f2010-05-07 20:09:04 +0000462 msg_pdbg("Top Swap : %s\n",
Uwe Hermann394131e2008-10-18 21:14:13 +0000463 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000464
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000465 /* It seems the ICH7 does not support SPI and LPC chips at the same
466 * time. At least not with our current code. So we prevent searching
467 * on ICH7 when the southbridge is strapped to LPC
468 */
469
Michael Karchera4448d92010-07-22 18:04:15 +0000470 buses_supported = CHIP_BUSTYPE_FWH;
471 if (ich_generation == 7) {
472 if(bbs == ICH_STRAP_LPC) {
473 /* No further SPI initialization required */
474 return ret;
475 }
476 else
477 /* Disable LPC/FWH if strapped to PCI or SPI */
478 buses_supported = 0;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000479 }
480
Michael Karchera4448d92010-07-22 18:04:15 +0000481 /* this adds CHIP_BUSTYPE_SPI */
482 if (ich_init_spi(dev, tmp, rcrb, ich_generation) != 0) {
483 if (!ret)
484 ret = ERROR_NONFATAL;
485 }
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000486
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000487 return ret;
488}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000489
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000490static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000491{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000492 return enable_flash_ich_dc_spi(dev, name, 7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000493}
494
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000495static int enable_flash_ich8(struct pci_dev *dev, const char *name)
496{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000497 return enable_flash_ich_dc_spi(dev, name, 8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000498}
499
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000500static int enable_flash_ich9(struct pci_dev *dev, const char *name)
501{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000502 return enable_flash_ich_dc_spi(dev, name, 9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000503}
504
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000505static int enable_flash_ich10(struct pci_dev *dev, const char *name)
506{
507 return enable_flash_ich_dc_spi(dev, name, 10);
508}
509
Michael Karcher89bed6d2010-06-13 10:16:12 +0000510static int via_no_byte_merge(struct pci_dev *dev, const char *name)
511{
512 uint8_t val;
513
514 val = pci_read_byte(dev, 0x71);
515 if (val & 0x40)
516 {
517 msg_pdbg("Disabling byte merging\n");
518 val &= ~0x40;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000519 rpci_write_byte(dev, 0x71, val);
Michael Karcher89bed6d2010-06-13 10:16:12 +0000520 }
521 return NOT_DONE_YET; /* need to find south bridge, too */
522}
523
Uwe Hermann372eeb52007-12-04 21:49:06 +0000524static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000525{
Ollie Lho184a4042005-11-26 21:55:36 +0000526 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000527
Uwe Hermann394131e2008-10-18 21:14:13 +0000528 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000529 rpci_write_byte(dev, 0x41, 0x7f);
Bari Ari9477c4e2008-04-29 13:46:38 +0000530
Uwe Hermannffec5f32007-08-23 16:08:21 +0000531 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000532 val = pci_read_byte(dev, 0x40);
533 val |= 0x10;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000534 rpci_write_byte(dev, 0x40, val);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000535
536 if (pci_read_byte(dev, 0x40) != val) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000537 msg_pinfo("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000538 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000539 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000540 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000541
Luc Verhaegen73d21192009-12-23 00:54:26 +0000542 if (dev->device_id == 0x3227) { /* VT8237R */
543 /* All memory cycles, not just ROM ones, go to LPC. */
544 val = pci_read_byte(dev, 0x59);
545 val &= ~0x80;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000546 rpci_write_byte(dev, 0x59, val);
Luc Verhaegen73d21192009-12-23 00:54:26 +0000547 }
548
Uwe Hermanna7e05482007-05-09 10:17:44 +0000549 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000550}
551
Uwe Hermann372eeb52007-12-04 21:49:06 +0000552static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000553{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000554 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000555
Uwe Hermann394131e2008-10-18 21:14:13 +0000556#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
557#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000558#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
559#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000560
Uwe Hermann394131e2008-10-18 21:14:13 +0000561#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
562#define ROM_WRITE_ENABLE (1 << 1)
563#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
564#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000565#define CS5530_ISA_MASTER (1 << 7)
566#define CS5530_ENABLE_SA2320 (1 << 2)
567#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000568
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000569 buses_supported = CHIP_BUSTYPE_PARALLEL;
Stefan Taunerc0aaf952011-05-19 02:58:17 +0000570 /* Decode 0x000E0000-0x000FFFFF (128 kB), not just 64 kB, and
571 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 kB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000572 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
573 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000574 * Make the configured ROM areas writable.
575 */
576 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
577 reg8 |= LOWER_ROM_ADDRESS_RANGE;
578 reg8 |= UPPER_ROM_ADDRESS_RANGE;
579 reg8 |= ROM_WRITE_ENABLE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000580 rpci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000581
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000582 /* Set positive decode on ROM. */
583 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
584 reg8 |= BIOS_ROM_POSITIVE_DECODE;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000585 rpci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000586
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000587 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
588 if (reg8 & CS5530_ISA_MASTER) {
589 /* We have A0-A23 available. */
590 max_rom_decode.parallel = 16 * 1024 * 1024;
591 } else {
592 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
593 if (reg8 & CS5530_ENABLE_SA2320) {
594 /* We have A0-19, A20-A23 available. */
595 max_rom_decode.parallel = 16 * 1024 * 1024;
596 } else if (reg8 & CS5530_ENABLE_SA20) {
597 /* We have A0-19, A20 available. */
598 max_rom_decode.parallel = 2 * 1024 * 1024;
599 } else {
600 /* A20 and above are not active. */
601 max_rom_decode.parallel = 1024 * 1024;
602 }
603 }
604
Ollie Lhocbbf1252004-03-17 22:22:08 +0000605 return 0;
606}
607
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000608/*
Mart Raudseppe1344da2008-02-08 10:10:57 +0000609 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000610 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000611 *
612 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
613 * To enable write to NOR Boot flash for the benefit of systems that have such
614 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000615 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000616static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000617{
Uwe Hermann394131e2008-10-18 21:14:13 +0000618#define MSR_RCONF_DEFAULT 0x1808
619#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000620
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000621 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000622
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000623 /* Geode only has a single core */
624 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000625 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000626
627 msr = rdmsr(MSR_RCONF_DEFAULT);
628 if ((msr.hi >> 24) != 0x22) {
629 msr.hi &= 0xfbffffff;
630 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000631 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000632
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000633 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000634 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000635 msr.lo |= 0x08;
636 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000637
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000638 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000639
Uwe Hermann394131e2008-10-18 21:14:13 +0000640#undef MSR_RCONF_DEFAULT
641#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000642 return 0;
643}
644
Uwe Hermann372eeb52007-12-04 21:49:06 +0000645static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000646{
Ollie Lho184a4042005-11-26 21:55:36 +0000647 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000648
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000649 rpci_write_byte(dev, 0x52, 0xee);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000650
651 new = pci_read_byte(dev, 0x52);
652
653 if (new != 0xee) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000654 msg_pinfo("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000655 return -1;
656 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000657
Ollie Lhocbbf1252004-03-17 22:22:08 +0000658 return 0;
659}
660
Uwe Hermann190f8492008-10-25 18:03:50 +0000661/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000662static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000663{
Ollie Lho184a4042005-11-26 21:55:36 +0000664 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000665
Uwe Hermann372eeb52007-12-04 21:49:06 +0000666 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000667 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000668 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000669 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000670 rpci_write_byte(dev, 0x43, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000671 if (pci_read_byte(dev, 0x43) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000672 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000673 }
674 }
675
Uwe Hermann190f8492008-10-25 18:03:50 +0000676 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000677 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000678 new = old | 0x01;
679 if (new == old)
680 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000681 rpci_write_byte(dev, 0x40, new);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000682
683 if (pci_read_byte(dev, 0x40) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000684 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000685 return -1;
686 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000687
Ollie Lhocbbf1252004-03-17 22:22:08 +0000688 return 0;
689}
690
Marc Jones3af487d2008-10-15 17:50:29 +0000691static int enable_flash_sb600(struct pci_dev *dev, const char *name)
692{
Michael Karcherb05b9e12010-07-22 18:04:19 +0000693 uint32_t prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000694 uint8_t reg;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000695 int ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000696
Jason Wanga3f04be2008-11-28 21:36:51 +0000697 /* Clear ROM protect 0-3. */
698 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000699 prot = pci_read_long(dev, reg);
700 /* No protection flags for this region?*/
701 if ((prot & 0x3) == 0)
702 continue;
Mathias Krause9fbdc032011-01-01 10:54:09 +0000703 msg_pinfo("SB600 %s%sprotected from 0x%08x to 0x%08x\n",
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000704 (prot & 0x1) ? "write " : "",
705 (prot & 0x2) ? "read " : "",
Mathias Krause9fbdc032011-01-01 10:54:09 +0000706 (prot & 0xfffff800),
707 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000708 prot &= 0xfffffffc;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000709 rpci_write_byte(dev, reg, prot);
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000710 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000711 if (prot & 0x3)
Mathias Krause9fbdc032011-01-01 10:54:09 +0000712 msg_perr("SB600 %s%sunprotect failed from 0x%08x to 0x%08x\n",
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000713 (prot & 0x1) ? "write " : "",
714 (prot & 0x2) ? "read " : "",
Mathias Krause9fbdc032011-01-01 10:54:09 +0000715 (prot & 0xfffff800),
716 (prot & 0xfffff800) + (((prot & 0x7fc) << 8) | 0x3ff));
Jason Wanga3f04be2008-11-28 21:36:51 +0000717 }
718
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000719 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
Michael Karcherb05b9e12010-07-22 18:04:19 +0000720
721 ret = sb600_probe_spi(dev);
Jason Wanga3f04be2008-11-28 21:36:51 +0000722
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000723 /* Read ROM strap override register. */
724 OUTB(0x8f, 0xcd6);
725 reg = INB(0xcd7);
726 reg &= 0x0e;
Sean Nelson316a29f2010-05-07 20:09:04 +0000727 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000728 if (reg & 0x02) {
729 switch ((reg & 0x0c) >> 2) {
730 case 0x00:
Sean Nelson316a29f2010-05-07 20:09:04 +0000731 msg_pdbg(": LPC");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000732 break;
733 case 0x01:
Sean Nelson316a29f2010-05-07 20:09:04 +0000734 msg_pdbg(": PCI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000735 break;
736 case 0x02:
Sean Nelson316a29f2010-05-07 20:09:04 +0000737 msg_pdbg(": FWH");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000738 break;
739 case 0x03:
Sean Nelson316a29f2010-05-07 20:09:04 +0000740 msg_pdbg(": SPI");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000741 break;
742 }
743 }
Sean Nelson316a29f2010-05-07 20:09:04 +0000744 msg_pdbg("\n");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000745
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000746 /* Force enable SPI ROM in SB600 PM register.
747 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +0000748 * But how can we know which ROM we are going to handle? So we have
749 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000750 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
751 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +0000752 */
753 /*
Jason Wanga3f04be2008-11-28 21:36:51 +0000754 OUTB(0x8f, 0xcd6);
755 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +0000756 */
Marc Jones3af487d2008-10-15 17:50:29 +0000757
Michael Karcherb05b9e12010-07-22 18:04:19 +0000758 return ret;
Marc Jones3af487d2008-10-15 17:50:29 +0000759}
760
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000761static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
762{
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000763 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000764
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000765 rpci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000766
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000767 tmp = pci_read_byte(dev, 0x6d);
768 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000769 rpci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000770
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000771 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000772}
773
Uwe Hermann372eeb52007-12-04 21:49:06 +0000774static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000775{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000776 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000777
Uwe Hermanna7e05482007-05-09 10:17:44 +0000778 old = pci_read_byte(dev, 0x88);
779 new = old | 0xc0;
780 if (new != old) {
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000781 rpci_write_byte(dev, 0x88, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000782 if (pci_read_byte(dev, 0x88) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000783 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000784 }
785 }
Yinghai Lu952dfce2005-07-06 17:13:46 +0000786
Uwe Hermanna7e05482007-05-09 10:17:44 +0000787 old = pci_read_byte(dev, 0x6d);
788 new = old | 0x01;
789 if (new == old)
790 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000791 rpci_write_byte(dev, 0x6d, new);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000792
793 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000794 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000795 return -1;
796 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000797
Uwe Hermanna7e05482007-05-09 10:17:44 +0000798 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000799}
800
Joshua Roys85835d82010-09-15 14:47:56 +0000801static int enable_flash_osb4(struct pci_dev *dev, const char *name)
802{
803 uint8_t tmp;
804
805 buses_supported = CHIP_BUSTYPE_PARALLEL;
806
807 tmp = INB(0xc06);
808 tmp |= 0x1;
809 OUTB(tmp, 0xc06);
810
811 tmp = INB(0xc6f);
812 tmp |= 0x40;
813 OUTB(tmp, 0xc6f);
814
815 return 0;
816}
817
Uwe Hermann372eeb52007-12-04 21:49:06 +0000818/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
819static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000820{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000821 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000822 struct pci_dev *smbusdev;
823
Uwe Hermann372eeb52007-12-04 21:49:06 +0000824 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +0000825 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000826
Uwe Hermanna7e05482007-05-09 10:17:44 +0000827 if (!smbusdev) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000828 msg_perr("ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +0000829 exit(1);
830 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000831
Uwe Hermann372eeb52007-12-04 21:49:06 +0000832 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000833 tmp = pci_read_byte(smbusdev, 0x79);
834 tmp |= 0x01;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000835 rpci_write_byte(smbusdev, 0x79, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000836
Uwe Hermann372eeb52007-12-04 21:49:06 +0000837 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000838 tmp = pci_read_byte(dev, 0x48);
839 tmp |= 0x21;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000840 rpci_write_byte(dev, 0x48, tmp);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000841
Uwe Hermann372eeb52007-12-04 21:49:06 +0000842 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000843 tmp = INB(0xc6f);
844 OUTB(tmp, 0xeb);
845 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000846 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +0000847 OUTB(tmp, 0xc6f);
848 OUTB(tmp, 0xeb);
849 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000850
851 return 0;
852}
853
Uwe Hermann372eeb52007-12-04 21:49:06 +0000854static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +0000855{
Michael Karcher4e2fb0e2010-01-12 23:29:26 +0000856 uint8_t old, new, val;
857 uint16_t wordval;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000858
Uwe Hermann372eeb52007-12-04 21:49:06 +0000859 /* Set the 0-16 MB enable bits. */
Michael Karcher4e2fb0e2010-01-12 23:29:26 +0000860 val = pci_read_byte(dev, 0x88);
861 val |= 0xff; /* 256K */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000862 rpci_write_byte(dev, 0x88, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +0000863 val = pci_read_byte(dev, 0x8c);
864 val |= 0xff; /* 1M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000865 rpci_write_byte(dev, 0x8c, val);
Michael Karcher4e2fb0e2010-01-12 23:29:26 +0000866 wordval = pci_read_word(dev, 0x90);
867 wordval |= 0x7fff; /* 16M */
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000868 rpci_write_word(dev, 0x90, wordval);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000869
Uwe Hermanna7e05482007-05-09 10:17:44 +0000870 old = pci_read_byte(dev, 0x6d);
871 new = old | 0x01;
872 if (new == old)
873 return 0;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000874 rpci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +0000875
Uwe Hermanna7e05482007-05-09 10:17:44 +0000876 if (pci_read_byte(dev, 0x6d) != new) {
Sean Nelson316a29f2010-05-07 20:09:04 +0000877 msg_pinfo("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000878 return -1;
879 }
Yinghai Luca782972007-01-22 20:21:17 +0000880
881 return 0;
Yinghai Luca782972007-01-22 20:21:17 +0000882}
883
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000884/*
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000885 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
886 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
887 * code provided in enable_flash_mcp6x_7x_common.
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000888 */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000889static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000890{
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000891 int ret = 0;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000892 int want_spi = 0;
Michael Karchercfa674f2010-02-25 11:38:23 +0000893 uint8_t val;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000894
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000895 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
896
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000897 /* dev is the ISA bridge. No idea what the stuff below does. */
Michael Karchercfa674f2010-02-25 11:38:23 +0000898 val = pci_read_byte(dev, 0x8a);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000899 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
Michael Karchercfa674f2010-02-25 11:38:23 +0000900 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000901
Michael Karchercfa674f2010-02-25 11:38:23 +0000902 switch ((val >> 5) & 0x3) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000903 case 0x0:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000904 ret = enable_flash_mcp55(dev, name);
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000905 buses_supported = CHIP_BUSTYPE_LPC;
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000906 msg_pdbg("Flash bus type is LPC\n");
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000907 break;
908 case 0x2:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000909 want_spi = 1;
910 /* SPI is added in mcp6x_spi_init if it works.
911 * Do we really want to disable LPC in this case?
912 */
913 buses_supported = CHIP_BUSTYPE_NONE;
914 msg_pdbg("Flash bus type is SPI\n");
915 msg_perr("SPI on this chipset is WIP. Write is unsupported!\n");
916 programmer_may_write = 0;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000917 break;
918 default:
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000919 /* Should not happen. */
920 buses_supported = CHIP_BUSTYPE_NONE;
921 msg_pdbg("Flash bus type is unknown (none)\n");
922 msg_pinfo("Something went wrong with bus type detection.\n");
923 goto out_msg;
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000924 break;
925 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000926
927 /* Force enable SPI and disable LPC? Not a good idea. */
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000928#if 0
Michael Karchercfa674f2010-02-25 11:38:23 +0000929 val |= (1 << 6);
930 val &= ~(1 << 5);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000931 rpci_write_byte(dev, 0x8a, val);
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000932#endif
933
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +0000934 if (mcp6x_spi_init(want_spi)) {
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000935 ret = 1;
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000936 }
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000937out_msg:
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000938 msg_pinfo("Please send the output of \"flashrom -V\" to "
Paul Menzelab6328f2010-10-08 11:03:02 +0000939 "flashrom@flashrom.org with\n"
940 "your board name: flashrom -V as the subject to help us "
941 "finish support for your\n"
Carl-Daniel Hailfingerea3b1b42010-02-13 23:41:01 +0000942 "chipset. Thanks.\n");
943
Carl-Daniel Hailfingerce5fad02010-02-18 12:24:38 +0000944 return ret;
945}
946
Uwe Hermann372eeb52007-12-04 21:49:06 +0000947static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000948{
Michael Karchercfa674f2010-02-25 11:38:23 +0000949 uint8_t val;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000950
Uwe Hermanne823ee02007-06-05 15:02:18 +0000951 /* Set the 4MB enable bit. */
Michael Karchercfa674f2010-02-25 11:38:23 +0000952 val = pci_read_byte(dev, 0x41);
953 val |= 0x0e;
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000954 rpci_write_byte(dev, 0x41, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000955
Michael Karchercfa674f2010-02-25 11:38:23 +0000956 val = pci_read_byte(dev, 0x43);
957 val |= (1 << 4);
Carl-Daniel Hailfinger2bee8cf2010-11-10 15:25:18 +0000958 rpci_write_byte(dev, 0x43, val);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000959
Stefan Reinauerc868b9e2007-06-05 10:28:39 +0000960 return 0;
961}
962
Uwe Hermann48ec1b12010-08-08 17:01:18 +0000963/*
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000964 * Usually on the x86 architectures (and on other PC-like platforms like some
965 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
966 * Elan SC520 only a small piece of the system flash is mapped there, but the
967 * complete flash is mapped somewhere below 1G. The position can be determined
968 * by the BOOTCS PAR register.
969 */
970static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
971{
972 int i, bootcs_found = 0;
973 uint32_t parx = 0;
974 void *mmcr;
975
976 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000977 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000978
979 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
980 * BOOTCS region (PARx[31:29] = 100b)e
981 */
982 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000983 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +0000984 if ((parx >> 29) == 4) {
985 bootcs_found = 1;
986 break; /* BOOTCS found */
987 }
988 }
989
990 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
991 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
992 */
993 if (bootcs_found) {
994 if (parx & (1 << 25)) {
995 parx &= (1 << 14) - 1; /* Mask [13:0] */
996 flashbase = parx << 16;
997 } else {
998 parx &= (1 << 18) - 1; /* Mask [17:0] */
999 flashbase = parx << 12;
1000 }
1001 } else {
Sean Nelson316a29f2010-05-07 20:09:04 +00001002 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001003 }
1004
1005 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001006 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001007 return 0;
1008}
1009
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001010#endif
1011
Idwer Vollering326a0602011-06-18 18:45:41 +00001012/* Please keep this list numerically sorted by vendor/device ID. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001013const struct penable chipset_enables[] = {
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001014#if defined(__i386__) || defined(__x86_64__)
Idwer Vollering326a0602011-06-18 18:45:41 +00001015 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
Uwe Hermann4179d292009-05-08 17:50:51 +00001016 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
Stefan Tauner77000512011-04-02 11:47:21 +00001017 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750/SB850", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001018 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
Idwer Vollering326a0602011-06-18 18:45:41 +00001019 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
1020 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
1021 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1022 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1023 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1024 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1025 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1026 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1027 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
1028 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1029 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1030 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1031 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1032 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
1033 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540},
1034 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1035 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
1036 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540},
1037 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1038 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
1039 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540},
1040 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1041 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1042 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1043 {0x1039, 0x0741, OK, "SiS", "741", enable_flash_sis540},
1044 {0x1039, 0x0745, OK, "SiS", "745", enable_flash_sis540},
1045 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1046 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
1047 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540},
1048 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1049 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1050 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1051 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
1052 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1053 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1054 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1055 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
Stefan Taunerd06d9412011-06-12 19:47:55 +00001056 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001057 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1058 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Stefan Taunerd06d9412011-06-12 19:47:55 +00001059 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
1060 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001061 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001062 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1063 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1064 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1065 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1066 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1067 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
Carl-Daniel Hailfinger33d7b6a2010-05-22 07:27:16 +00001068 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1069 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1070 * Until we have PCI device class matching or some fallback mechanism,
1071 * this is needed to get flashrom working on Tyan S2915 and maybe other
1072 * dual-MCP55 boards.
1073 */
1074#if 0
1075 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1076#endif
Uwe Hermannb0039912009-05-07 13:24:49 +00001077 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1078 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1079 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1080 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1081 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1082 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
Carl-Daniel Hailfinger2f436162010-07-28 15:08:35 +00001083 {0x10de, 0x03e0, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1084 {0x10de, 0x03e1, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1085 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1086 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1087 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1088 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1089 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1090 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1091 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
1092 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
1093 {0x10de, 0x075d, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
1094 {0x10de, 0x07d7, NT, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1095 {0x10de, 0x0aac, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1096 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1097 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1098 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001099 /* VIA northbridges */
1100 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1101 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1102 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
Michael Karcher89bed6d2010-06-13 10:16:12 +00001103 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
Idwer Vollering326a0602011-06-18 18:45:41 +00001104 {0x1106, 0x0691, NT, "VIA", "VT82C69x", via_no_byte_merge}, /* 691, 693a, 694t, 694x checked */
Michael Karcher89bed6d2010-06-13 10:16:12 +00001105 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1106 /* VIA southbridges */
Idwer Vollering326a0602011-06-18 18:45:41 +00001107 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1108 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
1109 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
Mateusz Murawskie6abef02009-06-18 12:42:46 +00001110 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
Raúl Sorianocd8404d2009-12-23 21:29:18 +00001111 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001112 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1113 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1114 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1115 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Idwer Vollering326a0602011-06-18 18:45:41 +00001116 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
1117 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
Arjan Koers8dfea832009-06-15 00:03:37 +00001118 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
John Schmergedec9cec2011-05-05 17:52:07 +00001119 {0x1106, 0x8409, OK, "VIA", "VX855", enable_flash_vt823x},
Idwer Vollering326a0602011-06-18 18:45:41 +00001120 {0x1166, 0x0200, OK, "Broadcom", "OSB4", enable_flash_osb4},
1121 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
1122 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
1123 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1124 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
1125 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
1126 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1127 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
1128 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
1129 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
1130 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1131 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1132 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
1133 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1134 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1135 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
1136 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1137 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1138 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1139 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1140 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
1141 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
1142 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
1143 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1144 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1145 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
1146 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
1147 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
1148 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1149 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
1150 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
1151 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1152 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
1153 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
1154 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1155 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
1156 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1157 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1158 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1159 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1160 {0x8086, 0x3b02, NT, "Intel", "P55", enable_flash_ich10},
1161 {0x8086, 0x3b03, NT, "Intel", "PM55", enable_flash_ich10},
1162 {0x8086, 0x3b06, NT, "Intel", "H55", enable_flash_ich10},
1163 {0x8086, 0x3b07, OK, "Intel", "QM57", enable_flash_ich10},
1164 {0x8086, 0x3b08, NT, "Intel", "H57", enable_flash_ich10},
1165 {0x8086, 0x3b09, NT, "Intel", "HM55", enable_flash_ich10},
1166 {0x8086, 0x3b0a, NT, "Intel", "Q57", enable_flash_ich10},
1167 {0x8086, 0x3b0b, NT, "Intel", "HM57", enable_flash_ich10},
1168 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
1169 {0x8086, 0x3b0e, NT, "Intel", "B55", enable_flash_ich10},
1170 {0x8086, 0x3b0f, OK, "Intel", "QS57", enable_flash_ich10},
1171 {0x8086, 0x3b12, NT, "Intel", "3400", enable_flash_ich10},
1172 {0x8086, 0x3b14, NT, "Intel", "3420", enable_flash_ich10},
1173 {0x8086, 0x3b16, NT, "Intel", "3450", enable_flash_ich10},
1174 {0x8086, 0x3b1e, NT, "Intel", "B55", enable_flash_ich10},
1175 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
1176 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1177 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1178 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
1179 {0x8086, 0x8119, OK, "Intel", "Poulsbo", enable_flash_poulsbo},
Carl-Daniel Hailfingercceafa22010-05-26 01:45:41 +00001180#endif
Uwe Hermann05fab752009-05-16 23:42:17 +00001181 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001182};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001183
Uwe Hermanna7e05482007-05-09 10:17:44 +00001184int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001185{
Peter Huewe73f8ec82011-01-24 19:15:51 +00001186 struct pci_dev *dev = NULL;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001187 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001188 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001189
Uwe Hermann372eeb52007-12-04 21:49:06 +00001190 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001191 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1192 dev = pci_dev_find(chipset_enables[i].vendor_id,
1193 chipset_enables[i].device_id);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001194 if (!dev)
1195 continue;
1196 if (ret != -2) {
1197 msg_pinfo("WARNING: unexpected second chipset match: "
Paul Menzelab6328f2010-10-08 11:03:02 +00001198 "\"%s %s\"\n"
1199 "ignoring, please report lspci and board URL "
1200 "to flashrom@flashrom.org\n"
Stefan Reinauerbf282b12011-03-29 21:41:41 +00001201 "with \'CHIPSET: your board name\' in the "
Paul Menzelab6328f2010-10-08 11:03:02 +00001202 "subject line.\n",
Michael Karcher89bed6d2010-06-13 10:16:12 +00001203 chipset_enables[i].vendor_name,
1204 chipset_enables[i].device_name);
1205 continue;
1206 }
Sean Nelson316a29f2010-05-07 20:09:04 +00001207 msg_pinfo("Found chipset \"%s %s\", enabling flash write... ",
Uwe Hermann05fab752009-05-16 23:42:17 +00001208 chipset_enables[i].vendor_name,
1209 chipset_enables[i].device_name);
Carl-Daniel Hailfingerf469c272010-05-22 07:31:50 +00001210 msg_pdbg("chipset PCI ID is %04x:%04x, ",
1211 chipset_enables[i].vendor_id,
1212 chipset_enables[i].device_id);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001213
Uwe Hermann05fab752009-05-16 23:42:17 +00001214 ret = chipset_enables[i].doit(dev,
1215 chipset_enables[i].device_name);
Michael Karcher89bed6d2010-06-13 10:16:12 +00001216 if (ret == NOT_DONE_YET) {
1217 ret = -2;
1218 msg_pinfo("OK - searching further chips.\n");
1219 } else if (ret < 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001220 msg_pinfo("FAILED!\n");
Michael Karcher89bed6d2010-06-13 10:16:12 +00001221 else if(ret == 0)
Sean Nelson316a29f2010-05-07 20:09:04 +00001222 msg_pinfo("OK.\n");
Michael Karchera4448d92010-07-22 18:04:15 +00001223 else if(ret == ERROR_NONFATAL)
1224 msg_pinfo("PROBLEMS, continuing anyway\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001225 }
Michael Karcher89bed6d2010-06-13 10:16:12 +00001226
Sean Nelson316a29f2010-05-07 20:09:04 +00001227 msg_pinfo("This chipset supports the following protocols: %s.\n",
Uwe Hermann9899cad2009-06-28 21:47:57 +00001228 flashbuses_to_text(buses_supported));
Uwe Hermanna7e05482007-05-09 10:17:44 +00001229
1230 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001231}