blob: 39940232645c21d09b30c768e42f5ceb24f54ee4 [file] [log] [blame]
Ollie Lho184a4042005-11-26 21:55:36 +00001/*
Uwe Hermannd1107642007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
Ollie Lho184a4042005-11-26 21:55:36 +00003 *
Uwe Hermannd1107642007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
Stefan Reinauer8fa64812009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
Uwe Hermannd1107642007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
Ollie Lho184a4042005-11-26 21:55:36 +00008 *
Uwe Hermannd1107642007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
Ollie Lho184a4042005-11-26 21:55:36 +000012 *
Uwe Hermannd1107642007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 */
22
23/*
24 * Contains the chipset specific flash enables.
Ollie Lho184a4042005-11-26 21:55:36 +000025 */
26
Lane Brooksd54958a2007-11-13 16:45:22 +000027#define _LARGEFILE64_SOURCE
28
Ollie Lhocbbf1252004-03-17 22:22:08 +000029#include <stdlib.h>
Uwe Hermanne8ba5382009-05-22 11:37:27 +000030#include <string.h>
Lane Brooksd54958a2007-11-13 16:45:22 +000031#include <sys/types.h>
32#include <sys/stat.h>
33#include <fcntl.h>
Luc Verhaegen8e3a6002007-04-04 22:45:58 +000034#include "flash.h"
Stefan Reinauer86de2832006-03-31 11:26:55 +000035
FENG yu ningc05a2952008-12-08 18:16:58 +000036extern int ichspi_lock;
37
Uwe Hermann372eeb52007-12-04 21:49:06 +000038static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
Luc Verhaegen6b141752007-05-20 16:16:13 +000039{
40 uint8_t tmp;
41
Uwe Hermann372eeb52007-12-04 21:49:06 +000042 /*
43 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
44 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
45 */
Luc Verhaegen6b141752007-05-20 16:16:13 +000046 tmp = pci_read_byte(dev, 0x47);
47 tmp |= 0x46;
48 pci_write_byte(dev, 0x47, tmp);
49
50 return 0;
51}
52
Carl-Daniel Hailfinger9f46cfc2009-11-15 17:13:29 +000053static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
54{
55 uint8_t tmp;
56
57 tmp = pci_read_byte(dev, 0xd0);
58 tmp |= 0xf8;
59 pci_write_byte(dev, 0xd0, tmp);
60
61 return 0;
62}
63
64static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
65{
66 uint8_t new, newer;
67
68 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
69 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
70 new = pci_read_byte(dev, 0x40);
71 new &= (~0x04); /* No idea why we clear bit 2. */
72 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
73 pci_write_byte(dev, 0x40, new);
74 newer = pci_read_byte(dev, 0x40);
75 if (newer != new) {
76 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
77 printf_debug("Stuck at 0x%x\n", newer);
78 return -1;
79 }
80 return 0;
81}
82
83static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
84{
85 struct pci_dev *sbdev;
86
87 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
88 if (!sbdev)
89 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
90 if (!sbdev)
91 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
92 if (!sbdev)
93 fprintf(stderr, "No southbridge found for %s!\n", name);
94 if (sbdev)
95 printf_debug("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
96 sbdev->vendor_id, sbdev->device_id,
97 sbdev->bus, sbdev->dev, sbdev->func);
98 return sbdev;
99}
100
101static int enable_flash_sis501(struct pci_dev *dev, const char *name)
102{
103 uint8_t tmp;
104 int ret = 0;
105 struct pci_dev *sbdev;
106
107 sbdev = find_southbridge(dev->vendor_id, name);
108 if (!sbdev)
109 return -1;
110
111 ret = enable_flash_sis_mapping(sbdev, name);
112
113 tmp = sio_read(0x22, 0x80);
114 tmp &= (~0x20);
115 tmp |= 0x4;
116 sio_write(0x22, 0x80, tmp);
117
118 tmp = sio_read(0x22, 0x70);
119 tmp &= (~0x20);
120 tmp |= 0x4;
121 sio_write(0x22, 0x70, tmp);
122
123 return ret;
124}
125
126static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
127{
128 uint8_t tmp;
129 int ret = 0;
130 struct pci_dev *sbdev;
131
132 sbdev = find_southbridge(dev->vendor_id, name);
133 if (!sbdev)
134 return -1;
135
136 ret = enable_flash_sis_mapping(sbdev, name);
137
138 tmp = sio_read(0x22, 0x50);
139 tmp &= (~0x20);
140 tmp |= 0x4;
141 sio_write(0x22, 0x50, tmp);
142
143 return ret;
144}
145
146static int enable_flash_sis5596(struct pci_dev *dev, const char *name)
147{
148 int ret;
149
150 ret = enable_flash_sis5511(dev, name);
151
152 /* FIXME: Needs same superio handling as enable_flash_sis630 */
153 return ret;
154}
155
156static int enable_flash_sis530(struct pci_dev *dev, const char *name)
157{
158 uint8_t new, newer;
159 int ret = 0;
160 struct pci_dev *sbdev;
161
162 sbdev = find_southbridge(dev->vendor_id, name);
163 if (!sbdev)
164 return -1;
165
166 ret = enable_flash_sis_mapping(sbdev, name);
167
168 new = pci_read_byte(sbdev, 0x45);
169 new &= (~0x20);
170 new |= 0x4;
171 pci_write_byte(sbdev, 0x45, new);
172 newer = pci_read_byte(dev, 0x45);
173 if (newer != new) {
174 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
175 printf_debug("Stuck at 0x%x\n", newer);
176 ret = -1;
177 }
178
179 return ret;
180}
181
182static int enable_flash_sis540(struct pci_dev *dev, const char *name)
183{
184 uint8_t new, newer;
185 int ret = 0;
186 struct pci_dev *sbdev;
187
188 sbdev = find_southbridge(dev->vendor_id, name);
189 if (!sbdev)
190 return -1;
191
192 ret = enable_flash_sis_mapping(sbdev, name);
193
194 new = pci_read_byte(sbdev, 0x45);
195 new &= (~0x80);
196 new |= 0x40;
197 pci_write_byte(sbdev, 0x45, new);
198 newer = pci_read_byte(dev, 0x45);
199 if (newer != new) {
200 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
201 printf_debug("Stuck at 0x%x\n", newer);
202 ret = -1;
203 }
204
205 return ret;
206}
207
Uwe Hermann987942d2006-11-07 11:16:21 +0000208/* Datasheet:
209 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
210 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
211 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
212 * - Order Number: 290562-001
213 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000214static int enable_flash_piix4(struct pci_dev *dev, const char *name)
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000215{
216 uint16_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000217 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000218
Maciej Pijankaa661e152009-12-08 17:26:24 +0000219 buses_supported = CHIP_BUSTYPE_PARALLEL;
220
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000221 old = pci_read_word(dev, xbcs);
222
223 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
Uwe Hermanna7e05482007-05-09 10:17:44 +0000224 * FFF00000-FFF7FFFF are forwarded to ISA).
Uwe Hermannc556d322008-10-28 11:50:05 +0000225 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
Uwe Hermanna7e05482007-05-09 10:17:44 +0000226 * Set bit 7: Extended BIOS Enable (PCI master accesses to
227 * FFF80000-FFFDFFFF are forwarded to ISA).
228 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
229 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
230 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
231 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
232 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
233 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
234 */
Uwe Hermannc556d322008-10-28 11:50:05 +0000235 if (dev->device_id == 0x122e || dev->device_id == 0x7000
236 || dev->device_id == 0x1234)
237 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
Uwe Hermann87203452008-10-26 18:40:42 +0000238 else
239 new = old | 0x02c4;
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000240
241 if (new == old)
242 return 0;
243
244 pci_write_word(dev, xbcs, new);
245
246 if (pci_read_word(dev, xbcs) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000247 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000248 return -1;
249 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000250
Uwe Hermannea2c66d2006-11-05 18:26:08 +0000251 return 0;
252}
253
Uwe Hermann372eeb52007-12-04 21:49:06 +0000254/*
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000255 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
256 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
Uwe Hermann372eeb52007-12-04 21:49:06 +0000257 */
258static int enable_flash_ich(struct pci_dev *dev, const char *name,
259 int bios_cntl)
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000260{
Ollie Lho184a4042005-11-26 21:55:36 +0000261 uint8_t old, new;
Stefan Reinauereb366472006-09-06 15:48:48 +0000262
Uwe Hermann372eeb52007-12-04 21:49:06 +0000263 /*
264 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
Uwe Hermanna7e05482007-05-09 10:17:44 +0000265 * just treating it as 8 bit wide seems to work fine in practice.
Stefan Reinauereb366472006-09-06 15:48:48 +0000266 */
Stefan Reinauer86de2832006-03-31 11:26:55 +0000267 old = pci_read_byte(dev, bios_cntl);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000268
Uwe Hermann793bdcd2008-05-22 22:47:04 +0000269 printf_debug("\nBIOS Lock Enable: %sabled, ",
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000270 (old & (1 << 1)) ? "en" : "dis");
271 printf_debug("BIOS Write Enable: %sabled, ",
272 (old & (1 << 0)) ? "en" : "dis");
273 printf_debug("BIOS_CNTL is 0x%x\n", old);
274
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000275 new = old | 1;
276
277 if (new == old)
278 return 0;
279
Stefan Reinauer86de2832006-03-31 11:26:55 +0000280 pci_write_byte(dev, bios_cntl, new);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000281
Stefan Reinauer86de2832006-03-31 11:26:55 +0000282 if (pci_read_byte(dev, bios_cntl) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000283 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000284 return -1;
285 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000286
Ronald G. Minnich6a967412004-09-28 20:09:06 +0000287 return 0;
288}
289
Uwe Hermann372eeb52007-12-04 21:49:06 +0000290static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000291{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000292 /*
293 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
294 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
295 * FB_DEC_EN2.
296 */
Stefan Reinauereb366472006-09-06 15:48:48 +0000297 return enable_flash_ich(dev, name, 0x4e);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000298}
299
Uwe Hermann372eeb52007-12-04 21:49:06 +0000300static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000301{
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000302 uint32_t fwh_conf;
303 int i;
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000304 char *idsel = NULL;
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000305 int tmp;
306 int max_decode_fwh_idsel = 0;
307 int max_decode_fwh_decode = 0;
308 int contiguous = 1;
Carl-Daniel Hailfinger4c7ea382009-08-10 23:30:45 +0000309
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000310 if (programmer_param)
311 idsel = strstr(programmer_param, "fwh_idsel=");
312
313 if (idsel) {
314 idsel += strlen("fwh_idsel=");
315 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
316
317 /* FIXME: Need to undo this on shutdown. */
318 printf("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
319 pci_write_long(dev, 0xd0, fwh_conf);
320 pci_write_word(dev, 0xd4, fwh_conf);
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000321 /* FIXME: Decode settings are not changed. */
Carl-Daniel Hailfinger44498682009-08-13 23:23:37 +0000322 }
323
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000324 /* Ignore all legacy ranges below 1 MB.
325 * We currently only support flashing the chip which responds to
326 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
327 * have to be adjusted.
328 */
329 /* FWH_SEL1 */
330 fwh_conf = pci_read_long(dev, 0xd0);
331 for (i = 7; i >= 0; i--) {
332 tmp = (fwh_conf >> (i * 4)) & 0xf;
333 printf_debug("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
334 (0x1ff8 + i) * 0x80000,
335 (0x1ff0 + i) * 0x80000,
336 tmp);
337 if ((tmp == 0) && contiguous) {
338 max_decode_fwh_idsel = (8 - i) * 0x80000;
339 } else {
340 contiguous = 0;
341 }
342 }
343 /* FWH_SEL2 */
344 fwh_conf = pci_read_word(dev, 0xd4);
345 for (i = 3; i >= 0; i--) {
346 tmp = (fwh_conf >> (i * 4)) & 0xf;
347 printf_debug("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
348 (0xff4 + i) * 0x100000,
349 (0xff0 + i) * 0x100000,
350 tmp);
351 if ((tmp == 0) && contiguous) {
352 max_decode_fwh_idsel = (8 - i) * 0x100000;
353 } else {
354 contiguous = 0;
355 }
356 }
357 contiguous = 1;
358 /* FWH_DEC_EN1 */
359 fwh_conf = pci_read_word(dev, 0xd8);
360 for (i = 7; i >= 0; i--) {
361 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
362 printf_debug("\n0x%08x/0x%08x FWH decode %sabled",
363 (0x1ff8 + i) * 0x80000,
364 (0x1ff0 + i) * 0x80000,
365 tmp ? "en" : "dis");
366 if ((tmp == 0) && contiguous) {
367 max_decode_fwh_decode = (8 - i) * 0x80000;
368 } else {
369 contiguous = 0;
370 }
371 }
372 for (i = 3; i >= 0; i--) {
373 tmp = (fwh_conf >> i) & 0x1;
374 printf_debug("\n0x%08x/0x%08x FWH decode %sabled",
375 (0xff4 + i) * 0x100000,
376 (0xff0 + i) * 0x100000,
377 tmp ? "en" : "dis");
378 if ((tmp == 0) && contiguous) {
379 max_decode_fwh_decode = (8 - i) * 0x100000;
380 } else {
381 contiguous = 0;
382 }
383 }
384 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
385 printf_debug("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
386
387 /* If we're called by enable_flash_ich_dc_spi, it will override
388 * buses_supported anyway.
389 */
390 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauereb366472006-09-06 15:48:48 +0000391 return enable_flash_ich(dev, name, 0xdc);
Stefan Reinauer86de2832006-03-31 11:26:55 +0000392}
393
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000394#define ICH_STRAP_RSVD 0x00
395#define ICH_STRAP_SPI 0x01
396#define ICH_STRAP_PCI 0x02
397#define ICH_STRAP_LPC 0x03
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000398
Uwe Hermann394131e2008-10-18 21:14:13 +0000399static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
400{
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000401 uint32_t mmio_base;
402
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000403 /* Do we really need no write enable? */
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000404 mmio_base = (pci_read_long(dev, 0xbc)) << 8;
405 printf_debug("MMIO base at = 0x%x\n", mmio_base);
Stefan Reinauer0593f212009-01-26 01:10:48 +0000406 spibar = physmap("VT8237S MMIO registers", mmio_base, 0x70);
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000407
Uwe Hermann394131e2008-10-18 21:14:13 +0000408 printf_debug("0x6c: 0x%04x (CLOCK/DEBUG)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000409 mmio_readw(spibar + 0x6c));
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000410
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000411 /* Not sure if it speaks all these bus protocols. */
412 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000413 spi_controller = SPI_CONTROLLER_VIA;
Rudolf Marek0c2029f2009-02-01 18:40:50 +0000414 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000415
Rudolf Marek3fdbccf2008-06-30 21:38:30 +0000416 return 0;
417}
418
Uwe Hermann394131e2008-10-18 21:14:13 +0000419static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
420 int ich_generation)
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000421{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000422 int ret, i;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000423 uint8_t old, new, bbs, buc;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000424 uint16_t spibar_offset, tmp2;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000425 uint32_t tmp, gcs;
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000426 void *rcrb;
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000427 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
428 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000429 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
Uwe Hermann394131e2008-10-18 21:14:13 +0000430
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000431 /* Enable Flash Writes */
432 ret = enable_flash_ich_dc(dev, name);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000433
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000434 /* Get physical address of Root Complex Register Block */
435 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000436 printf_debug("\nRoot Complex Register Block address = 0x%x\n", tmp);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000437
438 /* Map RCBA to virtual memory */
Stefan Reinauer0593f212009-01-26 01:10:48 +0000439 rcrb = physmap("ICH RCRB", tmp, 0x4000);
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000440
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000441 gcs = mmio_readl(rcrb + 0x3410);
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000442 printf_debug("GCS = 0x%x: ", gcs);
443 printf_debug("BIOS Interface Lock-Down: %sabled, ",
444 (gcs & 0x1) ? "en" : "dis");
445 bbs = (gcs >> 10) & 0x3;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000446 printf_debug("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000447
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000448 buc = mmio_readb(rcrb + 0x3414);
Uwe Hermann394131e2008-10-18 21:14:13 +0000449 printf_debug("Top Swap : %s\n",
450 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
Stefan Reinauera9424d52008-06-27 16:28:34 +0000451
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000452 /* It seems the ICH7 does not support SPI and LPC chips at the same
453 * time. At least not with our current code. So we prevent searching
454 * on ICH7 when the southbridge is strapped to LPC
455 */
456
457 if (ich_generation == 7 && bbs == ICH_STRAP_LPC) {
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000458 buses_supported = CHIP_BUSTYPE_FWH;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000459 /* No further SPI initialization required */
460 return ret;
461 }
462
463 switch (ich_generation) {
464 case 7:
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000465 buses_supported = CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000466 spi_controller = SPI_CONTROLLER_ICH7;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000467 spibar_offset = 0x3020;
468 break;
469 case 8:
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000470 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000471 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000472 spibar_offset = 0x3020;
473 break;
474 case 9:
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000475 case 10:
Uwe Hermann394131e2008-10-18 21:14:13 +0000476 default: /* Future version might behave the same */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000477 buses_supported = CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000478 spi_controller = SPI_CONTROLLER_ICH9;
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000479 spibar_offset = 0x3800;
480 break;
481 }
482
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000483 /* SPIBAR is at RCRB+0x3020 for ICH[78] and RCRB+0x3800 for ICH9. */
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000484 printf_debug("SPIBAR = 0x%x + 0x%04x\n", tmp, spibar_offset);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000485
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000486 /* Assign Virtual Address */
Uwe Hermann394131e2008-10-18 21:14:13 +0000487 spibar = rcrb + spibar_offset;
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000488
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000489 switch (spi_controller) {
490 case SPI_CONTROLLER_ICH7:
Uwe Hermann394131e2008-10-18 21:14:13 +0000491 printf_debug("0x00: 0x%04x (SPIS)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000492 mmio_readw(spibar + 0));
Uwe Hermann394131e2008-10-18 21:14:13 +0000493 printf_debug("0x02: 0x%04x (SPIC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000494 mmio_readw(spibar + 2));
Uwe Hermann394131e2008-10-18 21:14:13 +0000495 printf_debug("0x04: 0x%08x (SPIA)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000496 mmio_readl(spibar + 4));
Uwe Hermann394131e2008-10-18 21:14:13 +0000497 for (i = 0; i < 8; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000498 int offs;
499 offs = 8 + (i * 8);
Uwe Hermann394131e2008-10-18 21:14:13 +0000500 printf_debug("0x%02x: 0x%08x (SPID%d)\n", offs,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000501 mmio_readl(spibar + offs), i);
Uwe Hermann394131e2008-10-18 21:14:13 +0000502 printf_debug("0x%02x: 0x%08x (SPID%d+4)\n", offs + 4,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000503 mmio_readl(spibar + offs + 4), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000504 }
Uwe Hermann394131e2008-10-18 21:14:13 +0000505 printf_debug("0x50: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000506 mmio_readl(spibar + 0x50));
Uwe Hermann394131e2008-10-18 21:14:13 +0000507 printf_debug("0x54: 0x%04x (PREOP)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000508 mmio_readw(spibar + 0x54));
Uwe Hermann394131e2008-10-18 21:14:13 +0000509 printf_debug("0x56: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000510 mmio_readw(spibar + 0x56));
Uwe Hermann394131e2008-10-18 21:14:13 +0000511 printf_debug("0x58: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000512 mmio_readl(spibar + 0x58));
Uwe Hermann394131e2008-10-18 21:14:13 +0000513 printf_debug("0x5c: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000514 mmio_readl(spibar + 0x5c));
Uwe Hermann394131e2008-10-18 21:14:13 +0000515 for (i = 0; i < 4; i++) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000516 int offs;
517 offs = 0x60 + (i * 4);
Uwe Hermann394131e2008-10-18 21:14:13 +0000518 printf_debug("0x%02x: 0x%08x (PBR%d)\n", offs,
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000519 mmio_readl(spibar + offs), i);
Stefan Reinauera9424d52008-06-27 16:28:34 +0000520 }
521 printf_debug("\n");
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000522 if (mmio_readw(spibar) & (1 << 15)) {
Stefan Reinauera9424d52008-06-27 16:28:34 +0000523 printf("WARNING: SPI Configuration Lockdown activated.\n");
FENG yu ningc05a2952008-12-08 18:16:58 +0000524 ichspi_lock = 1;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000525 }
FENG yu ningf041e9b2008-12-15 02:32:11 +0000526 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000527 break;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000528 case SPI_CONTROLLER_ICH9:
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000529 tmp2 = mmio_readw(spibar + 4);
FENG yu ning37179b82009-01-18 06:39:32 +0000530 printf_debug("0x04: 0x%04x (HSFS)\n", tmp2);
531 printf_debug("FLOCKDN %i, ", (tmp2 >> 15 & 1));
532 printf_debug("FDV %i, ", (tmp2 >> 14) & 1);
533 printf_debug("FDOPSS %i, ", (tmp2 >> 13) & 1);
534 printf_debug("SCIP %i, ", (tmp2 >> 5) & 1);
535 printf_debug("BERASE %i, ", (tmp2 >> 3) & 3);
536 printf_debug("AEL %i, ", (tmp2 >> 2) & 1);
537 printf_debug("FCERR %i, ", (tmp2 >> 1) & 1);
538 printf_debug("FDONE %i\n", (tmp2 >> 0) & 1);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000539
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000540 tmp = mmio_readl(spibar + 0x50);
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000541 printf_debug("0x50: 0x%08x (FRAP)\n", tmp);
542 printf_debug("BMWAG %i, ", (tmp >> 24) & 0xff);
543 printf_debug("BMRAG %i, ", (tmp >> 16) & 0xff);
544 printf_debug("BRWA %i, ", (tmp >> 8) & 0xff);
545 printf_debug("BRRA %i\n", (tmp >> 0) & 0xff);
546
547 printf_debug("0x54: 0x%08x (FREG0)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000548 mmio_readl(spibar + 0x54));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000549 printf_debug("0x58: 0x%08x (FREG1)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000550 mmio_readl(spibar + 0x58));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000551 printf_debug("0x5C: 0x%08x (FREG2)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000552 mmio_readl(spibar + 0x5C));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000553 printf_debug("0x60: 0x%08x (FREG3)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000554 mmio_readl(spibar + 0x60));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000555 printf_debug("0x64: 0x%08x (FREG4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000556 mmio_readl(spibar + 0x64));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000557 printf_debug("0x74: 0x%08x (PR0)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000558 mmio_readl(spibar + 0x74));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000559 printf_debug("0x78: 0x%08x (PR1)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000560 mmio_readl(spibar + 0x78));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000561 printf_debug("0x7C: 0x%08x (PR2)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000562 mmio_readl(spibar + 0x7C));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000563 printf_debug("0x80: 0x%08x (PR3)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000564 mmio_readl(spibar + 0x80));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000565 printf_debug("0x84: 0x%08x (PR4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000566 mmio_readl(spibar + 0x84));
FENG yu ning37179b82009-01-18 06:39:32 +0000567 printf_debug("0x90: 0x%08x (SSFS, SSFC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000568 mmio_readl(spibar + 0x90));
FENG yu ning37179b82009-01-18 06:39:32 +0000569 printf_debug("0x94: 0x%04x (PREOP)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000570 mmio_readw(spibar + 0x94));
FENG yu ning37179b82009-01-18 06:39:32 +0000571 printf_debug("0x96: 0x%04x (OPTYPE)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000572 mmio_readw(spibar + 0x96));
FENG yu ning37179b82009-01-18 06:39:32 +0000573 printf_debug("0x98: 0x%08x (OPMENU)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000574 mmio_readl(spibar + 0x98));
FENG yu ning37179b82009-01-18 06:39:32 +0000575 printf_debug("0x9C: 0x%08x (OPMENU+4)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000576 mmio_readl(spibar + 0x9C));
FENG yu ning37179b82009-01-18 06:39:32 +0000577 printf_debug("0xA0: 0x%08x (BBAR)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000578 mmio_readl(spibar + 0xA0));
Carl-Daniel Hailfingerd3b0e392008-11-03 00:20:22 +0000579 printf_debug("0xB0: 0x%08x (FDOC)\n",
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +0000580 mmio_readl(spibar + 0xB0));
FENG yu ning37179b82009-01-18 06:39:32 +0000581 if (tmp2 & (1 << 15)) {
582 printf("WARNING: SPI Configuration Lockdown activated.\n");
583 ichspi_lock = 1;
584 }
Peter Stugee8a3e4c2008-12-22 14:12:08 +0000585 ich_init_opcodes();
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000586 break;
587 default:
588 /* Nothing */
589 break;
Stefan Reinauera9424d52008-06-27 16:28:34 +0000590 }
591
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000592 old = pci_read_byte(dev, 0xdc);
593 printf_debug("SPI Read Configuration: ");
594 new = (old >> 2) & 0x3;
595 switch (new) {
596 case 0:
597 case 1:
598 case 2:
599 printf_debug("prefetching %sabled, caching %sabled, ",
Uwe Hermann394131e2008-10-18 21:14:13 +0000600 (new & 0x2) ? "en" : "dis",
601 (new & 0x1) ? "dis" : "en");
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000602 break;
603 default:
604 printf_debug("invalid prefetching/caching settings, ");
605 break;
606 }
Carl-Daniel Hailfinger67f9ea32008-03-14 17:20:59 +0000607
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000608 return ret;
609}
Stefan Reinauera9424d52008-06-27 16:28:34 +0000610
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000611static int enable_flash_ich7(struct pci_dev *dev, const char *name)
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000612{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000613 return enable_flash_ich_dc_spi(dev, name, 7);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000614}
615
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000616static int enable_flash_ich8(struct pci_dev *dev, const char *name)
617{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000618 return enable_flash_ich_dc_spi(dev, name, 8);
Carl-Daniel Hailfinger1b18b3c2008-05-16 14:39:39 +0000619}
620
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000621static int enable_flash_ich9(struct pci_dev *dev, const char *name)
622{
Stefan Reinauer2cb94e12008-06-30 23:45:22 +0000623 return enable_flash_ich_dc_spi(dev, name, 9);
Carl-Daniel Hailfinger6dc1d3b2008-05-14 14:51:22 +0000624}
625
Carl-Daniel Hailfinger28ec74b2008-10-10 20:54:41 +0000626static int enable_flash_ich10(struct pci_dev *dev, const char *name)
627{
628 return enable_flash_ich_dc_spi(dev, name, 10);
629}
630
Uwe Hermann372eeb52007-12-04 21:49:06 +0000631static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000632{
Ollie Lho184a4042005-11-26 21:55:36 +0000633 uint8_t val;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000634
Uwe Hermann394131e2008-10-18 21:14:13 +0000635 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
Bari Ari9477c4e2008-04-29 13:46:38 +0000636 pci_write_byte(dev, 0x41, 0x7f);
637
Uwe Hermannffec5f32007-08-23 16:08:21 +0000638 /* ROM write enable */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000639 val = pci_read_byte(dev, 0x40);
640 val |= 0x10;
641 pci_write_byte(dev, 0x40, val);
642
643 if (pci_read_byte(dev, 0x40) != val) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000644 printf("\nWARNING: Failed to enable flash write on \"%s\"\n",
Uwe Hermanna7e05482007-05-09 10:17:44 +0000645 name);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000646 return -1;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000647 }
Luc Verhaegen6382b442007-03-02 22:16:38 +0000648
Uwe Hermanna7e05482007-05-09 10:17:44 +0000649 return 0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000650}
651
Uwe Hermann372eeb52007-12-04 21:49:06 +0000652static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000653{
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000654 uint8_t reg8;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000655
Uwe Hermann394131e2008-10-18 21:14:13 +0000656#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
657#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000658#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
659#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000660
Uwe Hermann394131e2008-10-18 21:14:13 +0000661#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
662#define ROM_WRITE_ENABLE (1 << 1)
663#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
664#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000665#define CS5530_ISA_MASTER (1 << 7)
666#define CS5530_ENABLE_SA2320 (1 << 2)
667#define CS5530_ENABLE_SA20 (1 << 6)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000668
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000669 buses_supported = CHIP_BUSTYPE_PARALLEL;
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000670 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
671 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000672 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
673 * ignores that region completely.
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000674 * Make the configured ROM areas writable.
675 */
676 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
677 reg8 |= LOWER_ROM_ADDRESS_RANGE;
678 reg8 |= UPPER_ROM_ADDRESS_RANGE;
679 reg8 |= ROM_WRITE_ENABLE;
680 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000681
Uwe Hermannf4a673b2007-06-06 21:35:45 +0000682 /* Set positive decode on ROM. */
683 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
684 reg8 |= BIOS_ROM_POSITIVE_DECODE;
685 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000686
Carl-Daniel Hailfinger2a9e2452009-12-17 15:20:01 +0000687 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
688 if (reg8 & CS5530_ISA_MASTER) {
689 /* We have A0-A23 available. */
690 max_rom_decode.parallel = 16 * 1024 * 1024;
691 } else {
692 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
693 if (reg8 & CS5530_ENABLE_SA2320) {
694 /* We have A0-19, A20-A23 available. */
695 max_rom_decode.parallel = 16 * 1024 * 1024;
696 } else if (reg8 & CS5530_ENABLE_SA20) {
697 /* We have A0-19, A20 available. */
698 max_rom_decode.parallel = 2 * 1024 * 1024;
699 } else {
700 /* A20 and above are not active. */
701 max_rom_decode.parallel = 1024 * 1024;
702 }
703 }
704
Ollie Lhocbbf1252004-03-17 22:22:08 +0000705 return 0;
706}
707
Mart Raudseppe1344da2008-02-08 10:10:57 +0000708/**
709 * Geode systems write protect the BIOS via RCONFs (cache settings similar
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000710 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
Mart Raudseppe1344da2008-02-08 10:10:57 +0000711 *
712 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
713 * To enable write to NOR Boot flash for the benefit of systems that have such
714 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
Mart Raudseppe1344da2008-02-08 10:10:57 +0000715 */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000716static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
Lane Brooksd54958a2007-11-13 16:45:22 +0000717{
Uwe Hermann394131e2008-10-18 21:14:13 +0000718#define MSR_RCONF_DEFAULT 0x1808
719#define MSR_NORF_CTL 0x51400018
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000720
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000721 msr_t msr;
Lane Brooksd54958a2007-11-13 16:45:22 +0000722
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000723 /* Geode only has a single core */
724 if (setup_cpu_msr(0))
Lane Brooksd54958a2007-11-13 16:45:22 +0000725 return -1;
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000726
727 msr = rdmsr(MSR_RCONF_DEFAULT);
728 if ((msr.hi >> 24) != 0x22) {
729 msr.hi &= 0xfbffffff;
730 wrmsr(MSR_RCONF_DEFAULT, msr);
Lane Brooksd54958a2007-11-13 16:45:22 +0000731 }
Mart Raudseppe1344da2008-02-08 10:10:57 +0000732
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000733 msr = rdmsr(MSR_NORF_CTL);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000734 /* Raise WE_CS3 bit. */
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000735 msr.lo |= 0x08;
736 wrmsr(MSR_NORF_CTL, msr);
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000737
Stefan Reinauer8fa64812009-08-12 09:27:45 +0000738 cleanup_cpu_msr();
Mart Raudsepp0514a5f2008-02-08 09:59:58 +0000739
Uwe Hermann394131e2008-10-18 21:14:13 +0000740#undef MSR_RCONF_DEFAULT
741#undef MSR_NORF_CTL
Lane Brooksd54958a2007-11-13 16:45:22 +0000742 return 0;
743}
744
Uwe Hermann372eeb52007-12-04 21:49:06 +0000745static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
Ollie Lhocbbf1252004-03-17 22:22:08 +0000746{
Ollie Lho184a4042005-11-26 21:55:36 +0000747 uint8_t new;
Ollie Lho761bf1b2004-03-20 16:46:10 +0000748
Ollie Lhocbbf1252004-03-17 22:22:08 +0000749 pci_write_byte(dev, 0x52, 0xee);
750
751 new = pci_read_byte(dev, 0x52);
752
753 if (new != 0xee) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000754 printf_debug("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000755 return -1;
756 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000757
Ollie Lhocbbf1252004-03-17 22:22:08 +0000758 return 0;
759}
760
Uwe Hermann190f8492008-10-25 18:03:50 +0000761/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
Uwe Hermann372eeb52007-12-04 21:49:06 +0000762static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
Ollie Lho761bf1b2004-03-20 16:46:10 +0000763{
Ollie Lho184a4042005-11-26 21:55:36 +0000764 uint8_t old, new;
Uwe Hermanna7e05482007-05-09 10:17:44 +0000765
Uwe Hermann372eeb52007-12-04 21:49:06 +0000766 /* Enable decoding at 0xffb00000 to 0xffffffff. */
Ollie Lhocbbf1252004-03-17 22:22:08 +0000767 old = pci_read_byte(dev, 0x43);
Ollie Lhod11f3612004-12-07 17:19:04 +0000768 new = old | 0xC0;
Ollie Lhocbbf1252004-03-17 22:22:08 +0000769 if (new != old) {
770 pci_write_byte(dev, 0x43, new);
771 if (pci_read_byte(dev, 0x43) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000772 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000773 }
774 }
775
Uwe Hermann190f8492008-10-25 18:03:50 +0000776 /* Enable 'ROM write' bit. */
Ollie Lho761bf1b2004-03-20 16:46:10 +0000777 old = pci_read_byte(dev, 0x40);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000778 new = old | 0x01;
779 if (new == old)
780 return 0;
781 pci_write_byte(dev, 0x40, new);
782
783 if (pci_read_byte(dev, 0x40) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000784 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
Ollie Lhocbbf1252004-03-17 22:22:08 +0000785 return -1;
786 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000787
Ollie Lhocbbf1252004-03-17 22:22:08 +0000788 return 0;
789}
790
Marc Jones3af487d2008-10-15 17:50:29 +0000791static int enable_flash_sb600(struct pci_dev *dev, const char *name)
792{
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000793 uint32_t tmp, prot;
Marc Jones3af487d2008-10-15 17:50:29 +0000794 uint8_t reg;
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000795 struct pci_dev *smbus_dev;
796 int has_spi = 1;
Marc Jones3af487d2008-10-15 17:50:29 +0000797
Jason Wanga3f04be2008-11-28 21:36:51 +0000798 /* Clear ROM protect 0-3. */
799 for (reg = 0x50; reg < 0x60; reg += 4) {
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000800 prot = pci_read_long(dev, reg);
801 /* No protection flags for this region?*/
802 if ((prot & 0x3) == 0)
803 continue;
804 printf_debug("SB600 %s%sprotected from %u to %u\n",
805 (prot & 0x1) ? "write " : "",
806 (prot & 0x2) ? "read " : "",
807 (prot & 0xfffffc00),
808 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
809 prot &= 0xfffffffc;
810 pci_write_byte(dev, reg, prot);
811 prot = pci_read_long(dev, reg);
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000812 if (prot & 0x3)
Peter Stuge19997ae2009-05-06 15:05:39 +0000813 printf("SB600 %s%sunprotect failed from %u to %u\n",
Carl-Daniel Hailfinger9bb88ac2009-05-06 13:51:44 +0000814 (prot & 0x1) ? "write " : "",
815 (prot & 0x2) ? "read " : "",
816 (prot & 0xfffffc00),
817 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
Jason Wanga3f04be2008-11-28 21:36:51 +0000818 }
819
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000820 /* Read SPI_BaseAddr */
821 tmp = pci_read_long(dev, 0xa0);
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000822 tmp &= 0xffffffe0; /* remove bits 4-0 (reserved) */
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000823 printf_debug("SPI base address is at 0x%x\n", tmp);
824
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000825 /* If the BAR has address 0, it is unlikely SPI is used. */
826 if (!tmp)
827 has_spi = 0;
828
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000829 if (has_spi) {
830 /* Physical memory has to be mapped at page (4k) boundaries. */
831 sb600_spibar = physmap("SB600 SPI registers", tmp & 0xfffff000,
832 0x1000);
833 /* The low bits of the SPI base address are used as offset into
834 * the mapped page.
835 */
836 sb600_spibar += tmp & 0xfff;
837
838 tmp = pci_read_long(dev, 0xa0);
839 printf_debug("AltSpiCSEnable=%i, SpiRomEnable=%i, "
840 "AbortEnable=%i\n", tmp & 0x1, (tmp & 0x2) >> 1,
841 (tmp & 0x4) >> 2);
842 tmp = (pci_read_byte(dev, 0xba) & 0x4) >> 2;
843 printf_debug("PrefetchEnSPIFromIMC=%i, ", tmp);
844
845 tmp = pci_read_byte(dev, 0xbb);
846 printf_debug("PrefetchEnSPIFromHost=%i, SpiOpEnInLpcMode=%i\n",
847 tmp & 0x1, (tmp & 0x20) >> 5);
848 tmp = mmio_readl(sb600_spibar);
849 printf_debug("SpiArbEnable=%i, SpiAccessMacRomEn=%i, "
850 "SpiHostAccessRomEn=%i, ArbWaitCount=%i, "
851 "SpiBridgeDisable=%i, DropOneClkOnRd=%i\n",
852 (tmp >> 19) & 0x1, (tmp >> 22) & 0x1,
853 (tmp >> 23) & 0x1, (tmp >> 24) & 0x7,
854 (tmp >> 27) & 0x1, (tmp >> 28) & 0x1);
855 }
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000856
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000857 /* Look for the SMBus device. */
858 smbus_dev = pci_dev_find(0x1002, 0x4385);
859
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000860 if (has_spi && !smbus_dev) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000861 fprintf(stderr, "ERROR: SMBus device not found. Not enabling SPI.\n");
862 has_spi = 0;
Carl-Daniel Hailfingerf8555e22009-07-23 01:36:08 +0000863 }
864 if (has_spi) {
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000865 /* Note about the bit tests below: If a bit is zero, the GPIO is SPI. */
866 /* GPIO11/SPI_DO and GPIO12/SPI_DI status */
867 reg = pci_read_byte(smbus_dev, 0xAB);
868 reg &= 0xC0;
869 printf_debug("GPIO11 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_DO");
870 printf_debug("GPIO12 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_DI");
871 if (reg != 0x00)
872 has_spi = 0;
873 /* GPIO31/SPI_HOLD and GPIO32/SPI_CS status */
874 reg = pci_read_byte(smbus_dev, 0x83);
875 reg &= 0xC0;
876 printf_debug("GPIO31 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_HOLD");
877 printf_debug("GPIO32 used for %s\n", (reg & (1 << 7)) ? "GPIO" : "SPI_CS");
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000878 /* SPI_HOLD is not used on all boards, filter it out. */
879 if ((reg & 0x80) != 0x00)
Carl-Daniel Hailfingerdbfa0292009-05-10 14:11:07 +0000880 has_spi = 0;
881 /* GPIO47/SPI_CLK status */
882 reg = pci_read_byte(smbus_dev, 0xA7);
883 reg &= 0x40;
884 printf_debug("GPIO47 used for %s\n", (reg & (1 << 6)) ? "GPIO" : "SPI_CLK");
885 if (reg != 0x00)
886 has_spi = 0;
887 }
888
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000889 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
890 if (has_spi) {
891 buses_supported |= CHIP_BUSTYPE_SPI;
Carl-Daniel Hailfinger1dfe0ff2009-05-31 17:57:34 +0000892 spi_controller = SPI_CONTROLLER_SB600;
Carl-Daniel Hailfingerb22918c2009-06-01 02:08:58 +0000893 }
Jason Wanga3f04be2008-11-28 21:36:51 +0000894
Carl-Daniel Hailfinger98622512009-05-15 23:36:23 +0000895 /* Read ROM strap override register. */
896 OUTB(0x8f, 0xcd6);
897 reg = INB(0xcd7);
898 reg &= 0x0e;
899 printf_debug("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
900 if (reg & 0x02) {
901 switch ((reg & 0x0c) >> 2) {
902 case 0x00:
903 printf_debug(": LPC");
904 break;
905 case 0x01:
906 printf_debug(": PCI");
907 break;
908 case 0x02:
909 printf_debug(": FWH");
910 break;
911 case 0x03:
912 printf_debug(": SPI");
913 break;
914 }
915 }
916 printf_debug("\n");
917
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000918 /* Force enable SPI ROM in SB600 PM register.
919 * If we enable SPI ROM here, we have to disable it after we leave.
Zheng Bao284a6002009-05-04 22:33:50 +0000920 * But how can we know which ROM we are going to handle? So we have
921 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
Carl-Daniel Hailfinger41d6bd92009-05-05 22:50:07 +0000922 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
923 * boards with LPC straps, you have to use the code below.
Zheng Bao284a6002009-05-04 22:33:50 +0000924 */
925 /*
Jason Wanga3f04be2008-11-28 21:36:51 +0000926 OUTB(0x8f, 0xcd6);
927 OUTB(0x0e, 0xcd7);
Zheng Bao284a6002009-05-04 22:33:50 +0000928 */
Marc Jones3af487d2008-10-15 17:50:29 +0000929
930 return 0;
931}
932
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000933static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
934{
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000935 uint8_t tmp;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000936
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000937 pci_write_byte(dev, 0x92, 0);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000938
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000939 tmp = pci_read_byte(dev, 0x6d);
940 tmp |= 0x01;
941 pci_write_byte(dev, 0x6d, tmp);
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000942
Uwe Hermanne9d04d42009-06-02 19:54:22 +0000943 return 0;
Luc Verhaegen90e8e612009-05-26 09:48:28 +0000944}
945
Uwe Hermann372eeb52007-12-04 21:49:06 +0000946static int enable_flash_ck804(struct pci_dev *dev, const char *name)
Yinghai Lu952dfce2005-07-06 17:13:46 +0000947{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000948 uint8_t old, new;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000949
Uwe Hermanna7e05482007-05-09 10:17:44 +0000950 old = pci_read_byte(dev, 0x88);
951 new = old | 0xc0;
952 if (new != old) {
953 pci_write_byte(dev, 0x88, new);
954 if (pci_read_byte(dev, 0x88) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000955 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000956 }
957 }
Yinghai Lu952dfce2005-07-06 17:13:46 +0000958
Uwe Hermanna7e05482007-05-09 10:17:44 +0000959 old = pci_read_byte(dev, 0x6d);
960 new = old | 0x01;
961 if (new == old)
962 return 0;
963 pci_write_byte(dev, 0x6d, new);
964
965 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +0000966 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +0000967 return -1;
968 }
Uwe Hermannffec5f32007-08-23 16:08:21 +0000969
Uwe Hermanna7e05482007-05-09 10:17:44 +0000970 return 0;
Yinghai Lu952dfce2005-07-06 17:13:46 +0000971}
972
Uwe Hermann372eeb52007-12-04 21:49:06 +0000973/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
974static int enable_flash_sb400(struct pci_dev *dev, const char *name)
Stefan Reinauer86de2832006-03-31 11:26:55 +0000975{
Uwe Hermanna7e05482007-05-09 10:17:44 +0000976 uint8_t tmp;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000977 struct pci_dev *smbusdev;
978
Uwe Hermann372eeb52007-12-04 21:49:06 +0000979 /* Look for the SMBus device. */
Carl-Daniel Hailfingerf6e3efb2009-05-06 00:35:31 +0000980 smbusdev = pci_dev_find(0x1002, 0x4372);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000981
Uwe Hermanna7e05482007-05-09 10:17:44 +0000982 if (!smbusdev) {
Uwe Hermann372eeb52007-12-04 21:49:06 +0000983 fprintf(stderr, "ERROR: SMBus device not found. Aborting.\n");
Stefan Reinauer86de2832006-03-31 11:26:55 +0000984 exit(1);
985 }
Luc Verhaegen8e3a6002007-04-04 22:45:58 +0000986
Uwe Hermann372eeb52007-12-04 21:49:06 +0000987 /* Enable some SMBus stuff. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000988 tmp = pci_read_byte(smbusdev, 0x79);
989 tmp |= 0x01;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000990 pci_write_byte(smbusdev, 0x79, tmp);
991
Uwe Hermann372eeb52007-12-04 21:49:06 +0000992 /* Change southbridge. */
Uwe Hermanna7e05482007-05-09 10:17:44 +0000993 tmp = pci_read_byte(dev, 0x48);
994 tmp |= 0x21;
Stefan Reinauer86de2832006-03-31 11:26:55 +0000995 pci_write_byte(dev, 0x48, tmp);
996
Uwe Hermann372eeb52007-12-04 21:49:06 +0000997 /* Now become a bit silly. */
Andriy Gapon65c1b862008-05-22 13:22:45 +0000998 tmp = INB(0xc6f);
999 OUTB(tmp, 0xeb);
1000 OUTB(tmp, 0xeb);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001001 tmp |= 0x40;
Andriy Gapon65c1b862008-05-22 13:22:45 +00001002 OUTB(tmp, 0xc6f);
1003 OUTB(tmp, 0xeb);
1004 OUTB(tmp, 0xeb);
Stefan Reinauer86de2832006-03-31 11:26:55 +00001005
1006 return 0;
1007}
1008
Uwe Hermann372eeb52007-12-04 21:49:06 +00001009static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
Yinghai Luca782972007-01-22 20:21:17 +00001010{
Uwe Hermann372eeb52007-12-04 21:49:06 +00001011 uint8_t old, new, byte;
1012 uint16_t word;
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001013
Uwe Hermann372eeb52007-12-04 21:49:06 +00001014 /* Set the 0-16 MB enable bits. */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001015 byte = pci_read_byte(dev, 0x88);
1016 byte |= 0xff; /* 256K */
1017 pci_write_byte(dev, 0x88, byte);
1018 byte = pci_read_byte(dev, 0x8c);
1019 byte |= 0xff; /* 1M */
1020 pci_write_byte(dev, 0x8c, byte);
1021 word = pci_read_word(dev, 0x90);
Carl-Daniel Hailfingerdca0ab12007-10-17 22:30:07 +00001022 word |= 0x7fff; /* 16M */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001023 pci_write_word(dev, 0x90, word);
Luc Verhaegen8e3a6002007-04-04 22:45:58 +00001024
Uwe Hermanna7e05482007-05-09 10:17:44 +00001025 old = pci_read_byte(dev, 0x6d);
1026 new = old | 0x01;
1027 if (new == old)
1028 return 0;
1029 pci_write_byte(dev, 0x6d, new);
Yinghai Luca782972007-01-22 20:21:17 +00001030
Uwe Hermanna7e05482007-05-09 10:17:44 +00001031 if (pci_read_byte(dev, 0x6d) != new) {
Stefan Reinauer630c79d2009-08-11 12:15:39 +00001032 printf_debug("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001033 return -1;
1034 }
Yinghai Luca782972007-01-22 20:21:17 +00001035
1036 return 0;
Yinghai Luca782972007-01-22 20:21:17 +00001037}
1038
Uwe Hermann372eeb52007-12-04 21:49:06 +00001039static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001040{
Uwe Hermanne823ee02007-06-05 15:02:18 +00001041 uint8_t byte;
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001042
Uwe Hermanne823ee02007-06-05 15:02:18 +00001043 /* Set the 4MB enable bit. */
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001044 byte = pci_read_byte(dev, 0x41);
1045 byte |= 0x0e;
1046 pci_write_byte(dev, 0x41, byte);
1047
1048 byte = pci_read_byte(dev, 0x43);
Uwe Hermannffec5f32007-08-23 16:08:21 +00001049 byte |= (1 << 4);
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001050 pci_write_byte(dev, 0x43, byte);
1051
Stefan Reinauerc868b9e2007-06-05 10:28:39 +00001052 return 0;
1053}
1054
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001055/**
1056 * Usually on the x86 architectures (and on other PC-like platforms like some
1057 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
1058 * Elan SC520 only a small piece of the system flash is mapped there, but the
1059 * complete flash is mapped somewhere below 1G. The position can be determined
1060 * by the BOOTCS PAR register.
1061 */
1062static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
1063{
1064 int i, bootcs_found = 0;
1065 uint32_t parx = 0;
1066 void *mmcr;
1067
1068 /* 1. Map MMCR */
Stefan Reinauer0593f212009-01-26 01:10:48 +00001069 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001070
1071 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
1072 * BOOTCS region (PARx[31:29] = 100b)e
1073 */
1074 for (i = 0x88; i <= 0xc4; i += 4) {
Carl-Daniel Hailfinger78185dc2009-05-17 15:49:24 +00001075 parx = mmio_readl(mmcr + i);
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001076 if ((parx >> 29) == 4) {
1077 bootcs_found = 1;
1078 break; /* BOOTCS found */
1079 }
1080 }
1081
1082 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
1083 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
1084 */
1085 if (bootcs_found) {
1086 if (parx & (1 << 25)) {
1087 parx &= (1 << 14) - 1; /* Mask [13:0] */
1088 flashbase = parx << 16;
1089 } else {
1090 parx &= (1 << 18) - 1; /* Mask [17:0] */
1091 flashbase = parx << 12;
1092 }
1093 } else {
1094 printf("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
1095 }
1096
1097 /* 4. Clean up */
Carl-Daniel Hailfingerbe726812009-08-09 12:44:08 +00001098 physunmap(mmcr, getpagesize());
Stefan Reinauer9a6d1762008-12-03 21:24:40 +00001099 return 0;
1100}
1101
Uwe Hermann4179d292009-05-08 17:50:51 +00001102/* Please keep this list alphabetically sorted by vendor/device. */
Uwe Hermann05fab752009-05-16 23:42:17 +00001103const struct penable chipset_enables[] = {
Uwe Hermann4179d292009-05-08 17:50:51 +00001104 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
1105 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1106 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1107 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1108 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
Nils Jacobse715c7b2009-09-23 02:09:23 +00001109 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
Uwe Hermann4179d292009-05-08 17:50:51 +00001110 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1111 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
Carl-Daniel Hailfinger174962d2009-09-01 22:13:42 +00001112 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600},
Uwe Hermann4179d292009-05-08 17:50:51 +00001113 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
1114 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
1115 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
Carl-Daniel Hailfinger797a8342009-11-26 16:51:39 +00001116 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1117 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1118 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001119 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
Uwe Hermann4179d292009-05-08 17:50:51 +00001120 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1121 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1122 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
Uwe Hermannb0039912009-05-07 13:24:49 +00001123 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001124 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1125 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1126 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1127 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
Uwe Hermannb0039912009-05-07 13:24:49 +00001128 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1129 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001130 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
Uwe Hermann4179d292009-05-08 17:50:51 +00001131 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001132 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1133 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1134 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001135 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1136 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
Uwe Hermannb0039912009-05-07 13:24:49 +00001137 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1138 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1139 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1140 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
Uwe Hermann4179d292009-05-08 17:50:51 +00001141 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
Uwe Hermannb0039912009-05-07 13:24:49 +00001142 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1143 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001144 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
Uwe Hermannb0039912009-05-07 13:24:49 +00001145 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
Uwe Hermann4179d292009-05-08 17:50:51 +00001146 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1147 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001148 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1149 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
Uwe Hermannb0039912009-05-07 13:24:49 +00001150 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001151 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1152 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
Carl-Daniel Hailfinger95baaad2009-08-21 17:26:13 +00001153 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
Uwe Hermann4179d292009-05-08 17:50:51 +00001154 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1155 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1156 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1157 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
Luc Verhaegenaad7e672009-10-06 11:32:21 +00001158 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
Uwe Hermannb0039912009-05-07 13:24:49 +00001159 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1160 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
Luc Verhaegen90e8e612009-05-26 09:48:28 +00001161 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
Uwe Hermanneac10162008-03-13 18:52:51 +00001162 /* Slave, should not be here, to fix known bug for A01. */
Uwe Hermannb0039912009-05-07 13:24:49 +00001163 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1164 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1165 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1166 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1167 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1168 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
1169 {0x10de, 0x0361, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1170 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1171 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1172 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1173 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1174 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1175 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
1176 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp55},
Carl-Daniel Hailfinger6a0269e2009-11-15 17:20:21 +00001177 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1178 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1179 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
1180 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5596},
1181 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1182 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1183 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1184 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1185 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1186 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1187 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
Luc Verhaegen9892ca62009-12-09 07:43:13 +00001188 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1189 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1190 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1191 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
1192 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540},
1193 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1194 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
1195 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540},
1196 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
1197 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540},
1198 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1199 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1200 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1201 {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis540},
1202 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1203 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
1204 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540},
Uwe Hermann4179d292009-05-08 17:50:51 +00001205 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
1206 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
Mateusz Murawskie6abef02009-06-18 12:42:46 +00001207 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
Uwe Hermann4179d292009-05-08 17:50:51 +00001208 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1209 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1210 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1211 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
Arjan Koers8dfea832009-06-15 00:03:37 +00001212 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
Uwe Hermann3e0774d2009-09-25 01:05:06 +00001213 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
Uwe Hermann4179d292009-05-08 17:50:51 +00001214 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1215 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
Uwe Hermann05fab752009-05-16 23:42:17 +00001216
1217 {},
Ollie Lhocbbf1252004-03-17 22:22:08 +00001218};
Ollie Lho761bf1b2004-03-20 16:46:10 +00001219
Uwe Hermanna7e05482007-05-09 10:17:44 +00001220int chipset_flash_enable(void)
Ollie Lhocbbf1252004-03-17 22:22:08 +00001221{
Uwe Hermanna7e05482007-05-09 10:17:44 +00001222 struct pci_dev *dev = 0;
Uwe Hermann372eeb52007-12-04 21:49:06 +00001223 int ret = -2; /* Nothing! */
Uwe Hermanna7e05482007-05-09 10:17:44 +00001224 int i;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001225
Uwe Hermann372eeb52007-12-04 21:49:06 +00001226 /* Now let's try to find the chipset we have... */
Uwe Hermann05fab752009-05-16 23:42:17 +00001227 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1228 dev = pci_dev_find(chipset_enables[i].vendor_id,
1229 chipset_enables[i].device_id);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001230 if (dev)
1231 break;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001232 }
1233
Uwe Hermanna7e05482007-05-09 10:17:44 +00001234 if (dev) {
Uwe Hermannb0039912009-05-07 13:24:49 +00001235 printf("Found chipset \"%s %s\", enabling flash write... ",
Uwe Hermann05fab752009-05-16 23:42:17 +00001236 chipset_enables[i].vendor_name,
1237 chipset_enables[i].device_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001238
Uwe Hermann05fab752009-05-16 23:42:17 +00001239 ret = chipset_enables[i].doit(dev,
1240 chipset_enables[i].device_name);
Uwe Hermanna7e05482007-05-09 10:17:44 +00001241 if (ret)
Uwe Hermanna502dce2007-10-17 23:55:15 +00001242 printf("FAILED!\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001243 else
Uwe Hermannac309342007-10-10 17:42:20 +00001244 printf("OK.\n");
Uwe Hermanna7e05482007-05-09 10:17:44 +00001245 }
Uwe Hermann1432a602009-06-28 23:26:37 +00001246 printf("This chipset supports the following protocols: %s.\n",
Uwe Hermann9899cad2009-06-28 21:47:57 +00001247 flashbuses_to_text(buses_supported));
Uwe Hermanna7e05482007-05-09 10:17:44 +00001248
1249 return ret;
Ollie Lhocbbf1252004-03-17 22:22:08 +00001250}