blob: 2047b8e1d76ab4304e6545eef40c54b1ced0d7db [file] [log] [blame]
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Nico Huber1cf407b2017-11-10 20:18:23 +010023#include <stdint.h>
24
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +000025#include "flash.h" /* for chipaddr and flashctx */
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +000026
Stefan Tauneraf358d62012-12-27 18:40:26 +000027enum programmer_type {
28 PCI = 1, /* to detect uninitialized values */
29 USB,
30 OTHER,
31};
32
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000033struct dev_entry {
34 uint16_t vendor_id;
35 uint16_t device_id;
36 const enum test_state status;
37 const char *vendor_name;
38 const char *device_name;
39};
40
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000041struct programmer_entry {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000042 const char *name;
Stefan Tauneraf358d62012-12-27 18:40:26 +000043 const enum programmer_type type;
44 union {
Stefan Tauner4b24a2d2012-12-27 18:40:36 +000045 const struct dev_entry *const dev;
Stefan Tauneraf358d62012-12-27 18:40:26 +000046 const char *const note;
47 } devs;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000048
49 int (*init) (void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000050
Stefan Tauner305e0b92013-07-17 23:46:44 +000051 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000052 void (*unmap_flash_region) (void *virt_addr, size_t len);
53
Stefan Taunerf80419c2014-05-02 15:41:42 +000054 void (*delay) (unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000055};
56
Thomas Heijligen633d6db2021-03-31 19:09:44 +020057extern const struct programmer_entry *const programmer_table[];
Thomas Heijligend0fcce22021-05-19 13:53:34 +020058extern const size_t programmer_table_size;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000059
Thomas Heijligen40d32332021-06-10 15:17:53 +020060/* programmer drivers */
Thomas Heijligen40d32332021-06-10 15:17:53 +020061extern const struct programmer_entry programmer_atahpt;
Thomas Heijligen40d32332021-06-10 15:17:53 +020062extern const struct programmer_entry programmer_atapromise;
Thomas Heijligen1535db42021-06-14 13:20:09 +020063extern const struct programmer_entry programmer_atavia;
Thomas Heijligen40d32332021-06-10 15:17:53 +020064extern const struct programmer_entry programmer_buspirate_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020065extern const struct programmer_entry programmer_ch341a_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020066extern const struct programmer_entry programmer_dediprog;
67extern const struct programmer_entry programmer_developerbox;
Thomas Heijligen40d32332021-06-10 15:17:53 +020068extern const struct programmer_entry programmer_digilent_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020069extern const struct programmer_entry programmer_drkaiser;
70extern const struct programmer_entry programmer_dummy;
71extern const struct programmer_entry programmer_ft2232_spi;
72extern const struct programmer_entry programmer_gfxnvidia;
73extern const struct programmer_entry programmer_internal;
74extern const struct programmer_entry programmer_it8212;
Thomas Heijligen40d32332021-06-10 15:17:53 +020075extern const struct programmer_entry programmer_jlink_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020076extern const struct programmer_entry programmer_linux_mtd;
77extern const struct programmer_entry programmer_linux_spi;
78extern const struct programmer_entry programmer_mstarddc_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020079extern const struct programmer_entry programmer_ni845x_spi;
Thomas Heijligen1535db42021-06-14 13:20:09 +020080extern const struct programmer_entry programmer_nic3com;
81extern const struct programmer_entry programmer_nicintel;
82extern const struct programmer_entry programmer_nicintel_eeprom;
83extern const struct programmer_entry programmer_nicintel_spi;
84extern const struct programmer_entry programmer_nicnatsemi;
85extern const struct programmer_entry programmer_nicrealtek;
86extern const struct programmer_entry programmer_ogp_spi;
87extern const struct programmer_entry programmer_pickit2_spi;
88extern const struct programmer_entry programmer_pony_spi;
89extern const struct programmer_entry programmer_rayer_spi;
90extern const struct programmer_entry programmer_satamv;
91extern const struct programmer_entry programmer_satasii;
Thomas Heijligen40d32332021-06-10 15:17:53 +020092extern const struct programmer_entry programmer_serprog;
Thomas Heijligen1535db42021-06-14 13:20:09 +020093extern const struct programmer_entry programmer_stlinkv3_spi;
94extern const struct programmer_entry programmer_usbblaster_spi;
Thomas Heijligen40d32332021-06-10 15:17:53 +020095
Thomas Heijligene0e93cf2021-06-01 14:37:12 +020096int programmer_init(const struct programmer_entry *prog, const char *param);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000097int programmer_shutdown(void);
98
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +000099struct bitbang_spi_master {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000100 /* Note that CS# is active low, so val=0 means the chip is active. */
101 void (*set_cs) (int val);
102 void (*set_sck) (int val);
103 void (*set_mosi) (int val);
104 int (*get_miso) (void);
Carl-Daniel Hailfinger28228882010-09-15 00:17:37 +0000105 void (*request_bus) (void);
106 void (*release_bus) (void);
Daniel Thompsonb623f402018-06-05 09:38:19 +0100107 /* optional functions to optimize xfers */
108 void (*set_sck_set_mosi) (int sck, int mosi);
109 int (*set_sck_get_miso) (int sck);
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000110 /* Length of half a clock period in usecs. */
111 unsigned int half_period;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000112};
113
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000114#if NEED_PCI == 1
Patrick Georgi32508eb2012-07-20 20:35:14 +0000115struct pci_dev;
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000116
117/* pcidev.c */
Stefan Tauner0ccec8f2014-06-01 23:49:03 +0000118// FIXME: This needs to be local, not global(?)
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000119extern struct pci_access *pacc;
120int pci_init_common(void);
121uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
122struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
123/* rpci_write_* are reversible writes. The original PCI config space register
124 * contents will be restored on shutdown.
Youness Alaouia54ceb12017-07-26 18:03:36 -0400125 * To clone the pci_dev instances internally, the `pacc` global
126 * variable has to reference a pci_access method that is compatible
127 * with the given pci_dev handle. The referenced pci_access (not
128 * the variable) has to stay valid until the shutdown handlers are
129 * finished.
Carl-Daniel Hailfingera2faddf2013-01-05 23:52:45 +0000130 */
131int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
132int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
133int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
134#endif
135
136#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000137struct penable {
138 uint16_t vendor_id;
139 uint16_t device_id;
Nico Huber2e50cdc2018-09-23 20:20:26 +0200140 enum chipbustype buses;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000141 const enum test_state status;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000142 const char *vendor_name;
143 const char *device_name;
144 int (*doit) (struct pci_dev *dev, const char *name);
145};
146
147extern const struct penable chipset_enables[];
148
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000149enum board_match_phase {
150 P1,
151 P2,
152 P3
153};
154
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000155struct board_match {
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000156 /* Any device, but make it sensible, like the ISA bridge. */
157 uint16_t first_vendor;
158 uint16_t first_device;
159 uint16_t first_card_vendor;
160 uint16_t first_card_device;
161
162 /* Any device, but make it sensible, like
163 * the host bridge. May be NULL.
164 */
165 uint16_t second_vendor;
166 uint16_t second_device;
167 uint16_t second_card_vendor;
168 uint16_t second_card_device;
169
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000170 /* Pattern to match DMI entries. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000171 const char *dmi_pattern;
172
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000173 /* The vendor / part name from the coreboot table. May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000174 const char *lb_vendor;
175 const char *lb_part;
176
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000177 enum board_match_phase phase;
178
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000179 const char *vendor_name;
180 const char *board_name;
181
182 int max_rom_decode_parallel;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000183 const enum test_state status;
Stefan Tauner7bcacb12011-05-26 01:35:19 +0000184 int (*enable) (void); /* May be NULL. */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000185};
186
Carl-Daniel Hailfinger97d5b122011-08-31 16:19:50 +0000187extern const struct board_match board_matches[];
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000188
189struct board_info {
190 const char *vendor;
191 const char *name;
Stefan Tauner2c20b282012-07-28 19:35:26 +0000192 const enum test_state working;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000193#ifdef CONFIG_PRINT_WIKI
194 const char *url;
195 const char *note;
196#endif
197};
198
199extern const struct board_info boards_known[];
200extern const struct board_info laptops_known[];
201#endif
202
203/* udelay.c */
Stefan Taunerf80419c2014-05-02 15:41:42 +0000204void myusec_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000205void myusec_calibrate_delay(void);
Stefan Taunerf80419c2014-05-02 15:41:42 +0000206void internal_sleep(unsigned int usecs);
207void internal_delay(unsigned int usecs);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000208
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000209#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000210/* board_enable.c */
Stefan Tauner600576b2014-06-12 22:57:36 +0000211int selfcheck_board_enables(void);
Jacob Garber1c091d12019-08-12 11:14:14 -0600212int board_parse_parameter(const char *boardstring, char **vendor, char **model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000213void w836xx_ext_enter(uint16_t port);
214void w836xx_ext_leave(uint16_t port);
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000215void probe_superio_winbond(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000216int it8705f_write_enable(uint8_t port);
217uint8_t sio_read(uint16_t port, uint8_t reg);
218void sio_write(uint16_t port, uint8_t reg, uint8_t data);
219void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000220void board_handle_before_superio(void);
221void board_handle_before_laptop(void);
Stefan Taunerfa9fa712012-09-24 21:29:29 +0000222int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000223
224/* chipset_enable.c */
225int chipset_flash_enable(void);
226
227/* processor_enable.c */
228int processor_flash_enable(void);
Carl-Daniel Hailfinger580d29a2011-05-05 07:12:40 +0000229#endif
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000230
231/* physmap.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000232void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Stefan Tauner7fb5aa02013-08-14 15:48:44 +0000233void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Niklas Söderlund5d307202013-09-14 09:02:27 +0000234void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000235void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000236void physunmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger43eac032014-03-05 00:16:16 +0000237void physunmap_unaligned(void *virt_addr, size_t len);
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000238#if CONFIG_INTERNAL == 1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000239int setup_cpu_msr(int cpu);
240void cleanup_cpu_msr(void);
241
242/* cbtable.c */
Stefan Taunerb4e06bd2012-08-20 00:24:22 +0000243int cb_parse_table(const char **vendor, const char **model);
Nico Huber519be662018-12-23 20:03:35 +0100244int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000245
246/* dmi.c */
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000247#if defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000248extern int has_dmi_support;
249void dmi_init(void);
250int dmi_match(const char *pattern);
Sean Nelson4c6d3a42013-09-11 23:35:03 +0000251#endif // defined(__i386__) || defined(__x86_64__)
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000252
253/* internal.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000254struct superio {
255 uint16_t vendor;
256 uint16_t port;
257 uint16_t model;
258};
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000259extern struct superio superios[];
260extern int superio_count;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000261#define SUPERIO_VENDOR_NONE 0x0
262#define SUPERIO_VENDOR_ITE 0x1
Carl-Daniel Hailfingerf5e62cb2012-05-06 22:48:01 +0000263#define SUPERIO_VENDOR_WINBOND 0x2
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000264#endif
265#if NEED_PCI == 1
Uwe Hermann24c35e42011-07-13 11:22:03 +0000266struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000267struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
268struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
269 uint16_t card_vendor, uint16_t card_device);
270#endif
Carl-Daniel Hailfingerd6bb8282012-07-21 17:27:08 +0000271int rget_io_perms(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000272#if CONFIG_INTERNAL == 1
273extern int is_laptop;
Felix Singerd1ab7d22022-08-19 03:03:47 +0200274extern bool laptop_ok;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000275extern int force_boardenable;
276extern int force_boardmismatch;
277void probe_superio(void);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000278int register_superio(struct superio s);
Carl-Daniel Hailfingereaacd2d2011-11-09 23:40:00 +0000279extern enum chipbustype internal_buses_supported;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000280#endif
281
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000282/* bitbang_spi.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000283int register_spi_bitbang_master(const struct bitbang_spi_master *master);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000284
Miklós Márton2d20d6d2018-01-30 20:20:15 +0100285
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000286/* flashrom.c */
287struct decode_sizes {
288 uint32_t parallel;
289 uint32_t lpc;
290 uint32_t fwh;
291 uint32_t spi;
292};
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000293// FIXME: These need to be local, not global
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000294extern struct decode_sizes max_rom_decode;
Felix Singer980d6b82022-08-19 02:48:15 +0200295extern bool programmer_may_write;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000296extern unsigned long flashbase;
Stefan Tauner9e3a6982014-08-15 17:17:59 +0000297unsigned int count_max_decode_exceedings(const struct flashctx *flash);
Stefan Tauner66652442011-06-26 17:38:17 +0000298char *extract_programmer_param(const char *param_name);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000299
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000300/* spi.c */
Michael Karcher62797512011-05-11 17:07:02 +0000301#define MAX_DATA_UNSPECIFIED 0
302#define MAX_DATA_READ_UNLIMITED 64 * 1024
303#define MAX_DATA_WRITE_UNLIMITED 256
Nico Huber1cf407b2017-11-10 20:18:23 +0100304
305#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Nico Huberdc5af542018-12-22 16:54:59 +0100306#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
307 register, 4BA mode switch) don't work */
Nico Huber1cf407b2017-11-10 20:18:23 +0100308
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000309struct spi_master {
Nico Huber1cf407b2017-11-10 20:18:23 +0100310 uint32_t features;
Stefan Tauner23e10b82016-01-23 16:16:49 +0000311 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
312 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000313 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000314 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000315 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000316
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000317 /* Optimized functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000318 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000319 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
320 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100321 void *data;
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000322};
323
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000324int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000325 const unsigned char *writearr, unsigned char *readarr);
Edward O'Callaghan5eca4272020-04-12 17:27:53 +1000326int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000327int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000328int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
329int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000330int register_spi_master(const struct spi_master *mst);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000331
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000332/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Stefan Taunera8d838d2011-11-06 23:51:09 +0000333enum ich_chipset {
334 CHIPSET_ICH_UNKNOWN,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000335 CHIPSET_ICH,
336 CHIPSET_ICH2345,
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000337 CHIPSET_ICH6,
Stefan Tauner92d6a862013-10-25 00:33:37 +0000338 CHIPSET_POULSBO, /* SCH U* */
339 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
340 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Kyösti Mälkki78cd0872013-09-14 23:36:57 +0000341 CHIPSET_ICH7,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000342 CHIPSET_ICH8,
343 CHIPSET_ICH9,
344 CHIPSET_ICH10,
345 CHIPSET_5_SERIES_IBEX_PEAK,
346 CHIPSET_6_SERIES_COUGAR_POINT,
Stefan Tauner2abab942012-04-27 20:41:23 +0000347 CHIPSET_7_SERIES_PANTHER_POINT,
Duncan Laurie90eb2262013-03-15 03:12:29 +0000348 CHIPSET_8_SERIES_LYNX_POINT,
Duncan Laurie4095ed72014-08-20 15:39:32 +0000349 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie90eb2262013-03-15 03:12:29 +0000350 CHIPSET_8_SERIES_LYNX_POINT_LP,
351 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie823096e2014-08-20 15:39:38 +0000352 CHIPSET_9_SERIES_WILDCAT_POINT,
Nico Huber51205912017-03-17 17:59:54 +0100353 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
Nico Huber93c30692017-03-20 14:25:09 +0100354 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
David Hendricksa5216362017-08-08 20:02:22 -0700355 CHIPSET_C620_SERIES_LEWISBURG,
Thomas Heijligen5ec84b32019-03-19 17:00:03 +0100356 CHIPSET_300_SERIES_CANNON_POINT,
Michał Żygowski5c9f5422021-06-16 15:13:54 +0200357 CHIPSET_500_SERIES_TIGER_POINT,
Nico Huber37509862019-01-18 14:23:02 +0100358 CHIPSET_APOLLO_LAKE,
Angel Pons4db0fdf2020-07-10 17:04:10 +0200359 CHIPSET_GEMINI_LAKE,
Werner Zehe57d4e42022-01-03 09:44:29 +0100360 CHIPSET_ELKHART_LAKE,
Stefan Taunera8d838d2011-11-06 23:51:09 +0000361};
362
Stefan Tauner2abab942012-04-27 20:41:23 +0000363/* ichspi.c */
364#if CONFIG_INTERNAL == 1
Nico Huber560111e2017-04-26 12:27:17 +0200365int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
366int via_init_spi(uint32_t mmio_base);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000367
Stefan Taunerdbac46c2013-08-13 22:10:41 +0000368/* amd_imc.c */
Rudolf Marek70e14592013-07-25 22:58:56 +0000369int amd_imc_shutdown(struct pci_dev *dev);
370
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000371/* it87spi.c */
372void enter_conf_mode_ite(uint16_t port);
373void exit_conf_mode_ite(uint16_t port);
Carl-Daniel Hailfingerbfecef62011-04-27 14:34:08 +0000374void probe_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000375int init_superio_ite(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000376
David Hendricksf9a30552015-05-23 20:30:30 -0700377#if CONFIG_LINUX_MTD == 1
378/* trivial wrapper to avoid cluttering internal_init() with #if */
Thomas Heijligencc853d82021-05-04 15:32:17 +0200379static inline int try_mtd(void) { return programmer_linux_mtd.init(); };
David Hendricksf9a30552015-05-23 20:30:30 -0700380#else
381static inline int try_mtd(void) { return 1; };
382#endif
383
Carl-Daniel Hailfingerc4224842011-06-09 20:06:34 +0000384/* mcp6x_spi.c */
385int mcp6x_spi_init(int want_spi);
386
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000387/* sb600spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000388int sb600_probe_spi(struct pci_dev *dev);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000389
390/* wbsio_spi.c */
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000391int wbsio_check_for_spi(void);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000392#endif
393
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000394/* opaque.c */
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000395struct opaque_master {
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000396 int max_data_read;
397 int max_data_write;
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000398 /* Specific functions for this master */
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000399 int (*probe) (struct flashctx *flash);
400 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000401 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Carl-Daniel Hailfinger63fd9022011-12-14 22:25:15 +0000402 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100403 void *data;
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000404};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000405int register_opaque_master(const struct opaque_master *mst);
Carl-Daniel Hailfinger532c7172011-11-04 21:35:26 +0000406
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000407/* programmer.c */
Stefan Tauner305e0b92013-07-17 23:46:44 +0000408void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000409void fallback_unmap(void *virt_addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000410void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
411void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000412void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000413uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
414uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
415void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000416struct par_master {
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000417 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
418 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
419 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000420 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000421 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
422 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
423 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
424 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan13f90e62021-01-06 14:10:52 +1100425 void *data;
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000426};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000427int register_par_master(const struct par_master *mst, const enum chipbustype buses);
428struct registered_master {
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000429 enum chipbustype buses_supported;
430 union {
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000431 struct par_master par;
432 struct spi_master spi;
433 struct opaque_master opaque;
Carl-Daniel Hailfingerc40cff72011-12-20 00:19:29 +0000434 };
435};
Carl-Daniel Hailfingera5bcbce2014-07-19 22:03:29 +0000436extern struct registered_master registered_masters[];
437extern int registered_master_count;
Stefan Tauner5c316f92015-02-08 21:57:52 +0000438int register_master(const struct registered_master *mst);
Carl-Daniel Hailfinger8a3c60c2011-12-18 15:01:24 +0000439
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000440
441/* serial.c */
Stefan Taunerb0eee9b2015-01-10 09:32:50 +0000442#if IS_WINDOWS
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000443typedef HANDLE fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000444#define SER_INV_FD INVALID_HANDLE_VALUE
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000445#else
446typedef int fdtype;
Stefan Taunerbb4fed72012-09-01 21:47:19 +0000447#define SER_INV_FD -1
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000448#endif
449
450void sp_flush_incoming(void);
Stefan Tauner72587f82016-01-04 03:05:15 +0000451fdtype sp_openserport(char *dev, int baud);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000452extern fdtype sp_fd;
Shawn Anastasio2b5adfb2017-12-31 00:17:15 -0600453int serialport_config(fdtype fd, int baud);
David Hendricks8bb20212011-06-14 01:35:36 +0000454int serialport_shutdown(void *data);
Mark Marshallf20b7be2014-05-09 21:16:21 +0000455int serialport_write(const unsigned char *buf, unsigned int writecnt);
456int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000457int serialport_read(unsigned char *buf, unsigned int readcnt);
Stefan Tauner00e16082013-04-01 00:45:38 +0000458int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000459
Virgil-Adrian Teacada7c5452012-04-30 23:11:06 +0000460/* Serial port/pin mapping:
461
462 1 CD <-
463 2 RXD <-
464 3 TXD ->
465 4 DTR ->
466 5 GND --
467 6 DSR <-
468 7 RTS ->
469 8 CTS <-
470 9 RI <-
471*/
472enum SP_PIN {
473 PIN_CD = 1,
474 PIN_RXD,
475 PIN_TXD,
476 PIN_DTR,
477 PIN_GND,
478 PIN_DSR,
479 PIN_RTS,
480 PIN_CTS,
481 PIN_RI,
482};
483
484void sp_set_pin(enum SP_PIN pin, int val);
485int sp_get_pin(enum SP_PIN pin);
486
Nico Huber1cf407b2017-11-10 20:18:23 +0100487/* spi_master feature checks */
488static inline bool spi_master_4ba(const struct flashctx *const flash)
489{
490 return flash->mst->buses_supported & BUS_SPI &&
491 flash->mst->spi.features & SPI_MASTER_4BA;
492}
Nico Huberdc5af542018-12-22 16:54:59 +0100493static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
494{
495 return flash->mst->buses_supported & BUS_SPI &&
496 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
497}
Nico Huber1cf407b2017-11-10 20:18:23 +0100498
Daniel Thompson1d507a02018-07-12 11:02:28 +0100499/* usbdev.c */
500struct libusb_device_handle;
501struct libusb_context;
502struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
503 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
504struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
505 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
506
Carl-Daniel Hailfinger5b997c32010-07-27 22:41:39 +0000507#endif /* !__PROGRAMMER_H__ */